CN100463160C - 双镶嵌布线和方法 - Google Patents
双镶嵌布线和方法 Download PDFInfo
- Publication number
- CN100463160C CN100463160C CNB2005100562974A CN200510056297A CN100463160C CN 100463160 C CN100463160 C CN 100463160C CN B2005100562974 A CNB2005100562974 A CN B2005100562974A CN 200510056297 A CN200510056297 A CN 200510056297A CN 100463160 C CN100463160 C CN 100463160C
- Authority
- CN
- China
- Prior art keywords
- dual damascene
- dielectric layer
- conductive path
- dual
- path bar
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76808—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5221—Crossover interconnections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
- H01L23/5223—Capacitor integral with wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5227—Inductive arrangements or effects of, or between, wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/710,478 US7223684B2 (en) | 2004-07-14 | 2004-07-14 | Dual damascene wiring and method |
| US10/710,478 | 2004-07-14 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1722424A CN1722424A (zh) | 2006-01-18 |
| CN100463160C true CN100463160C (zh) | 2009-02-18 |
Family
ID=35598615
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB2005100562974A Expired - Lifetime CN100463160C (zh) | 2004-07-14 | 2005-04-05 | 双镶嵌布线和方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US7223684B2 (enExample) |
| JP (1) | JP5229710B2 (enExample) |
| CN (1) | CN100463160C (enExample) |
| TW (1) | TWI341568B (enExample) |
Families Citing this family (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7545045B2 (en) * | 2005-03-24 | 2009-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dummy via for reducing proximity effect and method of using the same |
| US7615476B2 (en) * | 2005-06-30 | 2009-11-10 | Intel Corporation | Electromigration-resistant and compliant wire interconnects, nano-sized solder compositions, systems made thereof, and methods of assembling soldered packages |
| US7524595B2 (en) * | 2005-09-08 | 2009-04-28 | United Microelectronics Corp. | Process for forming anti-reflection coating and method for improving accuracy of overlay measurement and alignment |
| KR100737155B1 (ko) * | 2006-08-28 | 2007-07-06 | 동부일렉트로닉스 주식회사 | 반도체 소자의 고주파 인덕터 제조 방법 |
| CN101154046B (zh) * | 2006-09-30 | 2010-12-22 | 中芯国际集成电路制造(上海)有限公司 | 双镶嵌结构的制造方法 |
| US7488682B2 (en) * | 2006-10-03 | 2009-02-10 | International Business Machines Corporation | High-density 3-dimensional resistors |
| US7608538B2 (en) * | 2007-01-05 | 2009-10-27 | International Business Machines Corporation | Formation of vertical devices by electroplating |
| US8952547B2 (en) | 2007-07-09 | 2015-02-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with contact structure with first/second contacts formed in first/second dielectric layers and method of forming same |
| US8299622B2 (en) * | 2008-08-05 | 2012-10-30 | International Business Machines Corporation | IC having viabar interconnection and related method |
| US8138036B2 (en) * | 2008-08-08 | 2012-03-20 | International Business Machines Corporation | Through silicon via and method of fabricating same |
| JP2010141097A (ja) * | 2008-12-11 | 2010-06-24 | Panasonic Corp | 半導体装置及びその製造方法 |
| JP2010153543A (ja) * | 2008-12-25 | 2010-07-08 | Fujitsu Ltd | 半導体装置およびその製造方法 |
| US8659156B2 (en) | 2011-10-18 | 2014-02-25 | International Business Machines Corporation | Interconnect structure with an electromigration and stress migration enhancement liner |
| US9099471B2 (en) | 2013-03-12 | 2015-08-04 | International Business Machines Corporation | Semiconductor device channels |
| US9076848B2 (en) | 2013-03-12 | 2015-07-07 | International Business Machines Corporation | Semiconductor device channels |
| US9111935B2 (en) * | 2013-03-12 | 2015-08-18 | International Business Machines Corporation | Multiple-patterned semiconductor device channels |
| US9831214B2 (en) * | 2014-06-18 | 2017-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device packages, packaging methods, and packaged semiconductor devices |
| US10177032B2 (en) * | 2014-06-18 | 2019-01-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices, packaging devices, and methods of packaging semiconductor devices |
| US10461149B1 (en) * | 2018-06-28 | 2019-10-29 | Micron Technology, Inc. | Elevationally-elongated conductive structure of integrated circuitry, method of forming an array of capacitors, method of forming DRAM circuitry, and method of forming an elevationally-elongated conductive structure of integrated circuitry |
| US10475796B1 (en) | 2018-06-28 | 2019-11-12 | Micron Technology, Inc. | Method of forming an array of capacitors, a method of forming DRAM circuitry, and a method of forming an elevationally-elongated conductive structure of integrated circuitry |
| US11101171B2 (en) * | 2019-08-16 | 2021-08-24 | Micron Technology, Inc. | Apparatus comprising structures including contact vias and conductive lines, related methods, and memory devices |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1402326A (zh) * | 2001-08-22 | 2003-03-12 | 矽统科技股份有限公司 | 利用镶嵌制程形成金属电容器的方法及其产品 |
| US6670274B1 (en) * | 2002-10-01 | 2003-12-30 | Taiwan Semiconductor Manufacturing Company | Method of forming a copper damascene structure comprising a recessed copper-oxide-free initial copper structure |
| US6740392B1 (en) * | 2003-04-15 | 2004-05-25 | Micron Technology, Inc. | Surface barriers for copper and silver interconnects produced by a damascene process |
Family Cites Families (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5055423A (en) * | 1987-12-28 | 1991-10-08 | Texas Instruments Incorporated | Planarized selective tungsten metallization system |
| US5635423A (en) * | 1994-10-11 | 1997-06-03 | Advanced Micro Devices, Inc. | Simplified dual damascene process for multi-level metallization and interconnection structure |
| JPH1065101A (ja) * | 1996-08-22 | 1998-03-06 | Sony Corp | 半導体装置 |
| JP3164025B2 (ja) * | 1997-08-04 | 2001-05-08 | 日本電気株式会社 | 半導体集積回路装置及びその製造方法 |
| US6133144A (en) * | 1999-08-06 | 2000-10-17 | Taiwan Semiconductor Manufacturing Company | Self aligned dual damascene process and structure with low parasitic capacitance |
| US6429119B1 (en) * | 1999-09-27 | 2002-08-06 | Taiwan Semiconductor Manufacturing Company | Dual damascene process to reduce etch barrier thickness |
| US6611060B1 (en) * | 1999-10-04 | 2003-08-26 | Kabushiki Kaisha Toshiba | Semiconductor device having a damascene type wiring layer |
| US6566258B1 (en) | 2000-05-10 | 2003-05-20 | Applied Materials, Inc. | Bi-layer etch stop for inter-level via |
| JP2002198424A (ja) * | 2000-12-27 | 2002-07-12 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
| US6566242B1 (en) * | 2001-03-23 | 2003-05-20 | International Business Machines Corporation | Dual damascene copper interconnect to a damascene tungsten wiring level |
| JP4050876B2 (ja) * | 2001-03-28 | 2008-02-20 | 富士通株式会社 | 半導体集積回路装置とその製造方法 |
| US20030139034A1 (en) * | 2002-01-22 | 2003-07-24 | Yu-Shen Yuang | Dual damascene structure and method of making same |
| US6579795B1 (en) * | 2002-04-02 | 2003-06-17 | Intel Corporation | Method of making a semiconductor device that has copper damascene interconnects with enhanced electromigration reliability |
| JP2004031439A (ja) * | 2002-06-21 | 2004-01-29 | Renesas Technology Corp | 半導体集積回路装置およびその製造方法 |
| US6784478B2 (en) * | 2002-09-30 | 2004-08-31 | Agere Systems Inc. | Junction capacitor structure and fabrication method therefor in a dual damascene process |
| JP4502173B2 (ja) * | 2003-02-03 | 2010-07-14 | ルネサスエレクトロニクス株式会社 | 半導体装置及びその製造方法 |
| US6987059B1 (en) * | 2003-08-14 | 2006-01-17 | Lsi Logic Corporation | Method and structure for creating ultra low resistance damascene copper wiring |
-
2004
- 2004-07-14 US US10/710,478 patent/US7223684B2/en not_active Expired - Lifetime
-
2005
- 2005-04-05 CN CNB2005100562974A patent/CN100463160C/zh not_active Expired - Lifetime
- 2005-06-23 JP JP2005183686A patent/JP5229710B2/ja not_active Expired - Lifetime
- 2005-07-07 TW TW094123018A patent/TWI341568B/zh not_active IP Right Cessation
-
2007
- 2007-02-07 US US11/672,220 patent/US7709905B2/en not_active Expired - Lifetime
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1402326A (zh) * | 2001-08-22 | 2003-03-12 | 矽统科技股份有限公司 | 利用镶嵌制程形成金属电容器的方法及其产品 |
| US6670274B1 (en) * | 2002-10-01 | 2003-12-30 | Taiwan Semiconductor Manufacturing Company | Method of forming a copper damascene structure comprising a recessed copper-oxide-free initial copper structure |
| US6740392B1 (en) * | 2003-04-15 | 2004-05-25 | Micron Technology, Inc. | Surface barriers for copper and silver interconnects produced by a damascene process |
Also Published As
| Publication number | Publication date |
|---|---|
| JP5229710B2 (ja) | 2013-07-03 |
| JP2006054433A (ja) | 2006-02-23 |
| TWI341568B (en) | 2011-05-01 |
| US20070128848A1 (en) | 2007-06-07 |
| TW200629470A (en) | 2006-08-16 |
| US7223684B2 (en) | 2007-05-29 |
| CN1722424A (zh) | 2006-01-18 |
| US7709905B2 (en) | 2010-05-04 |
| US20060012052A1 (en) | 2006-01-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN100463160C (zh) | 双镶嵌布线和方法 | |
| US6989604B1 (en) | Conformal barrier liner in an integrated circuit interconnect | |
| US6972254B1 (en) | Manufacturing a conformal atomic liner layer in an integrated circuit interconnect | |
| US6426249B1 (en) | Buried metal dual damascene plate capacitor | |
| US6479902B1 (en) | Semiconductor catalytic layer and atomic layer deposition thereof | |
| US7214594B2 (en) | Method of making semiconductor device using a novel interconnect cladding layer | |
| CN101622700B (zh) | 利用电镀的导电过孔形成 | |
| US6534865B1 (en) | Method of enhanced fill of vias and trenches | |
| US6489683B1 (en) | Variable grain size in conductors for semiconductor vias and trenches | |
| US6465867B1 (en) | Amorphous and gradated barrier layer for integrated circuit interconnects | |
| US6642145B1 (en) | Method of manufacturing an integrated circuit with a dielectric diffusion barrier layer formed between interconnects and interlayer dielectric layers | |
| US7960839B2 (en) | Semiconductor interconnection line and method of forming the same | |
| US6368965B1 (en) | Method for low stress plating of semiconductor vias and channels | |
| US6472757B2 (en) | Conductor reservoir volume for integrated circuit interconnects | |
| US6531780B1 (en) | Via formation in integrated circuit interconnects | |
| US6380625B2 (en) | Semiconductor interconnect barrier and manufacturing method thereof | |
| US6583051B2 (en) | Method of manufacturing an amorphized barrier layer for integrated circuit interconnects | |
| KR100752971B1 (ko) | 배선 구조 및 그 형성 방법 | |
| US6518648B1 (en) | Superconductor barrier layer for integrated circuit interconnects | |
| US20020127849A1 (en) | Method of manufacturing dual damascene structure | |
| US6498397B1 (en) | Seed layer with annealed region for integrated circuit interconnects | |
| US6479898B1 (en) | Dielectric treatment in integrated circuit interconnects | |
| US6590288B1 (en) | Selective deposition in integrated circuit interconnects | |
| US6455938B1 (en) | Integrated circuit interconnect shunt layer | |
| US6462416B1 (en) | Gradated barrier layer in integrated circuit interconnects |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| TR01 | Transfer of patent right | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20210414 Address after: 116 Lu'an Road, Nanhui new town, Pudong New Area, Shanghai Patentee after: Shanghai Youci Information Technology Co.,Ltd. Address before: New York, USA Patentee before: International Business Machines Corp. |
|
| CX01 | Expiry of patent term | ||
| CX01 | Expiry of patent term |
Granted publication date: 20090218 |