AU2002232557A1 - Pre-stored vector interrupt handling system and method - Google Patents

Pre-stored vector interrupt handling system and method

Info

Publication number
AU2002232557A1
AU2002232557A1 AU2002232557A AU3255702A AU2002232557A1 AU 2002232557 A1 AU2002232557 A1 AU 2002232557A1 AU 2002232557 A AU2002232557 A AU 2002232557A AU 3255702 A AU3255702 A AU 3255702A AU 2002232557 A1 AU2002232557 A1 AU 2002232557A1
Authority
AU
Australia
Prior art keywords
handling system
interrupt handling
stored vector
vector interrupt
stored
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
AU2002232557A
Inventor
Kevin P. Godfrey
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Cadence Design Systems Inc
Original Assignee
Tality LP
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tality LP filed Critical Tality LP
Publication of AU2002232557A1 publication Critical patent/AU2002232557A1/en
Abandoned legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/32Address formation of the next instruction, e.g. by incrementing the instruction counter
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/24Handling requests for interconnection or transfer for access to input/output bus using interrupt
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/46Multiprogramming arrangements
    • G06F9/48Program initiating; Program switching, e.g. by interrupt
    • G06F9/4806Task transfer initiation or dispatching
    • G06F9/4812Task transfer initiation or dispatching by interrupt, e.g. masked
    • G06F9/4818Priority circuits therefor

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
AU2002232557A 2000-12-11 2001-12-11 Pre-stored vector interrupt handling system and method Abandoned AU2002232557A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/735,266 US6889279B2 (en) 2000-12-11 2000-12-11 Pre-stored vector interrupt handling system and method
US09735266 2000-12-11
PCT/US2001/048027 WO2002048882A1 (en) 2000-12-11 2001-12-11 Pre-stored vector interrupt handling system and method

Publications (1)

Publication Number Publication Date
AU2002232557A1 true AU2002232557A1 (en) 2002-06-24

Family

ID=24955044

Family Applications (1)

Application Number Title Priority Date Filing Date
AU2002232557A Abandoned AU2002232557A1 (en) 2000-12-11 2001-12-11 Pre-stored vector interrupt handling system and method

Country Status (5)

Country Link
US (1) US6889279B2 (en)
EP (1) EP1344130A4 (en)
JP (1) JP4057911B2 (en)
AU (1) AU2002232557A1 (en)
WO (1) WO2002048882A1 (en)

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6865663B2 (en) * 2000-02-24 2005-03-08 Pts Corporation Control processor dynamically loading shadow instruction register associated with memory entry of coprocessor in flexible coupling mode
US7487339B2 (en) * 2001-10-12 2009-02-03 Mips Technologies, Inc. Method and apparatus for binding shadow registers to vectored interrupts
JP4079653B2 (en) * 2002-02-22 2008-04-23 三洋電機株式会社 Clock control method and clock control circuit
US20030204655A1 (en) * 2002-04-24 2003-10-30 Schmisseur Mark A. Prioritizing vector generation in interrupt controllers
US20050033889A1 (en) * 2002-10-08 2005-02-10 Hass David T. Advanced processor with interrupt delivery mechanism for multi-threaded multi-CPU system on a chip
US7117284B2 (en) * 2002-11-18 2006-10-03 Arm Limited Vectored interrupt control within a system having a secure domain and a non-secure domain
US20050165990A1 (en) * 2003-01-24 2005-07-28 Fujitsu Limited Interrupt control device
TW591525B (en) * 2003-03-07 2004-06-11 Novatek Microelectronics Corp Interrupt-processing system for shortening interrupt latency in microprocessor
US7243178B2 (en) * 2003-05-16 2007-07-10 Intel Corporation Enable/disable claiming of a DMA request interrupt
CN100367136C (en) * 2004-02-17 2008-02-06 联想(北京)有限公司 Universal control method
DE102005009874B4 (en) * 2005-03-01 2010-04-15 Infineon Technologies Ag Method for signaling a state or event
US7363409B2 (en) * 2006-02-08 2008-04-22 Texas Instruments Incorporated Interrupt control system and method for reducing interrupt latency
US7424563B2 (en) * 2006-02-24 2008-09-09 Qualcomm Incorporated Two-level interrupt service routine
US7849247B2 (en) * 2008-10-14 2010-12-07 Freescale Semiconductor, Inc. Interrupt controller for accelerated interrupt handling in a data processing system and method thereof
JP5267328B2 (en) * 2009-05-26 2013-08-21 富士通セミコンダクター株式会社 Interrupt notification control device and semiconductor integrated circuit
WO2013095532A1 (en) 2011-12-22 2013-06-27 Intel Corporation Interrupt return instruction with embedded interrupt service functionality
CN103186435B (en) * 2011-12-28 2015-11-25 英业达股份有限公司 System mistake disposal route and the server system using the method
US9355048B2 (en) 2012-03-28 2016-05-31 Intel Corporation Method for implementing secure data channel between processor and devices
DE102017108219A1 (en) 2017-04-18 2018-10-18 Infineon Technologies Ag Control system and method of memory access
DE102017108216A1 (en) * 2017-04-18 2018-10-18 Infineon Technologies Ag Control system and method of memory access
CN111078387B (en) * 2017-12-25 2024-01-23 贵阳忆芯科技有限公司 Interrupt aggregation device and method thereof
JP6955163B2 (en) * 2017-12-26 2021-10-27 富士通株式会社 Information processing equipment, information processing methods and programs

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4037204A (en) * 1974-10-30 1977-07-19 Motorola, Inc. Microprocessor interrupt logic
US5854907A (en) * 1982-02-22 1998-12-29 Texas Instruments Incorporated Microcomputer for digital signal processing having on-chip memory and external memory access
US4709324A (en) * 1985-11-27 1987-11-24 Motorola, Inc. Data processor control unit having an interrupt service using instruction prefetch redirection
ATE188786T1 (en) * 1991-07-08 2000-01-15 Seiko Epson Corp RISC MICROPROCESSOR ARCHITECTURE WITH FAST INTERRUPTION AND EXCEPTION MODES
JPH05233318A (en) * 1992-02-18 1993-09-10 Nec Corp Microprocessor
US5473763A (en) * 1993-08-02 1995-12-05 Advanced Micro Devices, Inc. Interrupt vector method and apparatus
US5511200A (en) 1993-12-01 1996-04-23 Intel Corporation Method and apparatus for providing an enhanced programmable priority interrupt controller
US6161208A (en) * 1994-05-06 2000-12-12 International Business Machines Corporation Storage subsystem including an error correcting cache and means for performing memory to memory transfers
US5608886A (en) * 1994-08-31 1997-03-04 Exponential Technology, Inc. Block-based branch prediction using a target finder array storing target sub-addresses
US6067407A (en) * 1995-06-30 2000-05-23 Canon Information Systems, Inc. Remote diagnosis of network device over a local area network
CA2159979C (en) * 1995-10-05 1999-05-25 Arthur Lai Methology to link any pci rom based device using a single software or hardware interrupt vector in pc system at runtime
US5903749A (en) * 1996-07-02 1999-05-11 Institute For The Development Of Emerging Architecture, L.L.C. Method and apparatus for implementing check instructions that allow for the reuse of memory conflict information if no memory conflict occurs
US6324608B1 (en) * 1997-05-13 2001-11-27 Micron Electronics Method for hot swapping of network components
US6128728A (en) * 1997-08-01 2000-10-03 Micron Technology, Inc. Virtual shadow registers and virtual register windows
US5901309A (en) * 1997-10-07 1999-05-04 Telefonaktiebolaget Lm Ericsson (Publ) Method for improved interrupt handling within a microprocessor
JPH11219299A (en) * 1998-02-02 1999-08-10 Mitsubishi Electric Corp Microcomputer
JP2001005676A (en) * 1999-06-18 2001-01-12 Mitsubishi Electric Corp Interruption processor
US6205509B1 (en) * 1999-07-15 2001-03-20 3Com Corporation Method for improving interrupt response time
US6917997B2 (en) * 2000-06-29 2005-07-12 Palmchip Corporation Integrated circuit including interrupt controller with shared preamble execution and global-disable control bit
US6757771B2 (en) * 2000-08-09 2004-06-29 Advanced Micro Devices, Inc. Stack switching mechanism in a computer system

Also Published As

Publication number Publication date
EP1344130A4 (en) 2007-12-26
JP2004516548A (en) 2004-06-03
JP4057911B2 (en) 2008-03-05
US6889279B2 (en) 2005-05-03
WO2002048882A1 (en) 2002-06-20
US20020073262A1 (en) 2002-06-13
EP1344130A1 (en) 2003-09-17

Similar Documents

Publication Publication Date Title
AU2002232557A1 (en) Pre-stored vector interrupt handling system and method
GB2361912B (en) Pizza packaging system and method
AU2001231132A1 (en) Plasma processing system and method
AU2001260728A1 (en) On demand contents providing method and system
AU2002223824A1 (en) Instruction processor systems and methods
AU2002306870A1 (en) Pdstudio design system and method
AU2002234211A1 (en) Position location system and method
AU2001259650A1 (en) Product brokering method and system
IL144432A0 (en) Method and system for providing connection handling
AU2001294922A1 (en) Automated bioculture and bioculture experiments system
AU2001253507A1 (en) Cargo sensing system and method
AU2001270967A1 (en) A method and system of purchasing goods
AU2001253325A1 (en) Auction system and method
AU2001276224A1 (en) Method and system for international shopping
EP1205654A3 (en) Overthrust protection system and method
EP1321856A3 (en) Multi-application execution system and method thereof
AU2002213227A1 (en) Generalizer system and method
AU2001296604A1 (en) Simd system and method
AU2002241674A1 (en) Move lot size balancing system and method
AU2002310515A1 (en) Risk stripping system and method
AU2002246957A1 (en) Smart-caching system and method
AU2001232361A1 (en) Object destination representation method and system
AU2002234144A1 (en) Copy-protection system and method
AU2001297920A1 (en) Call intercept system and method
AU2001255252A1 (en) Gaming system and method