ATE534114T1 - Programmierbarer prozessor mit geringem stromverbrauch - Google Patents
Programmierbarer prozessor mit geringem stromverbrauchInfo
- Publication number
- ATE534114T1 ATE534114T1 AT05749863T AT05749863T ATE534114T1 AT E534114 T1 ATE534114 T1 AT E534114T1 AT 05749863 T AT05749863 T AT 05749863T AT 05749863 T AT05749863 T AT 05749863T AT E534114 T1 ATE534114 T1 AT E534114T1
- Authority
- AT
- Austria
- Prior art keywords
- graphics pipeline
- pixel packets
- pixels
- graphics
- odd
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/36—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
- G09G5/37—Details of the operation on graphic patterns
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06T—IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
- G06T15/00—3D [Three Dimensional] image rendering
- G06T15/005—General purpose rendering architectures
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/76—Architectures of general purpose stored program computers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06T—IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
- G06T1/00—General purpose image data processing
- G06T1/20—Processor architectures; Processor configuration, e.g. pipelining
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computer Graphics (AREA)
- General Engineering & Computer Science (AREA)
- Image Generation (AREA)
- Image Processing (AREA)
- Advance Control (AREA)
- Testing, Inspecting, Measuring Of Stereoscopic Televisions And Televisions (AREA)
Applications Claiming Priority (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/846,334 US7199799B2 (en) | 2004-05-14 | 2004-05-14 | Interleaving of pixels for low power programmable processor |
US10/846,226 US7268786B2 (en) | 2004-05-14 | 2004-05-14 | Reconfigurable pipeline for low power programmable processor |
US10/845,714 US7250953B2 (en) | 2004-05-14 | 2004-05-14 | Statistics instrumentation for low power programmable processor |
US10/846,106 US7389006B2 (en) | 2004-05-14 | 2004-05-14 | Auto software configurable register address space for low power programmable processor |
US10/846,097 US7091982B2 (en) | 2004-05-14 | 2004-05-14 | Low power programmable processor |
US10/846,110 US7142214B2 (en) | 2004-05-14 | 2004-05-14 | Data format for low power programmable processor |
PCT/US2005/016967 WO2005114646A2 (en) | 2004-05-14 | 2005-05-13 | Low power programmable processor |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE534114T1 true ATE534114T1 (de) | 2011-12-15 |
Family
ID=35429081
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT05749863T ATE534114T1 (de) | 2004-05-14 | 2005-05-13 | Programmierbarer prozessor mit geringem stromverbrauch |
Country Status (6)
Country | Link |
---|---|
EP (1) | EP1759380B1 (de) |
JP (1) | JP4914829B2 (de) |
KR (1) | KR100865811B1 (de) |
AT (1) | ATE534114T1 (de) |
TW (1) | TWI297468B (de) |
WO (1) | WO2005114646A2 (de) |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7091982B2 (en) | 2004-05-14 | 2006-08-15 | Nvidia Corporation | Low power programmable processor |
US8687010B1 (en) | 2004-05-14 | 2014-04-01 | Nvidia Corporation | Arbitrary size texture palettes for use in graphics systems |
US8743142B1 (en) | 2004-05-14 | 2014-06-03 | Nvidia Corporation | Unified data fetch graphics processing system and method |
US8736620B2 (en) | 2004-05-14 | 2014-05-27 | Nvidia Corporation | Kill bit graphics processing system and method |
US8736628B1 (en) | 2004-05-14 | 2014-05-27 | Nvidia Corporation | Single thread graphics processing system and method |
US7805589B2 (en) * | 2006-08-31 | 2010-09-28 | Qualcomm Incorporated | Relative address generation |
US8537168B1 (en) | 2006-11-02 | 2013-09-17 | Nvidia Corporation | Method and system for deferred coverage mask generation in a raster stage |
US8736624B1 (en) | 2007-08-15 | 2014-05-27 | Nvidia Corporation | Conditional execution flag in graphics applications |
US8599208B2 (en) | 2007-08-15 | 2013-12-03 | Nvidia Corporation | Shared readable and writeable global values in a graphics processor unit pipeline |
US20090046105A1 (en) * | 2007-08-15 | 2009-02-19 | Bergland Tyson J | Conditional execute bit in a graphics processor unit pipeline |
US8314803B2 (en) | 2007-08-15 | 2012-11-20 | Nvidia Corporation | Buffering deserialized pixel data in a graphics processor unit pipeline |
US8775777B2 (en) | 2007-08-15 | 2014-07-08 | Nvidia Corporation | Techniques for sourcing immediate values from a VLIW |
US8521800B1 (en) | 2007-08-15 | 2013-08-27 | Nvidia Corporation | Interconnected arithmetic logic units |
US9183607B1 (en) | 2007-08-15 | 2015-11-10 | Nvidia Corporation | Scoreboard cache coherence in a graphics pipeline |
US8698823B2 (en) * | 2009-04-08 | 2014-04-15 | Nvidia Corporation | System and method for deadlock-free pipelining |
TWI393067B (zh) | 2009-05-25 | 2013-04-11 | Inst Information Industry | 具有電源閘控功能之繪圖處理系統及電源閘控方法,及其電腦程式產品 |
US8471858B2 (en) * | 2009-06-02 | 2013-06-25 | Qualcomm Incorporated | Displaying a visual representation of performance metrics for rendered graphics elements |
US8473247B2 (en) * | 2010-04-30 | 2013-06-25 | Applied Materials, Inc. | Methods for monitoring processing equipment |
US9411595B2 (en) | 2012-05-31 | 2016-08-09 | Nvidia Corporation | Multi-threaded transactional memory coherence |
US9824009B2 (en) | 2012-12-21 | 2017-11-21 | Nvidia Corporation | Information coherency maintenance systems and methods |
US10102142B2 (en) | 2012-12-26 | 2018-10-16 | Nvidia Corporation | Virtual address based memory reordering |
US9317251B2 (en) | 2012-12-31 | 2016-04-19 | Nvidia Corporation | Efficient correction of normalizer shift amount errors in fused multiply add operations |
US9805478B2 (en) | 2013-08-14 | 2017-10-31 | Arm Limited | Compositing plural layer of image data for display |
GB2517185B (en) * | 2013-08-14 | 2020-03-04 | Advanced Risc Mach Ltd | Graphics tile compositing control |
US9569385B2 (en) | 2013-09-09 | 2017-02-14 | Nvidia Corporation | Memory transaction ordering |
US10483981B2 (en) * | 2016-12-30 | 2019-11-19 | Microsoft Technology Licensing, Llc | Highspeed/low power symbol compare |
US10430919B2 (en) | 2017-05-12 | 2019-10-01 | Google Llc | Determination of per line buffer unit memory allocation |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5230039A (en) * | 1991-02-19 | 1993-07-20 | Silicon Graphics, Inc. | Texture range controls for improved texture mapping |
US5611038A (en) * | 1991-04-17 | 1997-03-11 | Shaw; Venson M. | Audio/video transceiver provided with a device for reconfiguration of incompatibly received or transmitted video and audio information |
US7068272B1 (en) * | 2000-05-31 | 2006-06-27 | Nvidia Corporation | System, method and article of manufacture for Z-value and stencil culling prior to rendering in a computer graphics processing pipeline |
US6771264B1 (en) * | 1998-08-20 | 2004-08-03 | Apple Computer, Inc. | Method and apparatus for performing tangent space lighting and bump mapping in a deferred shading graphics processor |
WO2001042903A1 (fr) * | 1999-12-07 | 2001-06-14 | Hitachi, Ltd. | Appareil et systeme de traitement de donnees |
JP2003030641A (ja) * | 2001-07-19 | 2003-01-31 | Nec System Technologies Ltd | 描画装置とその並列描画方法、及び並列描画プログラム |
US6909432B2 (en) * | 2002-02-27 | 2005-06-21 | Hewlett-Packard Development Company, L.P. | Centralized scalable resource architecture and system |
-
2005
- 2005-05-13 WO PCT/US2005/016967 patent/WO2005114646A2/en active Application Filing
- 2005-05-13 AT AT05749863T patent/ATE534114T1/de active
- 2005-05-13 KR KR1020067023690A patent/KR100865811B1/ko active IP Right Grant
- 2005-05-13 EP EP05749863A patent/EP1759380B1/de active Active
- 2005-05-13 JP JP2007513444A patent/JP4914829B2/ja active Active
- 2005-05-16 TW TW094115854A patent/TWI297468B/zh active
Also Published As
Publication number | Publication date |
---|---|
TWI297468B (en) | 2008-06-01 |
TW200609842A (en) | 2006-03-16 |
WO2005114646A2 (en) | 2005-12-01 |
KR20070028368A (ko) | 2007-03-12 |
JP4914829B2 (ja) | 2012-04-11 |
KR100865811B1 (ko) | 2008-10-28 |
WO2005114646A3 (en) | 2007-05-24 |
EP1759380B1 (de) | 2011-11-16 |
JP2007538319A (ja) | 2007-12-27 |
EP1759380A4 (de) | 2009-01-21 |
EP1759380A2 (de) | 2007-03-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE534114T1 (de) | Programmierbarer prozessor mit geringem stromverbrauch | |
US7091982B2 (en) | Low power programmable processor | |
US11140293B2 (en) | Sheet generator for image processor | |
GB2430831A (en) | Apparatuses, computer program product, and method for digital image processing | |
CA2512862A1 (en) | Methods and apparatuses for evaluation of regular expressions of arbitrary size | |
JP2005353090A5 (de) | ||
CA2672450A1 (en) | Method and apparatus for multiscreen management for multiple screen configuration | |
MY150315A (en) | Apparatus and method for performing permutation operations on data | |
US20080204461A1 (en) | Auto Software Configurable Register Address Space For Low Power Programmable Processor | |
WO2007095397A3 (en) | Programmable processing unit | |
EP1784021A3 (de) | Videobearbeitung mit mehrfachen Grafikbearbeitungseinheiten | |
WO2006082091A3 (en) | Low latency massive parallel data processing device | |
US20090049276A1 (en) | Techniques for sourcing immediate values from a VLIW | |
DE602007008614D1 (de) | Dmac zum abwicklen von transfers unbekannter länge | |
US7336284B2 (en) | Two level cache memory architecture | |
GB2474983A (en) | DMA engine | |
US7199799B2 (en) | Interleaving of pixels for low power programmable processor | |
TW200636611A (en) | Efficient Z testing | |
US7268786B2 (en) | Reconfigurable pipeline for low power programmable processor | |
US7250953B2 (en) | Statistics instrumentation for low power programmable processor | |
US7142214B2 (en) | Data format for low power programmable processor | |
WO2005006027A3 (en) | Methods and apparatuses for capturing and viewing content through a multi-lens device | |
US10360177B2 (en) | Method and processing apparatus for gating redundant threads | |
US9495158B2 (en) | Multi-processor system having tripwire data merging and collision detection | |
WO2008057294A3 (en) | External control of a peripheral device through a communication proxy in an electronic wagering game system |