ATE453249T1 - Pll-schaltung - Google Patents

Pll-schaltung

Info

Publication number
ATE453249T1
ATE453249T1 AT04806633T AT04806633T ATE453249T1 AT E453249 T1 ATE453249 T1 AT E453249T1 AT 04806633 T AT04806633 T AT 04806633T AT 04806633 T AT04806633 T AT 04806633T AT E453249 T1 ATE453249 T1 AT E453249T1
Authority
AT
Austria
Prior art keywords
frequency
oscillator circuit
blocking
circuit
output
Prior art date
Application number
AT04806633T
Other languages
English (en)
Inventor
Lammeren Johannes Van
Jozef Verlinden
Edwin Schapendonk
Original Assignee
Nxp Bv
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nxp Bv filed Critical Nxp Bv
Application granted granted Critical
Publication of ATE453249T1 publication Critical patent/ATE453249T1/de

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/10Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
    • H03L7/113Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using frequency discriminator

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
AT04806633T 2004-01-12 2004-12-29 Pll-schaltung ATE453249T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP04100072 2004-01-12
PCT/IB2004/052931 WO2005069489A1 (en) 2004-01-12 2004-12-29 Pll circuit

Publications (1)

Publication Number Publication Date
ATE453249T1 true ATE453249T1 (de) 2010-01-15

Family

ID=34778208

Family Applications (1)

Application Number Title Priority Date Filing Date
AT04806633T ATE453249T1 (de) 2004-01-12 2004-12-29 Pll-schaltung

Country Status (7)

Country Link
US (1) US7683721B2 (de)
EP (1) EP1706945B1 (de)
JP (1) JP2007518336A (de)
CN (1) CN1902825B (de)
AT (1) ATE453249T1 (de)
DE (1) DE602004024829D1 (de)
WO (1) WO2005069489A1 (de)

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5208555A (en) * 1991-09-23 1993-05-04 Triquint Semiconductor, Inc. Circuit for limiting maximum frequency output of a voltage controlled oscillator
US5694087A (en) * 1996-01-29 1997-12-02 International Business Machines Corporation Anti-latching mechanism for phase lock loops
JP2003338753A (ja) * 2002-05-20 2003-11-28 Fujitsu Ltd Pll回路
US7095287B2 (en) * 2004-12-28 2006-08-22 Silicon Laboratories Inc. Method and apparatus to achieve a process, temperature and divider modulus independent PLL loop bandwidth and damping factor using open-loop calibration techniques

Also Published As

Publication number Publication date
WO2005069489A1 (en) 2005-07-28
JP2007518336A (ja) 2007-07-05
EP1706945A1 (de) 2006-10-04
DE602004024829D1 (de) 2010-02-04
CN1902825A (zh) 2007-01-24
EP1706945B1 (de) 2009-12-23
US20090189698A1 (en) 2009-07-30
CN1902825B (zh) 2010-12-08
US7683721B2 (en) 2010-03-23

Similar Documents

Publication Publication Date Title
TW200729695A (en) Low-noise high-stability crystal oscillator
TW200701649A (en) Phase locked loop circuit and method of locking a phase
DE60217123D1 (de) Pll-zyklusschlupfkompensation
TW200723703A (en) Damping coefficient variation devices, adjustable oscillators, phase locked loop circuits, and damping coefficient variation methods
TW200701648A (en) Phase and frequency detection circuits
TW200516861A (en) Delay-locked loop circuit
ATE426947T1 (de) Phasenregelkreis
JP2007135208A (ja) 電子回路及び電子回路を動作するための方法
JP2001051747A5 (de)
TW200715700A (en) Calibration circuit and operation method for voltage-controlled oscillator
KR20150017996A (ko) 노이즈 검출 회로, 이를 포함하는 지연 고정 루프와 듀티 싸이클 보정기
TW200616341A (en) Phase-locked loop having dynamically adjustable up/down pulse widths
KR100307292B1 (ko) 리셋신호발생회로
US8963591B2 (en) Clock signal initialization circuit and its method
KR101358289B1 (ko) 전력을 보존하기 위한 위상동기루프의 3-상태화
DE60305178D1 (de) Phasenregelschleife
TW200718025A (en) Circuit to reset a phase locked loop after a loss of lock
TW200715718A (en) Clock generator and data recovery circuit utilizing the same
TW200723705A (en) Phase locked loop damping coefficient correction mechanism
TW200642282A (en) Logical level converter and phase locked loop using the same
ATE453249T1 (de) Pll-schaltung
ATE328393T1 (de) Pll-schaltung
AU7566901A (en) Linear dead-band-free digital phase detection
TW200603438A (en) Varactor-based ring oscillator
WO2004097610A3 (en) Clock align technique for excessive static phase offset

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties