WO2023161755A1 - Dispositif de stockage - Google Patents

Dispositif de stockage Download PDF

Info

Publication number
WO2023161755A1
WO2023161755A1 PCT/IB2023/051189 IB2023051189W WO2023161755A1 WO 2023161755 A1 WO2023161755 A1 WO 2023161755A1 IB 2023051189 W IB2023051189 W IB 2023051189W WO 2023161755 A1 WO2023161755 A1 WO 2023161755A1
Authority
WO
WIPO (PCT)
Prior art keywords
conductor
insulator
oxide
transistor
semiconductor device
Prior art date
Application number
PCT/IB2023/051189
Other languages
English (en)
Japanese (ja)
Inventor
國武寛司
井坂史人
大貫達也
山崎舜平
Original Assignee
株式会社半導体エネルギー研究所
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 株式会社半導体エネルギー研究所 filed Critical 株式会社半導体エネルギー研究所
Publication of WO2023161755A1 publication Critical patent/WO2023161755A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/70Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates the floating gate being an electrode shared by two or more components
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B53/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
    • H10B53/20Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the three-dimensional arrangements, e.g. with cells on different height levels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B53/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
    • H10B53/30Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region

Definitions

  • One embodiment of the present invention relates to transistors, semiconductor devices, memory devices, and electronic devices.
  • one aspect of the present invention relates to a semiconductor wafer and a module.
  • a semiconductor device refers to all devices that can function by utilizing semiconductor characteristics.
  • a semiconductor element such as a transistor, a semiconductor circuit, an arithmetic device, and a memory device are examples of semiconductor devices.
  • a display device (such as a liquid crystal display device or a light-emitting display device), a projection device, a lighting device, an electro-optical device, a power storage device, a memory device, a semiconductor circuit, an imaging device, an electronic device, or the like can be said to include a semiconductor device in some cases.
  • One aspect of the present invention is not limited to the above technical field.
  • One embodiment of the invention disclosed in this specification and the like relates to a product, a method, or a manufacturing method.
  • One aspect of the invention also relates to a process, machine, manufacture, or composition of matter.
  • a CPU is an assembly of semiconductor elements that are processed from a semiconductor wafer, have semiconductor integrated circuits (at least transistors and memories) that are chipped, and have electrodes that are connection terminals.
  • IC chips Semiconductor circuits (IC chips) such as LSIs, CPUs, and memories are mounted on circuit boards, such as printed wiring boards, and used as one of the components of various electronic devices.
  • transistor is widely applied to electronic devices such as integrated circuits (ICs) and image display devices (also simply referred to as display devices).
  • ICs integrated circuits
  • image display devices also simply referred to as display devices.
  • Silicon-based semiconductor materials are widely known as semiconductor thin films applicable to transistors, but oxide semiconductors are attracting attention as other materials.
  • Patent Document 1 discloses a low-power-consumption CPU and the like that utilize a characteristic that a transistor including an oxide semiconductor has a small leakage current.
  • Patent Document 2 discloses a memory device or the like that can retain stored data for a long period of time by utilizing the characteristic that a transistor including an oxide semiconductor has low leakage current.
  • Patent Document 3 discloses a technique for increasing the density of integrated circuits.
  • Typical memory types include DRAM (Dynamic Random Access Memory), SRAM (Static Random Access Memory), and flash memory.
  • Non-Patent Document 2 research and development of memories using ferroelectrics are being actively carried out. Also, for next-generation ferroelectric memory, research on ferroelectric HfO2- based materials (Non-Patent Document 3), research on ferroelectric properties of hafnium oxide thin films (Non-Patent Document 4), HfO2 Related to hafnium oxide, such as research on ferroelectricity in thin films (Non-Patent Document 5) and demonstration of integration of FeRAM and CMOS using ferroelectric Hf 0.5 Zr 0.5 O 2 (Non-Patent Document 6). is also being actively researched.
  • An object of one embodiment of the present invention is to provide a semiconductor device that can be miniaturized or highly integrated. Another object is to provide a semiconductor device that operates at high speed. Another object is to provide a semiconductor device with favorable electrical characteristics. Another object is to provide a semiconductor device in which variations in electrical characteristics of transistors are small. Another object is to provide a highly reliable semiconductor device. Another object is to provide a semiconductor device with high on-state current. Another object is to provide a semiconductor device with low power consumption. Another object is to provide a novel semiconductor device. Another object is to provide a memory device including a novel semiconductor device.
  • One embodiment of the present invention includes a memory cell including a transistor and a capacitor; a gate insulator and a first gate electrode, the capacitive element comprising one of the electrodes, a dielectric overlying one of the electrodes, and an electrode overlying the dielectric a top surface and a side surface of one of the source electrode or the drain electrode of the transistor are in contact with a conductor; a top surface of the other of the source electrode or the drain electrode of the transistor is in contact with one of the electrodes of the capacitor;
  • the body is a storage device comprising ferroelectric material.
  • the dielectric of the capacitive element preferably contains hafnium, zirconium, and oxygen.
  • the dielectric of the capacitive element preferably contains aluminum, scandium, and nitrogen.
  • the transistor preferably includes an oxide semiconductor.
  • the transistor has a second gate insulator and a second gate electrode, and the top surface of the second gate insulator of the transistor is part of the other of the source electrode and the drain electrode of the transistor. and the second gate electrode of the transistor preferably overlaps with the first gate electrode of the transistor with the second gate insulator of the transistor interposed therebetween.
  • a plurality of layers each including a memory cell and a conductor be provided, the layers be stacked, and the conductors included in the layers be overlapped with each other.
  • a semiconductor device that can be miniaturized or highly integrated can be provided.
  • a semiconductor device with high operating speed can be provided.
  • a semiconductor device with favorable electrical characteristics can be provided.
  • a semiconductor device with little variation in electrical characteristics of transistors can be provided.
  • a highly reliable semiconductor device can be provided.
  • a semiconductor device with high on-current can be provided.
  • a semiconductor device with low power consumption can be provided.
  • a novel semiconductor device can be provided.
  • a memory device including a novel semiconductor device can be provided.
  • FIG. 1A is a top view of a semiconductor device. 1B to 1D are cross-sectional views of the semiconductor device.
  • FIG. 2 is a circuit diagram for explaining the configuration of the memory device. 3A and 3B are cross-sectional views of the semiconductor device. 4A and 4B are cross-sectional views of the semiconductor device. 5A to 5C are cross-sectional views of the semiconductor device.
  • FIG. 6A is a top view of the semiconductor device. 6B to 6D are cross-sectional views of the semiconductor device. 7A and 7B are cross-sectional views of the semiconductor device.
  • FIG. 8 is a cross-sectional view of a semiconductor device.
  • FIG. 9A is a diagram explaining a circuit configuration example of a memory cell.
  • FIG. 9A is a diagram explaining a circuit configuration example of a memory cell.
  • FIG. 9B is a graph showing an example of hysteresis characteristics.
  • FIG. 9C is a timing chart showing an example of a method of driving memory cells.
  • 10A to 10C are diagrams illustrating configuration examples of storage devices.
  • FIG. 11A is a diagram illustrating a configuration example of a storage device;
  • FIG. 11B is a schematic diagram of memory strings included in the storage device.
  • FIG. 12A is a diagram illustrating a configuration example of a storage device;
  • FIG. 12B is a schematic diagram of memory strings included in the storage device.
  • FIG. 13 is a layout diagram for explaining the configuration of the storage device.
  • top views also referred to as “plan views”
  • perspective views also referred to as “plan views”.
  • description of some hidden lines may be omitted.
  • the ordinal numbers such as first and second are used for convenience and do not indicate the order of steps or the order of stacking. Therefore, for example, “first” can be appropriately replaced with “second” or “third”. Also, the ordinal numbers described in this specification and the like may not match the ordinal numbers used to specify one aspect of the present invention.
  • X and Y are connected means that X and Y are electrically connected.
  • X and Y are electrically connected refers to an object (an element such as a switch, transistor, or diode, or a circuit including the element and wiring) between X and Y. ) is present, the connection through which electrical signals can be transmitted between X and Y.
  • the case where X and Y are electrically connected includes the case where X and Y are directly connected.
  • the fact that X and Y are directly connected means that an electric signal can be transmitted between X and Y via wiring (or electrodes) or the like between X and Y without passing through the object.
  • a direct connection means a connection that can be regarded as the same circuit diagram when represented by an equivalent circuit.
  • a transistor is an element having at least three terminals including a gate, a drain, and a source.
  • a region in which a channel is formed (hereinafter also referred to as a channel formation region) is provided between the drain (drain terminal, drain region or drain electrode) and the source (source terminal, source region or source electrode), A current can flow between the source and the drain through the channel forming region.
  • a channel formation region means a region where current mainly flows.
  • the function of the source or drain may be switched when using transistors of different polarities or when the direction of current changes in circuit operation. Therefore, in this specification and the like, the terms “source” and “drain” may be used interchangeably.
  • the channel length is, for example, a region in which a semiconductor (or a portion of the semiconductor in which current flows when the transistor is on) overlaps with a gate electrode in a top view of a transistor, or a source length in a channel formation region.
  • channel lengths in one transistor do not always have the same value in all regions. That is, the channel length of one transistor may not be fixed to one value. Therefore, in this specification, the channel length is any one value, maximum value, minimum value, or average value in the channel forming region.
  • the channel width is, for example, in a top view of a transistor, a region in which a semiconductor (or a portion of the semiconductor in which current flows when the transistor is on) overlaps with a gate electrode, or a channel formation region in the channel length direction.
  • an oxynitride has a higher content of oxygen than nitrogen as its composition.
  • Nitrided oxide has a higher content of nitrogen than oxygen in its composition.
  • insulator can be replaced with an insulating film or an insulating layer.
  • conductor can be replaced with a conductive film or a conductive layer.
  • semiconductor can be replaced with a semiconductor film or a semiconductor layer.
  • parallel means a state in which two straight lines are arranged at an angle of -10° or more and 10° or less. Therefore, the case of ⁇ 5° or more and 5° or less is also included.
  • substantially parallel means a state in which two straight lines are arranged at an angle of -30° or more and 30° or less.
  • Perfect means that two straight lines are arranged at an angle of 80° or more and 100° or less. Therefore, the case of 85° or more and 95° or less is also included.
  • substantially perpendicular means a state in which two straight lines are arranged at an angle of 60° or more and 120° or less.
  • a metal oxide is a metal oxide in a broad sense.
  • Metal oxides are classified into oxide insulators, oxide conductors (including transparent oxide conductors), oxide semiconductors (also referred to as oxide semiconductors or simply OSs), and the like.
  • oxide semiconductors also referred to as oxide semiconductors or simply OSs
  • an OS transistor can be referred to as a transistor including a metal oxide or an oxide semiconductor.
  • Voltage is a potential difference from a reference potential.
  • the reference potential is ground potential
  • “voltage” can be replaced with “potential”. Note that the ground potential does not necessarily mean 0V.
  • the potential is relative, and when the reference potential changes, the potential applied to the wiring, the potential applied to the circuit, etc., and the potential output from the circuit etc. also change.
  • a semiconductor device which is one embodiment of the present invention includes a transistor and a capacitor including a ferroelectric.
  • FIG. 1A to 1D are a top view and cross-sectional views of a semiconductor device including a transistor 200a, a transistor 200b, a capacitor 100a, and a capacitor 100b.
  • FIG. 1A is a top view of the semiconductor device.
  • 1B to 1D are cross-sectional views of the semiconductor device.
  • FIG. 1B is a cross-sectional view of the portion indicated by the dashed-dotted line A1-A2 in FIG. 1A, and is also a cross-sectional view of the transistors 200a and 200b in the channel length direction.
  • FIG. 1B is a cross-sectional view of the portion indicated by the dashed-dotted line A1-A2 in FIG. 1A, and is also a cross-sectional view of the transistors 200a and 200b in the channel length direction.
  • FIG. 1C is a cross-sectional view of the portion indicated by the dashed-dotted line A3-A4 in FIG. 1A, and is also a cross-sectional view of the transistor 200a in the channel width direction.
  • FIG. 1D is a cross-sectional view of the portion indicated by the dashed-dotted line A5-A6 in FIG. 1A, and is also a cross-sectional view of the capacitor 100a in a direction parallel to the channel width direction of the transistors 200a and 200b. Note that some elements are omitted in the top view of FIG. 1A for clarity of illustration.
  • the X direction is parallel to the channel length direction of the transistor 200a and the channel length direction of the transistor 200b
  • the Y direction is perpendicular to the X direction
  • the Z direction is perpendicular to the X and Y directions. be. Note that the X direction, Y direction, and Z direction shown in FIG. 1A are also shown in FIGS. 1B to 1D.
  • a semiconductor device of one embodiment of the present invention includes an insulator 214 over a substrate (not illustrated), transistors 200a, 200b, capacitors 100a, and 100b over the insulator 214, and transistors 200a and 200b.
  • the insulator 214, the insulator 280, the insulator 282, and the insulator 285 each function as an interlayer film. At least part of each of the transistor 200a, the transistor 200b, the capacitor 100a, and the capacitor 100b is embedded in the insulator 280 as illustrated in FIG. 1B.
  • the transistors 200a and 200b each include an oxide 230 functioning as a semiconductor layer, a conductor 260 functioning as a first gate (also referred to as a top gate) electrode, and a second gate (also referred to as a back gate). It has a conductor 205 functioning as an electrode, a conductor 242a functioning as one of a source electrode and a drain electrode, and a conductor 242b functioning as the other of the source electrode and the drain electrode. It also has an insulator 253 and an insulator 254 that function as a first gate insulator. It also has an insulator 222 and an insulator 224 that act as a second gate insulator. Note that the gate insulator is sometimes called a gate insulating layer or a gate insulating film.
  • the transistor 200a and the transistor 200b have the same structure, the transistor 200a and the transistor 200b are hereinafter referred to as the transistor 200 in the description of items common to the transistor 200a and the transistor 200b. sometimes.
  • the first gate electrode and first gate insulator of transistor 200 are disposed within openings 258 (see FIG. 1C) formed in insulator 280 and insulator 275 . That is, conductor 260 , insulator 254 , and insulator 253 are each positioned within opening 258 .
  • the capacitive elements 100a and 100b each have a conductor 156 functioning as a lower electrode, an insulator 153 functioning as a dielectric, and a conductor 160 functioning as an upper electrode.
  • the capacitive element 100a and the capacitive element 100b each form an MIM (Metal-Insulator-Metal) capacitor.
  • the capacitive element 100a and the capacitive element 100b have the same configuration, hereinafter, when describing matters common to the capacitive element 100a and the capacitive element 100b, the symbols added to the reference numerals are omitted, and the capacitive element 100b may be described as
  • a portion of the upper electrode, the dielectric, and the lower electrode of the capacitive element 100 are arranged in the openings 158 (see FIG. 1D) formed in the insulators 282, 280, and 275, respectively. That is, conductor 160 , insulator 153 , and conductor 156 are positioned within opening 158 .
  • the semiconductor device of one embodiment of the present invention includes conductors 240 (conductors 240a and 240b) that are electrically connected to the transistor 200 and function as plugs (which can also be referred to as connection electrodes).
  • Conductor 240 is disposed within opening 206 (see FIG. 1B) formed in insulator 280 or the like. The conductor 240 has regions in contact with part of the top surface and part of the side surface of the conductor 242a.
  • the semiconductor device of one embodiment of the present invention includes the insulator 210 and the conductor 209 between the substrate (not shown) and the insulator 214 .
  • the conductor 209 is arranged to be embedded in the insulator 210 .
  • Conductor 209 has a region in contact with conductor 240 .
  • the semiconductor device of one embodiment of the present invention may include an insulator 212 between the insulator 210 and the conductor 209 and the insulator 214 .
  • a semiconductor device including the transistor 200 and the capacitor 100 described in this embodiment can be used as a memory cell of a memory device.
  • conductor 240 may be electrically connected to the sense amplifier, and conductor 240 functions as a bit line.
  • FIG. 1A at least part of the capacitor 100 overlaps with the conductor 242b included in the transistor 200 . Therefore, since the capacitive element 100 can be provided without greatly increasing the area occupied by the semiconductor device in plan view, the semiconductor device according to this embodiment can be miniaturized or highly integrated.
  • the semiconductor device including the transistor 200 and the capacitor 100 described in this embodiment includes a ferroelectric in the capacitor 100 as described above. Therefore, when the semiconductor device is used as a memory cell of a memory device, it can function as a nonvolatile memory element that can retain written information even when power supply is stopped.
  • a DRAM that does not contain a ferroelectric in a capacitive element requires periodic refresh operations, resulting in increased power consumption.
  • the semiconductor device described in this embodiment includes a ferroelectric in the capacitor, refresh operation is not required, and power consumption can be reduced compared to a DRAM that does not include a ferroelectric in the capacitor. .
  • the semiconductor device shown in the present embodiment has a line-symmetrical configuration with the dashed-dotted line A7-A8 shown in FIG. 1A as an axis of symmetry.
  • the transistor 200b is arranged at a line-symmetrical position with respect to the transistor 200a with the conductor 240 as the axis of symmetry.
  • the capacitive element 100b is arranged at a line-symmetrical position with respect to the capacitive element 100a with the conductor 240 as a symmetry axis.
  • the conductor 242a serves also as one of the source electrode and the drain electrode of the transistor 200a and one of the source electrode and the drain electrode of the transistor 200b.
  • the transistor 200a and the transistor 200b share the conductor 240 functioning as a plug.
  • FIG. 1 A circuit diagram in the case of using the semiconductor device described in this embodiment as a memory device is shown in FIG.
  • a semiconductor device including the transistor 200a and the capacitor 100a can be used as a memory cell of a memory device. Further, a semiconductor device including the transistor 200b and the capacitor 100b can be used as a memory cell of a memory device.
  • the semiconductor device shown in FIGS. 1A to 1D can be rephrased as a memory device including two memory cells.
  • One memory cell has a transistor Tra and a capacitor Ca.
  • the other memory cell has a transistor Trb and a capacitive element Cb.
  • the transistor Tra, the transistor Trb, the capacitor Ca, and the capacitor Cb correspond to the transistor 200a, the transistor 200b, the capacitor 100a, and the capacitor 100b, respectively.
  • one of the source and drain of the transistor Tra is connected to the wiring BL.
  • the other of the source and the drain of the transistor Tra is connected to one electrode of the capacitor Ca.
  • a gate of the transistor Tra is connected to the wiring WL.
  • the other electrode of the capacitive element Ca is connected to the wiring PL.
  • one of the source and drain of the transistor Trb is connected to the wiring BL.
  • the other of the source and drain of the transistor Trb is connected to one electrode of the capacitive element Cb.
  • a gate of the transistor Trb is connected to the wiring WL.
  • the other electrode of the capacitive element Cb is connected to the wiring PL.
  • the transistor 200 includes an insulator 216 over an insulator 214, conductors 205 (a conductor 205a and a conductor 205b) embedded in the insulator 216, Insulator 222 over insulator 216 and over conductor 205, insulator 224 over insulator 222, oxide 230a over insulator 224, oxide 230b over oxide 230a, and oxide 230b
  • the conductor 242a (the conductor 242a1 and the conductor 242a2) and the conductor 242b (the conductor 242b1 and the conductor 242b2), the insulator 253 over the oxide 230b, the insulator 254 over the insulator 253, and the insulator 254
  • a conductor 260 (a conductor 260a and a conductor 260b) that overlies and overlaps part of the oxide 230b, over the insulator 222, over the insulator 224, over the oxide 230a, over the oxide
  • the oxide 230a and the oxide 230b may be collectively referred to as the oxide 230 in some cases.
  • the conductor 242a and the conductor 242b are collectively referred to as the conductor 242 in some cases.
  • the insulator 280 and the insulator 275 are provided with openings 258 reaching the oxide 230b.
  • the opening 258 has a region that overlaps with the oxide 230b.
  • the insulator 275 has an opening that overlaps with the opening of the insulator 280 . That is, the opening 258 includes the opening of the insulator 280 and the opening of the insulator 275 .
  • an insulator 253 , an insulator 254 , and a conductor 260 are arranged in the opening 258 . That is, the conductor 260 has a region overlapping with the oxide 230b with the insulators 253 and 254 interposed therebetween.
  • a conductor 260 , an insulator 253 , and an insulator 254 are provided between the conductor 242 a and the conductor 242 b in the channel length direction of the transistor 200 .
  • the insulator 254 has a region in contact with the side surface of the conductor 260 and a region in contact with the bottom surface of the conductor 260 . Note that the top surface of the insulator 222 is exposed in a region of the opening 258 that does not overlap with the oxide 230, as shown in FIG. 1C.
  • the oxide 230 preferably has an oxide 230a overlying the insulator 224 and an oxide 230b overlying the oxide 230a.
  • the transistor 200 shows an example in which the oxide 230 has a structure in which two layers of the oxide 230a and the oxide 230b are stacked, the present invention is not limited to this.
  • a single layer of the oxide 230b or a layered structure of three or more layers may be provided, or each of the oxides 230a and 230b may have a layered structure.
  • the conductor 260 functions as a first gate electrode and the conductor 205 functions as a second gate electrode.
  • Insulators 253 and 254 function as first gate insulators, and insulators 222 and 224 function as second gate insulators.
  • the conductor 242a functions as one of the source electrode and the drain electrode, and the conductor 242b functions as the other of the source electrode and the drain electrode.
  • At least part of the region of the oxide 230 overlapping with the conductor 260 functions as a channel formation region.
  • FIG. 3A shows an enlarged view of the vicinity of the channel forming region in FIG. 1B.
  • a structure of insulator 224 and oxide 230 is placed in an opening with insulator 222 on the bottom and insulators 280 and 275 on the sides. It can also be regarded as a shape in which a part protrudes.
  • an insulator 253 is provided in contact with the bottom and inner walls (also referred to as sidewalls) of the opening 258 . Therefore, the insulator 253 has a top surface of the insulator 222, a side surface of the insulator 224, a side surface of the oxide 230a, a top surface and side surfaces of the oxide 230b, side surfaces of the conductors 242a and 242b, side surfaces of the insulator 275, and insulation. It contacts at least a portion of each of the side surfaces of body 280 and the bottom surface of insulator 254 .
  • the width of the opening 258 in the channel length direction of the transistor 200 approximately matches the distance between the conductors 242a and 242b. Therefore, a channel formation region is formed in a region of the oxide 230b that overlaps with the width of the opening 258 of the transistor 200 in the channel length direction.
  • the distance between the conductor 242a and the conductor 242b is, for example, 60 nm or less, 50 nm or less, 40 nm or less, 30 nm or less, 20 nm or less, or 10 nm or less, and may be 1 nm or more or 5 nm or more. preferable.
  • the channel formation region of the transistor 200 has a very fine structure in this manner, the on-state current of the transistor 200 is increased and the frequency characteristics can be improved.
  • the area can be reduced and the density can be increased.
  • the distance between the conductors 242a and 242b is not limited to the above, and the distance between the conductors 242a and 242b can be 60 nm or more.
  • the cutoff frequency can be improved.
  • the cutoff frequency of the transistor 200 can be 50 GHz or higher, or 100 GHz or higher, for example, at room temperature.
  • FIG. 3A shows a configuration in which the side walls of the opening 258 are substantially perpendicular to the upper surface of the insulator 222
  • the present invention is not limited to this.
  • the sidewalls of opening 258 may be tapered. By tapering the side wall of the opening 258, coverage with the insulator 253 or the like is improved in subsequent steps, and defects such as voids can be reduced.
  • a tapered shape refers to a shape in which at least a part of the side surface of the structure is inclined with respect to the substrate surface or the formation surface.
  • it refers to a shape having a region in which an angle formed by an inclined side surface and a substrate surface or a formation surface (hereinafter sometimes referred to as a taper angle) is less than 90°.
  • the side surface of the structure and the substrate surface or formation surface are not necessarily completely flat, and may be substantially planar with a fine curvature or substantially planar with fine unevenness.
  • the oxide 230b includes a region 230bc functioning as a channel formation region of the transistor 200, and regions 230ba and 230bb functioning as a source region or a drain region and provided to sandwich the region 230bc. have. At least a portion of the region 230bc overlaps the conductor 260 . In other words, the region 230bc is provided in a region between the conductors 242a and 242b. The region 230ba is provided so as to overlap with the conductor 242a, and the region 230bb is provided so as to overlap with the conductor 242b.
  • region 230bc functioning as a channel forming region is a high-resistance region with a lower carrier concentration because it has less oxygen vacancies or a lower impurity concentration than the regions 230ba and 230bb.
  • region 230bc can be said to be i-type (intrinsic) or substantially i-type.
  • the regions 230ba and 230bb functioning as a source region or a drain region have many oxygen vacancies or have a high impurity concentration such as hydrogen, nitrogen, or a metal element, so that the carrier concentration is increased and the resistance is lowered.
  • the regions 230ba and 230bb are n-type regions having a higher carrier concentration and a lower resistance than the region 230bc.
  • the opposing sides of the conductors 242a and 242b are preferably substantially perpendicular to the top surface of the oxide 230b.
  • the side end portion of the region 230ba formed under the conductor 242a on the side of the region 230bc is prevented from excessively receding from the side end portion of the conductor 242a on the side of the region 230bc. can do.
  • the side end portion of the region 230ba on the side of the region 230bc recedes means that the side end portion of the region 230ba is located closer to the conductor 240 shown in FIG. point to Further, the fact that the side end portion of the region 230bb on the side of the region 230bc recedes means that the side end portion of the region 230bb is positioned closer to the conductor 160 shown in FIG. point to
  • the frequency characteristics of the transistor 200 can be improved, and the operation speed of the semiconductor device according to one embodiment of the present invention can be improved.
  • the semiconductor device according to one embodiment of the present invention is used as a memory cell of a memory device, the writing speed and the reading speed can be improved.
  • the carrier concentration of the region 230bc functioning as a channel formation region is preferably 1 ⁇ 10 18 cm ⁇ 3 or less, more preferably less than 1 ⁇ 10 17 cm ⁇ 3 , and 1 ⁇ 10 16 cm ⁇ 3 . It is more preferably less than 3 , more preferably less than 1 ⁇ 10 13 cm ⁇ 3 , even more preferably less than 1 ⁇ 10 12 cm ⁇ 3 . Also, the lower limit of the carrier concentration of the region 230bc functioning as a channel formation region is not particularly limited, but can be set to 1 ⁇ 10 ⁇ 9 cm ⁇ 3 , for example.
  • the carrier concentration is equal to or lower than the carrier concentration of the region 230ba and the region 230bb, and equal to or higher than the carrier concentration of the region 230bc.
  • a region may be formed. That is, the region functions as a junction region between the region 230bc and the region 230ba or the region 230bb.
  • the bonding region may have a hydrogen concentration equal to or lower than that of the regions 230ba and 230bb and equal to or higher than that of the region 230bc.
  • the bonding region may have oxygen vacancies equal to or less than those of the regions 230ba and 230bb and equal to or greater than those of the region 230bc.
  • FIG. 3A shows an example in which the regions 230ba, 230bb, and 230bc are formed in the oxide 230b
  • the present invention is not limited to this.
  • each of the above regions may be formed up to oxide 230a as well as oxide 230b.
  • the concentrations of metal elements and impurity elements such as hydrogen and nitrogen detected in each region are not limited to stepwise changes for each region, and may change continuously within each region. In other words, it is sufficient if the concentrations of the metal element and the impurity element such as hydrogen and nitrogen are reduced in a region closer to the channel formation region.
  • a metal oxide functioning as a semiconductor (hereinafter also referred to as an oxide semiconductor) is preferably used for the oxide 230 (the oxide 230a and the oxide 230b) including a channel formation region.
  • oxide 230 it is preferable to use, for example, metal oxides such as indium oxide, gallium oxide, and zinc oxide. Moreover, as the oxide 230, it is preferable to use, for example, a metal oxide containing two or three elements selected from indium, the element M, and zinc.
  • Element M includes gallium, aluminum, silicon, boron, yttrium, tin, copper, vanadium, beryllium, titanium, iron, nickel, germanium, zirconium, molybdenum, lanthanum, cerium, neodymium, hafnium, tantalum, tungsten, and magnesium.
  • the element M is preferably one or more selected from aluminum, gallium, yttrium, and tin.
  • a metal oxide containing indium, the element M, and zinc is sometimes referred to as an In-M-Zn oxide.
  • the oxide 230 preferably has a laminated structure of multiple oxide layers with different chemical compositions.
  • the atomic ratio of the element M to the main component metal element is the same as the atomic ratio of the element M to the main component metal element in the metal oxide used for the oxide 230b. Larger is preferable.
  • the atomic ratio of the element M to In is preferably higher than the atomic ratio of the element M to In in the metal oxide used for the oxide 230b. With this structure, diffusion of impurities and oxygen from structures formed below the oxide 230a to the oxide 230b can be suppressed.
  • the atomic ratio of In to the element M is preferably higher than the atomic ratio of In to the element M in the metal oxide used for the oxide 230a.
  • the transistor 200 can have high on-state current and high frequency characteristics.
  • the oxides 230a and 230b have a common element other than oxygen as a main component, the defect level density at the interface between the oxides 230a and 230b can be reduced. Therefore, the influence of interface scattering on carrier conduction is reduced, and the transistor 200 can obtain high on-current and high frequency characteristics.
  • the neighboring composition includes a range of ⁇ 30% of the desired atomic number ratio.
  • the element M it is preferable to use gallium.
  • a metal oxide that can be used for the oxide 230a may be used as the oxide 230b.
  • the above atomic ratio is not limited to the atomic ratio of the deposited metal oxide, and the atomic ratio of the sputtering target used for the deposition of the metal oxide. may be
  • the oxide 230b preferably has crystallinity.
  • CAAC-OS C-Axis Aligned Crystalline Oxide Semiconductor
  • CAAC-OS is a metal oxide that has a dense structure with high crystallinity and few impurities and defects (such as oxygen vacancies).
  • heat treatment is performed at a temperature at which the metal oxide is not polycrystallized (for example, 400° C. or more and 600° C. or less), so that the CAAC-OS has a dense structure with higher crystallinity.
  • a temperature at which the metal oxide is not polycrystallized for example, 400° C. or more and 600° C. or less
  • the oxide 230b by using a crystalline oxide such as CAAC-OS as the oxide 230b, extraction of oxygen from the oxide 230b by the source electrode or the drain electrode can be suppressed. Accordingly, extraction of oxygen from the oxide 230b can be reduced even if heat treatment is performed, so that the transistor 200 is stable against high temperatures (so-called thermal budget) in the manufacturing process.
  • a crystalline oxide such as CAAC-OS
  • a transistor including an oxide semiconductor if impurities and oxygen vacancies are present in a region where a channel is formed in the oxide semiconductor, electrical characteristics are likely to vary, and reliability may be degraded.
  • hydrogen in the vicinity of oxygen vacancies may form defects in which hydrogen enters oxygen vacancies (hereinafter sometimes referred to as VOH ), and generate electrons that serve as carriers. Therefore, if oxygen vacancies are included in the region where the channel is formed in the oxide semiconductor, the transistor has normally-on characteristics (a channel exists even if no voltage is applied to the gate electrode, and current flows through the transistor). flow characteristics). Therefore, impurities, oxygen vacancies, and VOH are preferably reduced as much as possible in a region where a channel is formed in the oxide semiconductor. In other words, the region in which the channel is formed in the oxide semiconductor preferably has a reduced carrier concentration and is i-type (intrinsic) or substantially i-type.
  • an insulator containing oxygen that is released by heating (hereinafter sometimes referred to as excess oxygen) is provided in the vicinity of the oxide semiconductor, and heat treatment is performed to remove the oxide semiconductor from the insulator.
  • excess oxygen oxygen that is released by heating
  • the on-state current or the field-effect mobility of the transistor 200 might decrease.
  • variations in the amount of oxygen supplied to the source region or the drain region within the substrate surface cause variations in the characteristics of the semiconductor device having transistors.
  • the conductor when oxygen supplied from the insulator to the oxide semiconductor diffuses into a conductor such as a gate electrode, a source electrode, or a drain electrode, the conductor is oxidized and the conductivity is impaired.
  • the electrical characteristics and reliability of the transistor may be adversely affected.
  • the region 230bc functioning as a channel formation region preferably has a reduced carrier concentration and is i-type or substantially i-type.
  • Region 230bb has a high carrier concentration and is preferably n-type.
  • oxygen vacancies and V OH in the oxide semiconductor region 230bc are preferably reduced.
  • the semiconductor device is configured such that the hydrogen concentration in the region 230bc is reduced, the oxidation of the conductors 242a, 242b, and 260 is suppressed, and the regions 230ba and 230bb are The configuration is such that the decrease in the hydrogen concentration is suppressed.
  • the insulator 253 preferably has functions of trapping and fixing hydrogen. As shown in FIG. 3, insulator 253 has a region that contacts region 230bc of oxide 230b. With this structure, the concentration of hydrogen in the region 230bc of the oxide 230b can be reduced. Therefore, the VOH in the region 230bc can be reduced and the region 230bc can be i-type or substantially i-type.
  • a metal oxide having an amorphous structure is an example of an insulator that has the function of capturing and fixing hydrogen.
  • examples include metal oxides such as magnesium oxide, or oxides containing one or both of aluminum and hafnium.
  • metal oxides having such an amorphous structure oxygen atoms have dangling bonds, and the dangling bonds sometimes have the property of capturing or fixing hydrogen. That is, it can be said that a metal oxide having an amorphous structure has a high ability to capture or fix hydrogen.
  • the insulator 253 an oxide containing one or both of aluminum and hafnium is preferably used, and an oxide having an amorphous structure and containing one or both of aluminum and hafnium is more preferably used. It is further preferred to use hafnium oxide having In this embodiment, hafnium oxide is used as the insulator 253 .
  • the insulator 253 is an insulator containing at least oxygen and hafnium.
  • the hafnium oxide has an amorphous structure. In this case, insulator 253 has an amorphous structure.
  • the insulator that can be used for the insulator 253 is not limited to the barrier insulator against hydrogen described above.
  • a structure using an insulator having a structure stable against heat, such as silicon oxide or silicon oxynitride, can also be used.
  • a stacked film including an aluminum oxide film and a silicon oxide film or a silicon oxynitride film over the aluminum oxide film may be used as the insulator 253 .
  • a stacked film including an aluminum oxide film, a silicon oxide film or a silicon oxynitride film over the aluminum oxide film, and a hafnium oxide film over the silicon oxide film or the silicon oxynitride film may be used as the insulator 253 . good.
  • barrier insulators against oxygen are preferably provided near the conductors 242a, 242b, and 260, respectively.
  • the insulators are the insulators 253, 254, and 275, for example.
  • a barrier insulator refers to an insulator having a barrier property.
  • the term "barrier property” refers to a function of suppressing diffusion of a corresponding substance (also referred to as low permeability).
  • the corresponding substance has the function of capturing and fixing (also called gettering).
  • barrier insulators against oxygen include oxides containing one or both of aluminum and hafnium, magnesium oxide, gallium oxide, indium gallium zinc oxide, silicon nitride, and silicon nitride oxide.
  • oxides containing one or both of aluminum and hafnium include aluminum oxide, hafnium oxide, oxides containing aluminum and hafnium (hafnium aluminate), and oxides containing hafnium and silicon (hafnium silicate).
  • each of the insulator 253, the insulator 254, and the insulator 275 may have a structure in which the above barrier insulator against oxygen is stacked or in a single layer.
  • the insulator 253 preferably has barrier properties against oxygen. Note that the insulator 253 should be at least less permeable to oxygen than the insulator 280 .
  • the insulator 253 has regions in contact with the side surface of the conductor 242a and the side surface of the conductor 242b. Since the insulator 253 has a barrier property against oxygen, the side surfaces of the conductors 242a and 242b are oxidized and formation of an oxide film on the side surfaces can be suppressed. Accordingly, a decrease in on-state current or a decrease in field-effect mobility of the transistor 200 can be suppressed.
  • the insulator 253 is provided in contact with the top surface and side surfaces of the oxide 230b, the side surface of the oxide 230a, the side surface of the insulator 224, and the top surface of the insulator 222. Since the insulator 253 has a barrier property against oxygen, oxygen can be prevented from being released from the region 230bc of the oxide 230b when heat treatment or the like is performed. Therefore, formation of oxygen vacancies in the oxides 230a and 230b can be reduced.
  • the insulator 280 contains an excessive amount of oxygen, excessive supply of the oxygen to the oxides 230a and 230b can be suppressed. Therefore, excessive oxidation of the regions 230ba and 230bb and reduction in on-state current or reduction in field-effect mobility of the transistor 200 can be suppressed.
  • An oxide containing one or both of aluminum and hafnium has a barrier property against oxygen and can be suitably used as the insulator 253 .
  • the insulator 254 preferably has barrier properties against oxygen. Insulator 254 is provided between region 230bc of oxide 230 and conductor 260 and between insulator 280 and conductor 260 . With this structure, diffusion of oxygen contained in the region 230bc of the oxide 230 into the conductor 260 and formation of oxygen vacancies in the region 230bc of the oxide 230 can be suppressed. In addition, oxygen contained in the oxide 230 and oxygen contained in the insulator 280 diffuse into the conductor 260, so that the oxidation of the conductor 260 can be suppressed. Note that the insulator 254 should be at least less permeable to oxygen than the insulator 280 . For example, silicon nitride is preferably used as the insulator 254 . In this case, the insulator 254 is an insulator containing at least nitrogen and silicon.
  • the insulator 275 preferably has a barrier property against oxygen.
  • the insulator 275 is provided between the insulator 280 and the conductors 242a and 242b. With this structure, diffusion of oxygen contained in the insulator 280 to the conductors 242a and 242b can be suppressed. Therefore, the oxygen contained in the insulator 280 can prevent the conductors 242a and 242b from being oxidized to increase the resistivity and reduce the on-state current of the transistor 200 .
  • the insulator 275 may be at least less permeable to oxygen than the insulator 280 .
  • silicon nitride is preferably used as the insulator 275 .
  • the insulator 275 is an insulator containing at least nitrogen and silicon.
  • the barrier insulator against hydrogen is the insulator 275, for example.
  • Barrier insulators against hydrogen include oxides such as aluminum oxide, hafnium oxide, and tantalum oxide, and nitrides such as silicon nitride.
  • the insulator 275 may have a structure in which the above barrier insulator against hydrogen is stacked or in a single layer.
  • the region 230bc functioning as a channel formation region can be i-type or substantially i-type, and the regions 230ba and 230bb functioning as a source region or a drain region can be n-type.
  • a semiconductor device having electrical characteristics can be provided. Further, with the above structure, even if the semiconductor device is miniaturized or highly integrated, it can have good electrical characteristics.
  • the insulator 253 functions as part of the gate insulator of the transistor 200 . As shown in FIG. 1B, the insulator 253 is provided in contact with the side surface of the insulator 275 and the side surface of the insulator 280 .
  • the insulator 253 must be provided in an opening formed in the insulator 280 or the like together with the insulator 254 and conductor 260 .
  • the thickness of the insulator 253 is preferably thin.
  • the thickness of the insulator 253 is 0.1 nm or more and 5.0 nm or less, preferably 0.5 nm or more and 5.0 nm or less, more preferably 1.0 nm or more and less than 5.0 nm, further preferably 1.0 nm or more and 3.0 nm or less.
  • at least part of the insulator 253 may have a region with the thickness as described above.
  • the ALD method includes a thermal ALD (thermal ALD) method in which a precursor and a reactant react with only thermal energy, a PEALD (plasma enhanced ALD) method using a plasma-excited reactant, and the like.
  • thermal ALD thermal ALD
  • PEALD plasma enhanced ALD
  • film formation can be performed at a lower temperature by using plasma, which is preferable in some cases.
  • the ALD method can deposit atoms one layer at a time, it is possible to form extremely thin films, to form structures with a high aspect ratio, to form films with few defects such as pinholes, and to improve coverage. There are effects such as excellent film formation and low temperature film formation. Therefore, the insulator 253 can be formed with a thin film thickness as described above with good coverage over the side surfaces of the opening formed in the insulator 280 and the like, the side ends of the conductor 242, and the like.
  • the film thickness of the insulator 253 is not limited to the above.
  • the thickness of the insulator 253 is 0.
  • the thickness may be appropriately set within a range of about 1 nm or more and 30 nm or less.
  • Insulator 254 functions as part of the gate insulator of transistor 200 .
  • the insulator 254 preferably has a barrier property against hydrogen. Accordingly, impurities such as hydrogen contained in the conductor 260 can be prevented from diffusing into the oxide 230b.
  • the insulator 254 must be provided in an opening formed in the insulator 280 or the like together with the insulator 253 and the conductor 260 .
  • the thickness of the insulator 254 is preferably thin.
  • the insulator 254 has a thickness of 0.1 nm to 5.0 nm, preferably 0.5 nm to 3.0 nm, more preferably 1.0 nm to 3.0 nm. In this case, at least part of the insulator 254 may have a region with the thickness as described above.
  • silicon nitride deposited by the PEALD method may be used as the insulator 254.
  • the insulator 253 can also function as the insulator 254 .
  • the structure without the insulator 254 can simplify the manufacturing process of the semiconductor device and improve productivity.
  • the insulator 275 is provided so as to cover the insulator 222 , the insulator 224 , the oxides 230 a and 230 b , and the conductor 242 .
  • the insulator 275 can have regions in contact with the top surface of the insulator 222, the top surface and side surfaces of the conductor 242a, and the top surface and side surfaces of the conductor 242b.
  • the conductors 242a, 242b, and 260 it is preferable to use a conductive material that is difficult to oxidize, a conductive material that has a function of suppressing diffusion of oxygen, or the like.
  • the conductive material include a conductive material containing nitrogen, a conductive material containing oxygen, and the like. Accordingly, a decrease in the conductivity of the conductors 242a, 242b, and 260 can be suppressed.
  • the conductors 242a, 242b, and 260 are conductive materials containing at least metal and nitrogen. become a body.
  • One or both of the conductor 242 and the conductor 260 may have a laminated structure.
  • each of the conductors 242a and 242b may have a two-layer laminated structure.
  • a conductive material that is difficult to oxidize, a conductive material that has a function of suppressing diffusion of oxygen, or the like is preferably used for the layers (the conductors 242a1 and 242b1) in contact with the oxide 230b. Further, for example, as shown in FIG.
  • the conductor 260a when the conductor 260 has a laminated structure of a conductor 260a and a conductor 260b, the conductor 260a is made of a conductive material that is difficult to oxidize or has a function of suppressing the diffusion of oxygen. It is preferable to use a conductive material having
  • a crystalline oxide such as CAAC-OS as the oxide 230b in order to prevent the conductivity of the conductor 242 from decreasing.
  • a metal oxide that can be applied to the oxide 230 described above is preferably used.
  • CAAC-OS is an oxide having crystals, and the c-axis of the crystals is substantially perpendicular to the surface of the oxide or the formation surface of the oxide. Accordingly, extraction of oxygen from the oxide 230b by the conductor 242a or the conductor 242b can be suppressed. In addition, it is possible to suppress a decrease in the conductivity of the conductors 242a and 242b.
  • a semiconductor device with little variation in transistor characteristics it is possible to provide a semiconductor device with little variation in transistor characteristics. Further, a semiconductor device with favorable frequency characteristics can be provided. In addition, a semiconductor device with high operating speed can be provided. Further, a highly reliable semiconductor device can be provided. Further, a semiconductor device having favorable electrical characteristics can be provided. Further, a semiconductor device that can be miniaturized or highly integrated can be provided.
  • a curved surface may be provided between the side surface of the oxide 230b and the top surface of the oxide 230b. That is, the end of the side surface and the end of the upper surface may be curved (hereinafter also referred to as round shape).
  • the radius of curvature of the curved surface is preferably larger than 0 nm and smaller than the film thickness of the oxide 230b in the region overlapping with the conductor 242, or smaller than half the length of the region without the curved surface.
  • the radius of curvature of the curved surface is greater than 0 nm and less than or equal to 20 nm, preferably greater than or equal to 1 nm and less than or equal to 15 nm, and more preferably greater than or equal to 2 nm and less than or equal to 10 nm.
  • the indium contained in the oxide 230 is dispersed at the interface between the oxide 230 and the insulator 253 and in the vicinity thereof. may be unevenly distributed.
  • the vicinity of the surface of the oxide 230 has an atomic ratio close to that of indium oxide or an atomic ratio close to that of In—Zn oxide.
  • the semiconductor device preferably has a structure in which entry of hydrogen into the transistor 200 is suppressed.
  • an insulator having a function of suppressing diffusion of hydrogen is preferably provided so as to cover the transistor 200 .
  • the insulator is the insulator 212, for example.
  • An insulator having a function of suppressing diffusion of hydrogen is preferably used as the insulator 212 . Accordingly, diffusion of hydrogen into the transistor 200 from below the insulator 212 can be suppressed. Note that an insulator that can be used for the insulator 275 described above may be used as the insulator 212 .
  • At least one of the insulators 212 , 214 , and 282 functions as a barrier insulating film that prevents impurities such as water and hydrogen from diffusing from the substrate side or from above the transistor 200 into the transistor 200 . preferably. Therefore, at least one of the insulators 212, 214, and 282 includes hydrogen atoms, hydrogen molecules, water molecules, nitrogen atoms, nitrogen molecules, nitrogen oxide molecules (N 2 O, NO, NO 2, etc.), copper It is preferable to use an insulating material that has a function of suppressing the diffusion of impurities such as atoms (that is, the impurities hardly permeate). Alternatively, it is preferable to use an insulating material that has a function of suppressing the diffusion of oxygen (eg, at least one of oxygen atoms and oxygen molecules) (the above-described oxygen is difficult to permeate).
  • oxygen eg, at least one of oxygen atoms and oxygen molecules
  • an insulator having a function of suppressing diffusion of water, impurities such as hydrogen, and oxygen is preferably used; for example, aluminum oxide, magnesium oxide, and hafnium oxide. , gallium oxide, indium gallium zinc oxide, silicon nitride, silicon nitride oxide, or the like can be used.
  • the insulator 212 is preferably made of silicon nitride or the like, which has a higher hydrogen barrier property.
  • the insulators 214 and 282 are preferably made of aluminum oxide, magnesium oxide, or the like, which have high functions of capturing and fixing hydrogen.
  • impurities such as water and hydrogen can be prevented from diffusing from the substrate side to the transistor 200 side through the insulators 212 and 214 .
  • impurities such as water and hydrogen can be prevented from diffusing to the transistor 200 side from the interlayer insulating film or the like provided outside the insulator 282 .
  • diffusion of oxygen contained in the insulator 224 or the like to the substrate side through the insulators 212 and 214 can be suppressed.
  • oxygen contained in the insulator 280 or the like can be prevented from diffusing upward from the transistor 200 through the insulator 282 or the like.
  • the transistor 200 is preferably surrounded by the insulators 212, 214, and 282 which have a function of suppressing diffusion of impurities such as water and hydrogen, and oxygen.
  • oxides having an amorphous structure are preferably used for the insulators 212 , 214 , and 282 .
  • metal oxides such as AlO x (x is any number greater than 0) or MgO y (y is any number greater than 0).
  • metal oxides having such an amorphous structure oxygen atoms have dangling bonds, and the dangling bonds sometimes have the property of capturing or fixing hydrogen.
  • hydrogen contained in the transistor 200 or hydrogen existing around the transistor 200 is captured or fixed. be able to.
  • the transistor 200 and the semiconductor device with favorable characteristics and high reliability can be manufactured.
  • the insulators 212, 214, and 282 preferably have an amorphous structure, but may partially have a polycrystalline region.
  • the insulator 212, the insulator 214, and the insulator 282 may have a multilayer structure in which an amorphous layer and a polycrystalline layer are stacked.
  • a laminated structure in which a layer of polycrystalline structure is formed on a layer of amorphous structure may be used.
  • the insulators 212, 214, and 282 may be deposited by a sputtering method, for example. Since the sputtering method does not require molecules containing hydrogen in the deposition gas, the hydrogen concentrations in the insulators 212, 214, and 282 can be reduced.
  • the film formation method is not limited to the sputtering method, chemical vapor deposition (CVD) method, molecular beam epitaxy (MBE) method, pulsed laser deposition (PLD) method. ) method, ALD method, or the like may be used as appropriate.
  • the resistivity of the insulator 212 it may be preferable to lower the resistivity of the insulator 212 .
  • the insulator 212 can be the conductor 205, the conductor 242, the conductor 260, or the Charge-up of the conductor 240 can be alleviated in some cases.
  • the insulator 212 preferably has a resistivity of 1 ⁇ 10 10 ⁇ cm or more and 1 ⁇ 10 15 ⁇ cm or less.
  • the insulator 216, the insulator 280, and the insulator 285 preferably have a lower dielectric constant than the insulator 214.
  • the parasitic capacitance generated between wirings can be reduced.
  • the insulator 216, the insulator 280, and the insulator 285 include silicon oxide, silicon oxynitride, silicon oxide to which fluorine is added, silicon oxide to which carbon is added, silicon oxide to which carbon and nitrogen are added, and vacancies. Silicon oxide or the like may be used as appropriate.
  • the conductor 205 is arranged so as to overlap with the oxide 230 and the conductor 260 .
  • the conductor 205 is preferably embedded in an opening formed in the insulator 216 . Also, part of the conductor 205 is embedded in the insulator 214 in some cases.
  • the conductor 205 has a conductor 205a and a conductor 205b.
  • the conductor 205a is provided in contact with the bottom and side walls of the opening.
  • the conductor 205b is provided so as to be embedded in a recess formed in the conductor 205a.
  • the height of the top surface of the conductor 205b approximately matches the height of the top surface of the conductor 205a and the height of the top surface of the insulator 216 .
  • the conductor 205a has a function of suppressing diffusion of impurities such as hydrogen atoms, hydrogen molecules, water molecules, nitrogen atoms, nitrogen molecules, nitrogen oxide molecules (such as N 2 O, NO, NO 2 ), and copper atoms. It is preferable to use a conductive material having a Alternatively, a conductive material having a function of suppressing diffusion of oxygen (eg, at least one of oxygen atoms and oxygen molecules) is preferably used.
  • the conductor 205a By using a conductive material having a function of suppressing diffusion of hydrogen for the conductor 205a, impurities such as hydrogen contained in the conductor 205b enter the oxide 230 through the insulators 216, 224, and the like. You can prevent it from spreading. Further, by using a conductive material having a function of suppressing diffusion of oxygen for the conductor 205a, it is possible to suppress a decrease in conductivity due to oxidation of the conductor 205b. As the conductive material having a function of suppressing diffusion of oxygen, titanium, titanium nitride, tantalum, tantalum nitride, ruthenium, ruthenium oxide, or the like is preferably used, for example. Therefore, the conductor 205a may have a single-layer structure or a laminated structure of the above-described conductive material. For example, the conductor 205a may be titanium nitride.
  • a conductive material containing tungsten, copper, or aluminum as its main component is preferably used for the conductor 205b.
  • tungsten may be used for the conductor 205b.
  • a conductor 205 may function as a second gate electrode of the transistor 200 .
  • the threshold voltage (Vth) of the transistor 200 can be controlled by changing the potential applied to the conductor 205 independently of the potential applied to the conductor 260 .
  • the electric resistivity of the conductor 205 is set in consideration of the potential applied to the conductor 205, and the film thickness of the conductor 205 is set according to the electric resistivity.
  • the thickness of the insulator 216 is almost the same as the thickness of the conductor 205 .
  • the absolute amount of impurities such as hydrogen contained in the insulator 216 can be reduced, so that diffusion of the impurities into the oxide 230 can be reduced. .
  • the conductor 205 is preferably provided larger than a region of the oxide 230 which does not overlap with the conductors 242a and 242b as shown in FIG. 1A.
  • the conductor 205 preferably extends even in regions outside the ends of the oxides 230a and 230b in the channel width direction.
  • the conductor 205 and the conductor 260 preferably overlap with each other with an insulator interposed therebetween on the outside of the side surface of the oxide 230 in the channel width direction.
  • the electric field of the conductor 260 functioning as the first gate electrode of the transistor 200 and the electric field of the conductor 205 functioning as the second gate electrode of the transistor 200 generate a channel formation region in the oxide 230 .
  • the transistor 200 can be a transistor with increased resistance to the short-channel effect, in other words, a transistor in which the short-channel effect is less likely to occur.
  • the channel formation region formed at or near the interface between the oxide 230 and the gate insulator can be the entire bulk of the oxide 230, the density of current flowing through the transistor can be increased. An improvement in the on-state current of the transistor or an increase in the field-effect mobility of the transistor can be expected.
  • a transistor structure that can be used in one embodiment of the present invention is not limited to the structure illustrated in FIG.
  • a transistor structure that can be used in one embodiment of the present invention one or more selected from a planar structure, a Fin structure, and the structure shown in FIG. 1 may be used.
  • the conductor 205 is extended to function as wiring.
  • a structure in which a conductor functioning as a wiring is provided under the conductor 205 may be employed.
  • one conductor 205 does not necessarily have to be provided for each transistor.
  • the conductor 205 may be shared by a plurality of transistors.
  • the conductor 205 has a structure in which the conductor 205a and the conductor 205b are stacked; however, the present invention is not limited to this.
  • the conductor 205 may be provided as a single layer or a laminated structure of three or more layers.
  • the insulator 222 and the insulator 224 function as gate insulators of the transistor 200 .
  • the insulator 222 preferably has a function of suppressing diffusion of hydrogen (for example, at least one of hydrogen atoms and hydrogen molecules). Further, the insulator 222 preferably has a function of suppressing diffusion of oxygen (eg, at least one of oxygen atoms and oxygen molecules). For example, the insulator 222 preferably has a function of suppressing diffusion of one or both of hydrogen and oxygen more than the insulator 224 does.
  • hydrogen for example, at least one of hydrogen atoms and hydrogen molecules
  • oxygen eg, at least one of oxygen atoms and oxygen molecules
  • the insulator 222 preferably has a function of suppressing diffusion of one or both of hydrogen and oxygen more than the insulator 224 does.
  • an insulator containing oxides of one or both of aluminum and hafnium which are insulating materials, is preferably used.
  • aluminum oxide, hafnium oxide, an oxide containing aluminum and hafnium (hafnium aluminate), or the like is preferably used.
  • the conductor 205 can be prevented from reacting with oxygen contained in the insulator 224 and the oxide 230 .
  • aluminum oxide, bismuth oxide, germanium oxide, niobium oxide, silicon oxide, titanium oxide, tungsten oxide, yttrium oxide, or zirconium oxide may be added to the insulator.
  • these insulators may be nitrided.
  • the insulator 222 may be formed by stacking silicon oxide, silicon oxynitride, or silicon nitride on the above insulator.
  • the insulator 222 may be a single layer or a stack of insulators containing so-called high-k materials such as aluminum oxide, hafnium oxide, tantalum oxide, zirconium oxide, and hafnium zirconium oxide.
  • high-k materials such as aluminum oxide, hafnium oxide, tantalum oxide, zirconium oxide, and hafnium zirconium oxide.
  • thinning of gate insulators may cause problems such as leakage current.
  • a high-k material for an insulator that functions as a gate insulator it is possible to reduce the gate potential during transistor operation while maintaining the physical film thickness.
  • a substance with a high dielectric constant such as lead zirconate titanate (PZT), strontium titanate (SrTiO 3 ), (Ba, Sr)TiO 3 (BST) may be used in some cases.
  • silicon oxide, silicon oxynitride, or the like may be used as appropriate.
  • the insulator 222 and the insulator 224 may have a laminated structure of two or more layers. In that case, it is not limited to a laminated structure made of the same material, and a laminated structure made of different materials may be used.
  • the insulator 224 may be formed in an island shape so as to overlap with the oxide 230a as shown in FIG. 1B and the like. In this case, the insulator 275 is in contact with the side surface of the insulator 224 and the top surface of the insulator 222 .
  • an island shape indicates a state in which two or more layers using the same material formed in the same step are physically separated.
  • the conductors 242a and 242b are provided in contact with the top surface and side surfaces of the oxide 230b, the side surfaces of the oxide 230a, and the side surfaces of the insulator 224.
  • the conductors 242a and 242b are in contact with side surfaces of the insulator 224, the oxides 230a, and 230b in the channel length direction and side surfaces of the insulator 224, the oxides 230a, and the oxide 230b in the channel width direction. It is also possible to configure it so that it does not come in contact with the Part of the conductor 242 a and part of the conductor 242 b are provided in contact with the top surface of the insulator 222 .
  • Part of the conductor 242 a is provided in contact with the side surface of the insulator 222 and part of the insulator 216 .
  • the conductors 242a and 242b function as a source electrode and a drain electrode of the transistor 200, respectively.
  • Examples of the conductor 242 include a nitride containing tantalum, a nitride containing titanium, a nitride containing molybdenum, a nitride containing tungsten, a nitride containing tantalum and aluminum, and titanium. and a nitride containing aluminum is preferably used.
  • nitrides containing tantalum are particularly preferred.
  • ruthenium oxide, ruthenium nitride, an oxide containing strontium and ruthenium, an oxide containing lanthanum and nickel, or the like may be used. These materials are preferable because they are conductive materials that are difficult to oxidize or materials that maintain conductivity even after absorbing oxygen.
  • hydrogen contained in the oxide 230b or the like might diffuse into the conductor 242a or the conductor 242b.
  • hydrogen contained in the oxide 230b or the like easily diffuses into the conductor 242a or the conductor 242b, and the diffused hydrogen 242a or the conductor 242b. That is, hydrogen contained in the oxide 230b or the like might be absorbed by the conductor 242a or the conductor 242b.
  • no curved surface is formed between the side surface of the conductor 242 and the top surface of the conductor 242 in the channel width direction of the transistor 200 .
  • the cross-sectional area of the conductor 242 in the channel width direction of the transistor 200 as illustrated in FIG. 1D can be increased. Accordingly, the resistance of the conductor 242 can be reduced, and the contact resistance between the transistor 200 and the capacitor 100 can be reduced.
  • the conductor 242a has an opening in the region between the transistor 200a and the transistor 200b.
  • a conductor 240 is arranged so as to overlap with the opening. Note that the size of the opening is preferably smaller than the size of the conductor 240 when the transistor 200 is viewed from above. With this structure, a region where the conductor 242a and the conductor 240 are in contact can be provided. Thereby, the conductor 242a and the conductor 240 are electrically connected.
  • the present invention is not limited to this.
  • the conductor 242a of the transistor 200a and the conductor 242a of the transistor 200b may be separated from each other.
  • the Y-direction width of the conductor 242 can be set to the minimum line width, so that high integration of the semiconductor device can be achieved.
  • part of the top surface and part of the side surface of the conductor 242 a of the transistor 200 a are in contact with the conductor 240 and part of the top surface and part of the side surface of the conductor 242 a of the transistor 200 b are in contact with the conductor 240 . come into contact with With such a structure, the conductor 240 functioning as a plug is electrically connected to the transistors 200a and 200b.
  • the conductor 242 has a laminated structure of two layers. Specifically, the conductor 242a has a conductor 242a1 and a conductor 242a2 over the conductor 242a1. Similarly, conductor 242b has conductor 242b1 and conductor 242b2 above conductor 242b1. At this time, the conductor 242a1 and the conductor 242b1 are arranged on the side in contact with the oxide 230b.
  • the conductors 242a1 and 242a2 can be formed using the same material and in the same steps as the conductors 242b1 and 242b2, respectively. Therefore, the conductor 242a1 preferably has the same conductive material as the conductor 242b1. Also, the conductor 242a2 preferably has the same conductive material as the conductor 242b2.
  • the conductor 242a1 and the conductor 242b1 may be collectively referred to as the lower layer of the conductor 242.
  • the conductor 242a2 and the conductor 242b2 may be collectively referred to as an upper layer of the conductor 242 in some cases.
  • the lower layers of the conductor 242 are preferably made of a conductive material that is resistant to oxidation. Accordingly, it is possible to prevent the lower layer of the conductor 242 from being oxidized and the conductivity of the conductor 242 from decreasing. Note that the lower layer of the conductor 242 may have a property of easily absorbing (releasing) hydrogen. As a result, hydrogen in the oxide 230 diffuses into the lower layer of the conductor 242, so that the hydrogen concentration in the oxide 230 can be reduced. Therefore, the transistor 200 can have stable electrical characteristics.
  • the lower layer of the conductor 242 preferably has a large compressive stress, and preferably has a larger compressive stress than the upper layer of the conductor 242 .
  • the region 230ba and the region 230bb, which are in contact with the lower layer of the conductor 242 can be made stable n-type regions with high carrier concentration.
  • the upper layers of the conductor 242 (the conductor 242a2 and the conductor 242b2) preferably have higher conductivity than the lower layers of the conductor 242 (the conductor 242a1 and the conductor 242b1).
  • the thickness of the upper layer of the conductor 242 may be larger than the thickness of the lower layer of the conductor 242 .
  • at least part of the upper layer of the conductor 242 may have a region with higher conductivity than the lower layer of the conductor 242 .
  • the upper layer of the conductor 242 is preferably made of a conductive material with a lower resistivity than the lower layer of the conductor 242 . Accordingly, a semiconductor device in which wiring delay is suppressed can be manufactured.
  • the upper layer of the conductor 242 may have the property of easily absorbing hydrogen. As a result, hydrogen absorbed in the lower layer of the conductor 242 diffuses into the upper layer of the conductor 242, so that the concentration of hydrogen in the oxide 230 can be further reduced. Therefore, the transistor 200 can have stable electrical characteristics.
  • one or more selected from constituent elements, chemical compositions, and film formation conditions may be different for the lower layer of the conductor 242 and the upper layer of the conductor 242. .
  • tantalum nitride or titanium nitride can be used as the lower layers of the conductors 242 (the conductors 242a1 and 242b1), and tungsten can be used as the upper layers of the conductors 242 (the conductors 242a2 and 242b2).
  • the conductor 242a1 and the conductor 242b1 are conductors containing tantalum or titanium and nitrogen. With this structure, oxidation of the lower layer of the conductor 242 and reduction in conductivity of the conductor 242 can be suppressed.
  • the conductor 242a2 is surrounded by the insulator 275 having a barrier property against oxygen and the conductor 242a1 having a property that is not easily oxidized, and the insulator 275 having a barrier property against oxygen surrounds the conductor 242b2. , and a conductor 242b1 that is resistant to oxidation. Therefore, a semiconductor device in which the conductor 242a2 and the conductor 242b2 are suppressed from being oxidized and wiring delay is suppressed can be manufactured. By using tungsten for the upper layer of the conductor 242, the conductor 242 can function as a wiring.
  • a nitride containing tantalum may be used as the lower layer of the conductor 242 and a nitride containing titanium (eg, titanium nitride) may be used as the upper layer of the conductor 242 .
  • titanium nitride can be more conductive than tantalum nitride, so the top layer of conductor 242 can be more conductive than the bottom layer of conductor 242 . Therefore, since the contact resistance with the conductor 240 provided in contact with the upper surface of the conductor 242 can be reduced, a semiconductor device in which wiring delay is suppressed can be manufactured.
  • the lower layer of the conductor 242 and the upper layer of the conductor 242 may use conductive materials having the same constituent elements and different chemical compositions. At this time, the lower layer of the conductor 242 and the upper layer of the conductor 242 can be continuously formed without being exposed to the atmospheric environment. By forming the film without exposure to the atmosphere, impurities or moisture from the atmospheric environment can be prevented from adhering to the surface of the lower layer of the conductor 242, and the vicinity of the interface between the lower layer of the conductor 242 and the upper layer of the conductor 242 can be prevented. can be kept clean.
  • a nitride containing tantalum with a high nitrogen to tantalum atomic ratio is used for the lower layer of the conductor 242
  • a tantalum containing nitride with a low nitrogen to tantalum atomic ratio is used for the upper layer of the conductor 242 .
  • the lower layer of the conductor 242 tantalum with an atomic ratio of nitrogen to tantalum of 1.0 to 2.0, preferably 1.1 to 1.8, more preferably 1.2 to 1.5
  • the upper layer of the conductor 242 has an atomic ratio of nitrogen to tantalum of 0.3 to 1.5, preferably 0.5 to 1.3, more preferably 0.6 to 1.0. of tantalum-containing nitride is used.
  • the oxidation of the nitride containing tantalum can be suppressed.
  • the oxidation resistance of the nitride containing tantalum can be enhanced.
  • diffusion of oxygen into the nitride containing tantalum can be suppressed. Therefore, it is preferable to use a nitride containing tantalum, which has a high atomic ratio of nitrogen to tantalum, for the lower layer of the conductor 242 . This can prevent the formation of an oxide layer between the lower layer of the conductor 242 and the oxide 230 or reduce the thickness of the oxide layer.
  • a nitride containing tantalum by lowering the atomic ratio of nitrogen to tantalum, the resistivity of the nitride can be lowered. Therefore, it is preferable to use a nitride containing tantalum, which has a low atomic ratio of nitrogen to tantalum, for the top layer of the conductor 242 . Accordingly, a semiconductor device in which wiring delay is suppressed can be manufactured.
  • the concentrations of tantalum and nitrogen detected in each layer are not limited to stepwise changes in each layer, but are continuously changed in the region between the upper layer and the lower layer ( Also called gradation.) may be used. That is, the closer the region of the conductor 242 to the oxide 230, the higher the atomic ratio of nitrogen to tantalum. Therefore, the atomic ratio of nitrogen to tantalum in the region below conductor 242 is preferably higher than the atomic ratio of nitrogen to tantalum in the region above conductor 242 .
  • the transistor 200 shows a structure in which the conductor 242 has a two-layer stacked structure
  • the present invention is not limited to this.
  • the conductor 242 may be provided as a single layer or a laminated structure of three or more layers.
  • an ordinal number may be assigned in order of formation for distinction.
  • the conductor 260 is arranged so that its upper surface is substantially level with the top of the insulator 254 , the top of the insulator 253 , and the top of the insulator 280 .
  • a conductor 260 functions as a first gate electrode of the transistor 200 .
  • the conductor 260 preferably has a conductor 260a and a conductor 260b disposed over the conductor 260a.
  • the conductor 260a is preferably arranged to wrap the bottom and side surfaces of the conductor 260b.
  • the conductor 260 has a two-layer structure of conductors 260a and 260b, but may have a single-layer structure or a laminated structure of three or more layers.
  • the conductor 260a preferably uses a conductive material that has a function of suppressing the diffusion of impurities such as hydrogen atoms, hydrogen molecules, water molecules, nitrogen atoms, nitrogen molecules, nitrogen oxide molecules, and copper atoms.
  • a conductive material having a function of suppressing diffusion of oxygen eg, at least one of oxygen atoms and oxygen molecules is preferably used.
  • the conductor 260a has a function of suppressing diffusion of oxygen, it is possible to suppress oxidation of the conductor 260b due to oxygen contained in the insulator 280 or the like and a decrease in conductivity.
  • the conductive material having a function of suppressing diffusion of oxygen titanium, titanium nitride, tantalum, tantalum nitride, ruthenium, ruthenium oxide, or the like is preferably used, for example.
  • the conductor 260 is formed so as to fill an opening 258 extending in the channel width direction of the transistor 200, and the conductor 260 is also provided extending in the channel width direction. Accordingly, when a plurality of transistors 200 are provided, the conductor 260 can also function as a wiring. In this case, the insulators 253 and 254 are also provided to extend along with the conductor 260 .
  • the conductor 260 since the conductor 260 also functions as wiring, it is preferable to use a conductor with high conductivity.
  • a conductor with high conductivity For example, a conductive material containing tungsten, copper, or aluminum as its main component is preferably used for the conductor 260b.
  • the conductor 260b may have a layered structure, for example, a layered structure of titanium or titanium nitride and any of the above conductive materials.
  • the conductor 260 is formed in a self-aligned manner so as to fill the opening 258 formed in the insulator 280 or the like. By forming the conductor 260 in this manner, the conductor 260 can be reliably placed in the region between the conductors 242a and 242b without being aligned.
  • the height of the bottom surface of the region of the conductor 260 where the conductor 260 and the oxide 230b do not overlap with each other is based on the bottom surface of the insulator 222 in the channel width direction of the transistor 200.
  • the height is preferably less than the height of the bottom surface of oxide 230b.
  • the conductor 260 functioning as a gate electrode of the transistor 200 covers the side surface and the top surface of the channel formation region of the oxide 230b with the insulator 253 or the like interposed therebetween. It becomes easier to act on the entire channel forming region of Therefore, the on current of the transistor 200 can be increased and the frequency characteristics can be improved.
  • the difference is 0 nm or more and 100 nm or less, preferably 3 nm or more and 50 nm or less, more preferably 5 nm or more and 20 nm or less.
  • the insulator 280 is provided on the insulator 275, and an opening 258 is formed in the region where the insulator 253, the insulator 254, and the conductor 260 are provided. Also, the upper surface of the insulator 280 may be flattened.
  • the insulator 280 functioning as an interlayer film preferably has a low dielectric constant. By using a material with a low dielectric constant as the interlayer film, the parasitic capacitance generated between wirings can be reduced.
  • the insulator 280 is preferably provided using a material similar to that of the insulator 216, for example.
  • silicon oxide and silicon oxynitride are preferable because they are thermally stable.
  • a material such as silicon oxide, silicon oxynitride, or silicon oxide having vacancies is preferable because a region containing oxygen released by heating can be easily formed.
  • the concentration of impurities such as water and hydrogen in the insulator 280 is reduced.
  • an oxide containing silicon such as silicon oxide or silicon oxynitride may be used as appropriate for the insulator 280 .
  • the insulator 282 is arranged so as to be in contact with at least part of the upper surface of each of the conductor 260 , the insulator 253 , the insulator 254 and the insulator 280 .
  • the insulator 282 preferably functions as a barrier insulating film that suppresses diffusion of impurities such as water and hydrogen into the insulator 280 from above, and preferably has a function of capturing impurities such as hydrogen. Further, the insulator 282 preferably functions as a barrier insulating film that suppresses permeation of oxygen.
  • an insulator such as a metal oxide having an amorphous structure such as aluminum oxide may be used. In this case, the insulator 282 is an insulator containing at least oxygen and aluminum.
  • the insulator 282 having a function of capturing impurities such as hydrogen in contact with the insulator 280, impurities such as hydrogen contained in the insulator 280 and the like can be captured.
  • impurities such as hydrogen contained in the insulator 280 and the like can be captured.
  • the insulator 282 it is preferable to form an aluminum oxide film by a sputtering method, and it is more preferable to form an aluminum oxide film by a pulse DC sputtering method using an aluminum target in an atmosphere containing oxygen gas.
  • a pulse DC sputtering method By using the pulse DC sputtering method, the film thickness distribution can be made more uniform, and the sputtering rate and film quality can be improved.
  • RF (Radio Frequency) power may be applied to the substrate.
  • the amount of oxygen injected into layers below the insulator 282 can be controlled by the amount of RF power applied to the substrate.
  • the smaller the RF power the smaller the amount of oxygen injected into a layer below the insulator 282, and the oxygen amount is likely to be saturated even if the thickness of the insulator 282 is thin. Also, the amount of oxygen injected into the layer below the insulator 282 increases as the RF power increases.
  • RF power is, for example, 0 W/cm 2 or more and 1.86 W/cm 2 or less. That is, the amount of oxygen suitable for the characteristics of the transistor 200 can be changed and implanted according to the RF power when the insulator 282 is formed. Therefore, an amount of oxygen suitable for improving the reliability of the transistor 200 can be implanted. Note that the RF power of 0 W/cm 2 is synonymous with applying no RF power to the substrate.
  • the RF frequency is preferably 10 MHz or higher. It is typically 13.56 MHz. The higher the RF frequency, the smaller the damage to the substrate.
  • 1A to 1D and the like show a structure in which the insulator 282 is a single layer, but the present invention is not limited to this, and a laminated structure of two or more layers may be used.
  • the insulator 282 may have a laminated structure of two layers.
  • the upper and lower layers of the insulator 282 are preferably formed of the same material by different methods.
  • the RF power applied to the substrate when forming the lower layer of the insulator 282 and the , and the RF power applied to the substrate when forming the upper layer of the insulator 282 are preferably different. is preferably lower than the RF power applied to the substrate during film formation.
  • the insulator 282 can have an amorphous structure and the amount of oxygen supplied to the insulator 280 can be adjusted.
  • the RF power applied to the substrate when forming the lower layer of the insulator 282 may be higher than the RF power applied to the substrate when forming the upper layer of the insulator 282 .
  • the amount of oxygen supplied to the insulator 280 can be increased.
  • the thickness of the lower layer of the insulator 282 is 1 nm to 20 nm, preferably 1.5 nm to 15 nm, more preferably 2 nm to 10 nm, further preferably 3 nm to 8 nm.
  • the lower layer of the insulator 282 can have an amorphous structure regardless of RF power.
  • the upper layer of the insulator 282 tends to have an amorphous structure, and the entire insulator 282 can have an amorphous structure.
  • the lower layer of the insulator 282 and the upper layer of the insulator 282 have a laminated structure made of the same material, but the present invention is not limited to this.
  • the lower layer of the insulator 282 and the upper layer of the insulator 282 may be laminated structures made of different materials.
  • Capacitor 100 4A shows an enlarged view of the capacitor 100 and its vicinity in FIG. 1B, and FIG. 4B shows an enlarged view of the capacitor 100 and its vicinity in FIG. 1D.
  • the capacitive element 100 has a conductor 156, an insulator 153, and a conductor 160 (a conductor 160a and a conductor 160b).
  • the conductor 156 functions as one of a pair of electrodes (also referred to as a lower electrode) of the capacitor 100, the conductor 160 functions as the other of the pair of electrodes (also referred to as an upper electrode) of the capacitor 100, and is an insulator.
  • 153 functions as a dielectric of the capacitive element 100;
  • At least part of the conductor 156 , the insulator 153 , the conductor 160 a and the conductor 160 b are arranged in the openings 158 provided in the insulators 275 , 280 and 282 .
  • the conductor 156 is provided over the conductor 242b
  • the insulator 153 is provided over the conductor 156
  • the conductor 160a is provided over the insulator 153
  • the conductor 160b is provided over the conductor 160a.
  • Conductors 156 are arranged along openings 158 formed in insulators 275 , 280 and 282 .
  • the height of a portion of the upper surface of conductor 156 is preferably higher than the height of the upper surface of insulator 282 .
  • the lower surface of the conductor 156 is in contact with the upper surface of the conductor 242b.
  • the conductor 156 is preferably formed by a film formation method with good coverage such as an ALD method or a CVD method. You can use it. For example, by using the same conductive material as the conductor 242b for the conductor 156, contact resistance between the conductor 156 and the conductor 242b can be reduced.
  • titanium nitride or tantalum nitride deposited by an ALD method can be used as the conductor 156.
  • the insulator 153 is arranged so as to partially cover the conductor 156 and the insulator 282 .
  • the insulator 153 it is preferable to use a material that can have ferroelectricity so that the capacitive element 100 functions as a ferroelectric capacitor.
  • Hafnium oxide for example, is preferably used as a material that can have ferroelectricity.
  • metal oxides such as zirconium oxide and HfZrOx (where X is a real number greater than 0; hereinafter simply referred to as HfZrOx ) can be used as materials that can have ferroelectricity.
  • materials that can have ferroelectricity include hafnium oxide, element J1 (element J1 here is zirconium (Zr), silicon (Si), aluminum (Al), gadolinium (Gd), yttrium (Y), , lanthanum (La), strontium (Sr), etc.) may be used.
  • the atomic ratio of the hafnium atoms and the element J1 can be appropriately set.
  • the ratio of hafnium atoms and zirconium atoms may be 1:1 or in the vicinity thereof.
  • materials that can have ferroelectricity include zirconium oxide and element J2 (element J2 here is hafnium (Hf), silicon (Si), aluminum (Al), gadolinium (Gd), yttrium (Y), , lanthanum (La), strontium (Sr), etc.) may be used.
  • the atomic ratio of the zirconium atoms and the element J2 can be set as appropriate.
  • PbTiO x lead titanate
  • BST barium strontium titanate
  • PZT lead zirconate titanate
  • SBT strontium bismuthate tantalate
  • Piezoelectric ceramics having a perovskite structure such as bismuth ferrite (BFO) and barium titanate may also be used.
  • Materials that can have ferroelectricity include scandium aluminum nitride (Al1 - aScaNb (a is a real number greater than 0 and less than 0.5, and b is 1 or a value in the vicinity thereof ). hereinafter simply referred to as AlScN)), Al--Ga--Sc nitrides, Ga--Sc nitrides, and the like can be used.
  • AlScN scandium aluminum nitride
  • Al-Ga--Sc nitrides Al--Ga--Sc nitrides
  • Ga--Sc nitrides and the like
  • a metal nitride containing the element M1, the element M2, and nitrogen can be used as a material that can have ferroelectricity.
  • the element M1 is one or more selected from aluminum (Al), gallium (Ga), indium (In), and the like.
  • Element M2 includes boron (B), scandium (Sc), yttrium (Y), lanthanides (lanthanum (La), cerium (Ce), praseodymium (Pr), neodymium (Nd), promethium (Pm), samarium ( Sm), europium (Eu), gadolinium (Gd), terbium (Tb), dysprosium (Dy), holmium (Ho), erbium (Er), thulium (Tm), ytterbium (Yb), and lutetium (Lu)), Actinide (15 elements from actinium (Ac) to lawrencium (Lr)), titanium (Ti), zirconium (Zr), hafnium (Hf), vanadium (V), niobium (Nb), tantalum (Ta), chromium ( Cr) and the like.
  • Actinide (15 elements from actinium (Ac) to lawrencium (Lr)),
  • the ratio between the number of atoms of the element M1 and the number of atoms of the element M2 can be set as appropriate.
  • a metal oxide containing the element M1 and nitrogen may have ferroelectricity even if it does not contain the element M2.
  • a material capable of having ferroelectricity a material obtained by adding an element M3 to the metal nitride can be used.
  • Element M3 is one or more selected from magnesium (Mg), calcium (Ca), strontium (Sr), zinc (Zn), cadmium (Cd), and the like.
  • the ratio of the number of atoms of the element M1, the number of atoms of the element M2, and the number of atoms of the element M3 can be set as appropriate.
  • the metal nitride contains at least a group 13 element and nitrogen, which is a group 15 element
  • the metal nitride is used as a group 13-15 ferroelectric, a group 13 nitride. It is sometimes called a ferroelectric substance of matter.
  • perovskite-type oxynitrides such as SrTaO 2 N and BaTaO 2 N, GaFeO 3 with a ⁇ -alumina structure, and the like can be used.
  • a material that can have ferroelectricity can be, for example, a mixture or a compound made of a plurality of materials selected from the materials listed above.
  • the material that can have ferroelectricity can be a laminated structure composed of a plurality of materials selected from the materials listed above.
  • the materials listed above may change their crystal structures or characteristics depending on not only film formation conditions but also various processes.
  • a body it is also called a material capable of having ferroelectricity or a material having ferroelectricity.
  • hafnium oxide As a material that can have ferroelectricity, hafnium oxide, or a material containing hafnium oxide and zirconium oxide (typically HfZrO x ) can have ferroelectricity even if it is processed into a thin film of several nm. This is preferable because it can be done.
  • AlScN aluminum scandium nitride
  • AlScN aluminum scandium nitride
  • the film thickness of the material that can have ferroelectricity can be 100 nm or less, preferably 50 nm or less, more preferably 20 nm or less, and even more preferably 10 nm or less (typically, 2 nm or more and 9 nm or less). .
  • the film thickness is preferably 8 nm or more and 12 nm or less.
  • a material that can have ferroelectricity is sometimes called a ferroelectric material.
  • a layered material that can have ferroelectricity may be referred to as a ferroelectric layer, a metal oxide film, or a metal nitride film.
  • a device having such a ferroelectric layer, metal oxide film, or metal nitride film is sometimes called a ferroelectric device in this specification and the like.
  • HfZrO X when used as a material capable of having ferroelectricity, it is preferable to use ALD, particularly thermal ALD, for film formation. Further, in the case of forming a film of a material that can have ferroelectricity using the thermal ALD method, it is preferable to use a material that does not contain hydrocarbons (also referred to as Hydro Carbon, HC) as a precursor. When one or both of hydrogen and carbon are contained in the material that can have ferroelectricity, crystallization of the material that can have ferroelectricity may be inhibited. Therefore, as described above, it is preferable to reduce the concentration of either one or both of hydrogen and carbon in the material that may have ferroelectricity by using a hydrocarbon-free precursor.
  • ALD thermal ALD
  • hydrocarbon-free precursors include chlorine-based materials.
  • HfZrO x a material containing hafnium oxide and zirconium oxide
  • HfCl 4 and/or ZrCl 4 may be used as the precursor.
  • dopants typically silicon, carbon, etc.
  • a forming method using a material containing a hydrocarbon as a precursor may be used as one means of adding carbon as a dopant.
  • impurities in the film here at least one of hydrogen, hydrocarbon, and carbon, are thoroughly eliminated to obtain a highly pure intrinsic film.
  • a film having ferroelectricity can be formed. Note that a highly purified intrinsic ferroelectric film and a highly purified intrinsic oxide semiconductor have very high compatibility in manufacturing processes. Therefore, a method for manufacturing a semiconductor device with high productivity can be provided.
  • the impurity concentration of the material capable of having ferroelectricity is low.
  • the hydrogen concentration of the material that can have ferroelectricity is preferably 5 ⁇ 10 20 atoms/cm 3 or less, more preferably 1 ⁇ 10 20 atoms/cm 3 or less.
  • the carbon concentration of the material that can have ferroelectricity is preferably 5 ⁇ 10 19 atoms/cm 3 or less, more preferably 1 ⁇ 10 19 atoms/cm 3 or less.
  • HfZrO 2 X when used as a material capable of having ferroelectricity, it is preferable to alternately deposit hafnium oxide and zirconium oxide so as to have a composition of 1:1 using the ALD method.
  • H 2 O or O 3 can be used as an oxidizing agent.
  • the oxidizing agent for the ALD method is not limited to this.
  • the oxidizing agent for the ALD method may include any one or more selected from O2 , O3 , N2O , NO2 , H2O , and H2O2 .
  • a material that can have ferroelectricity it is preferable to have a cubic crystal structure because ferroelectricity is exhibited.
  • other crystal structures may be included.
  • it may have one or a plurality of crystal structures selected from a cubic system, a tetragonal system, a rectangular system, and a monoclinic system in addition to the crystal structure of the cubic system.
  • a layer for enhancing crystallinity may be formed before forming the material capable of having ferroelectricity.
  • hafZrO 2 x when used as the material that can have ferroelectricity, hafnium oxide, a metal oxide such as zirconium oxide, or hafnium or zirconium can be used as the layer for improving crystallinity.
  • AlScN when used as a material that can have ferroelectricity, it preferably has a hexagonal crystal structure. In addition to the hexagonal crystal structure, other crystal structures may be included.
  • metal nitride such as aluminum nitride or scandium nitride, aluminum, or scandium.
  • the layer for enhancing crystallinity may be formed after forming a material that can have ferroelectricity.
  • a composite structure having an amorphous structure and a crystal structure may be used as a material capable of having ferroelectricity.
  • the conductor 160 is arranged to fill the openings 158 formed in the insulators 275 , 280 and 282 .
  • the conductor 160 is preferably formed by an ALD method, a CVD method, or the like, and a conductor that can be used for the conductor 205 or the conductor 260 may be used.
  • a conductor that can be used for the conductor 205 or the conductor 260 may be used.
  • titanium nitride deposited by ALD can be used as the conductor 160a
  • tungsten deposited by CVD can be used as the conductor 160b. Note that when the adhesion of tungsten to the insulator 153 is sufficiently high, a single-layer tungsten film formed by a CVD method may be used as the conductor 160 .
  • the opening 158 is provided to reach the conductor 242b. That is, it can be said that the opening 158 has a region overlapping with the conductor 242b.
  • the conductor 242b is the other of the source electrode and the drain electrode of the transistor 200, and the conductor 242b is in contact with the lower surface of the conductor 156 provided in the opening 158, whereby the transistor 200 and the capacitor 100 are electrically connected. can be directly connected.
  • the distance between the opening 158 and the oxide 230 is short. With such a structure, the area occupied by the memory cell including the capacitor 100 and the transistor 200 can be reduced.
  • the shape of the opening 158 may be a quadrangle, a polygonal shape other than a quadrangle, a polygonal shape with curved corners, or a circular shape including an ellipse. good.
  • a conductor 156 is provided in contact with the bottom and inner walls of the opening 158 . Therefore, the conductor 156 is in contact with the side surfaces of the insulator 275 , the insulator 280 , and the insulator 282 , the side surface of the conductor 242 b 1 , the side surface and top surface of the conductor 242 b 2 , and the top surface of the insulator 222 .
  • An insulator 153 is provided in contact with the top surface of the conductor 156, a conductor 160a is provided in contact with the top surface of the insulator 153, and a conductor 160b is provided in contact with the top surface of the conductor 160a.
  • the capacitive element 100 When the capacitive element 100 has the structure as described above, the conductors 156 and 160 are separated from the insulator 153 on the bottom and side surfaces of the opening 158 as shown in FIGS. 4A and 4B.
  • the capacitive elements 100 can be formed to face each other. Therefore, by increasing the depth of the opening 158 (which can also be referred to as the film thickness of the insulator 280), the capacitance of the capacitor 100 can be increased. By increasing the capacitance per unit area of the capacitor 100 in this way, the read operation of the memory device can be stabilized.
  • a portion of the conductor 156, a portion of the insulator 153, and a portion of the conductor 160 are exposed from the opening 158 and provided.
  • a portion of conductor 156 , a portion of insulator 153 , and a portion of conductor 160 are formed above the top surface of conductor 260 or above the top surface of insulator 282 .
  • a portion of the conductor 156 and a portion of the insulator 153 are in contact with the top surface of the insulator 282 . That is, the side ends of the conductor 156 are covered with the insulator 153 . Furthermore, the conductor 160 preferably has a region that overlaps with the insulator 282 with the insulator 153 interposed therebetween. Here, as shown in FIG. 4A, the side ends of the conductor 160 and the side ends of the insulator 153 are substantially aligned. With such a structure, the conductor 160 and the conductor 156 can be separated by the insulator 153, so short-circuiting between the conductor 160 and the conductor 156 can be suppressed.
  • the portion of the conductor 160 above the insulator 282 may be routed to form a wiring.
  • a conductor 160 can be provided extending in the channel width direction of the transistor 200 as shown in FIG. 1D. Accordingly, when a plurality of transistors 200 and capacitors 100 are provided, the conductor 160 can also function as a wiring. Further, in this case, the insulator 153 can be extended along with the conductor 160 .
  • the capacitive element 100 may have a structure as shown in FIGS. 5A and 5B.
  • FIG. 5A is an enlarged view corresponding to the capacitive element 100 in FIG. 1B
  • FIG. 5B is an enlarged view corresponding to the capacitive element 100 in FIG. 1D.
  • the capacitive element 100 may have an insulator 224, an oxide 230a, and an oxide 230b (region 230bb) formed under the conductor 242b in the opening 158, as shown in FIG. 5A.
  • conductor 156 is in contact with side surfaces of insulator 224, oxide 230a, oxide 230b (region 230bb), and conductor 242 (conductor 242b).
  • the capacitive element 100 is formed along the side surfaces of the insulator 224, the oxide 230a, the oxide 230b (the region 230bb), and the conductor 242 (the conductor 242b). 4, the capacitance of the capacitive element 100 can be increased in some cases.
  • the capacitive element 100 may have, for example, the shape shown in FIG. 5C.
  • the conductor 242b overlaps with the opening 158, similar to the structure shown in FIG. 1B, and in another part, the conductor 242b overlaps, similar to the structure shown in FIG. , oxide 230 b (region 230 bb ), oxide 230 a , and insulator 224 overlap opening 158 .
  • FIGS. 4A to 5C show a structure in which the side walls of the opening 158 are substantially perpendicular to the upper surface of the insulator 222, the present invention is not limited to this.
  • the sidewalls of opening 158 may be tapered. By tapering the side wall of the opening 158, coverage with the insulator 153 or the like is improved in subsequent steps, and defects such as voids can be reduced.
  • the conductor 240 is provided in contact with the insulator 285 , the insulator 282 , the insulator 280 , the insulator 275 , the conductor 242 a , the insulator 216 , and the inner wall of the opening 206 formed in the insulator 212 .
  • the conductor 240 has a region in contact with the top surface of the conductor 209 .
  • the conductor 242a can also be regarded as being arranged in the opening 206 with a part thereof protruding.
  • the conductor 240 functions as a plug or wiring for electrically connecting circuit elements such as switches, transistors, capacitors, inductors, resistors, and diodes, wirings, electrodes, or terminals with the transistor 200. do.
  • the conductor 240 preferably has a laminated structure of a conductor 240a and a conductor 240b.
  • the conductor 240 can have a structure in which a conductor 240a is provided in contact with the inner wall of the opening, and a conductor 240b is provided inside. That is, the conductor 240a is arranged closer to the insulators 285, 282, 280, 275, 242a, 216, and 212 than the conductor 240b.
  • the conductor 240a is preferably formed by a film formation method with good coverage, such as ALD.
  • ALD atomic layer deposition
  • the conductor 240a it is preferable to use a conductive material having a function of suppressing permeation of impurities such as water and hydrogen.
  • a conductive material having a function of suppressing permeation of impurities such as water and hydrogen may be used in a single layer or stacked layers.
  • the conductor 240 since the conductor 240 also functions as wiring, it is preferable to use a conductor with high conductivity.
  • a conductor with high conductivity For example, a conductive material containing tungsten, copper, or aluminum as its main component is preferably used for the conductor 240b.
  • the conductor 240a is a conductor containing titanium and nitrogen
  • the conductor 240b is a conductor containing tungsten.
  • FIG. 1B and the like show the structure in which the conductor 240a and the conductor 240b are laminated as the conductor 240
  • the present invention is not limited to this.
  • the conductor 240 may be provided as a single layer or a laminated structure of three or more layers.
  • an ordinal number may be assigned in order of formation for distinction.
  • the conductor 209 functions as a part of circuit elements such as switches, transistors, capacitive elements, inductors, resistive elements, and diodes, wiring, electrodes, or terminals.
  • the insulator 210 functions as an interlayer film.
  • an insulator that can be used for the insulators 214, 216, or the like may be used.
  • an insulator substrate, a semiconductor substrate, or a conductor substrate may be used, for example.
  • insulator substrates include glass substrates, quartz substrates, sapphire substrates, stabilized zirconia substrates (yttria stabilized zirconia substrates, etc.), and resin substrates.
  • Semiconductor substrates include, for example, semiconductor substrates made of silicon or germanium, or compound semiconductor substrates made of silicon carbide, silicon germanium, gallium arsenide, indium phosphide, zinc oxide, or gallium oxide. Further, there is a semiconductor substrate having an insulator region inside the semiconductor substrate, such as an SOI (Silicon On Insulator) substrate.
  • SOI Silicon On Insulator
  • Examples of conductive substrates include graphite substrates, metal substrates, alloy substrates, and conductive resin substrates. Alternatively, there are a substrate including a metal nitride, a substrate including a metal oxide, and the like. Furthermore, there are substrates in which an insulator substrate is provided with a conductor or a semiconductor, a substrate in which a semiconductor substrate is provided with a conductor or an insulator, a substrate in which a conductor substrate is provided with a semiconductor or an insulator, and the like. Alternatively, those substrates provided with elements may be used. Elements provided on the substrate include a capacitor element, a resistance element, a switch element, a light emitting element, a memory element, and the like.
  • Insulators with a high relative dielectric constant include gallium oxide, hafnium oxide, zirconium oxide, oxides containing aluminum and hafnium, oxynitrides containing aluminum and hafnium, oxides containing silicon and hafnium, and silicon and hafnium. oxynitrides with silicon, or nitrides with silicon and hafnium.
  • Insulators with a low relative dielectric constant include silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, silicon oxide to which fluorine is added, silicon oxide to which carbon is added, silicon oxide to which carbon and nitrogen are added, and air. There are silicon oxide with pores, resin, and the like.
  • insulators having a function of suppressing permeation of impurities such as hydrogen and oxygen include boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, and zirconium.
  • a single layer or stack of insulators including lanthanum, neodymium, hafnium, or tantalum may be used.
  • insulators having a function of suppressing permeation of impurities such as hydrogen and oxygen
  • Metal oxides such as tantalum oxide, and metal nitrides such as aluminum nitride, silicon nitride oxide, and silicon nitride can be used.
  • An insulator that functions as a gate insulator preferably has a region containing oxygen that is released by heating. For example, by forming a structure in which silicon oxide or silicon oxynitride having a region containing oxygen that is released by heating is in contact with the oxide 230, oxygen vacancies in the oxide 230 can be compensated.
  • the above-described material capable of having ferroelectricity can be used for the insulator functioning as the dielectric of the capacitive element.
  • Conductors include aluminum, chromium, copper, silver, gold, platinum, tantalum, nickel, titanium, molybdenum, tungsten, hafnium, vanadium, niobium, manganese, magnesium, zirconium, beryllium, indium, ruthenium, iridium, strontium, and lanthanum. It is preferable to use a metal element selected from among the above, an alloy containing the above-described metal elements as a component, or an alloy or the like in which the above-described metal elements are combined.
  • tantalum nitride, titanium nitride, tungsten, nitride containing titanium and aluminum, nitride containing tantalum and aluminum, ruthenium oxide, ruthenium nitride, oxide containing strontium and ruthenium, oxide containing lanthanum and nickel, and the like are used. is preferred. Also, tantalum nitride, titanium nitride, nitrides containing titanium and aluminum, nitrides containing tantalum and aluminum, ruthenium oxide, ruthenium nitride, oxides containing strontium and ruthenium, and oxides containing lanthanum and nickel are difficult to oxidize.
  • a conductive material or a material that maintains conductivity even after absorbing oxygen.
  • a semiconductor with high electrical conductivity typified by polycrystalline silicon containing an impurity element such as phosphorus, or a silicide such as nickel silicide may be used.
  • a plurality of conductive layers formed of the above materials may be laminated and used.
  • a laminated structure in which the material containing the metal element described above and the conductive material containing oxygen are combined may be used.
  • a laminated structure may be employed in which the material containing the metal element described above and the conductive material containing nitrogen are combined.
  • a laminated structure may be employed in which the material containing the metal element described above, the conductive material containing oxygen, and the conductive material containing nitrogen are combined.
  • a stacked-layer structure in which the above-described material containing the metal element and a conductive material containing oxygen are combined is used for a conductor functioning as a gate electrode.
  • a conductive material containing oxygen is preferably provided on the channel formation region side.
  • a conductive material containing oxygen and a metal element contained in the metal oxide in which the channel is formed for the conductor functioning as the gate electrode.
  • a conductive material containing the metal element and nitrogen described above may be used.
  • a conductive material containing nitrogen such as titanium nitride or tantalum nitride may be used.
  • indium tin oxide, indium oxide containing tungsten oxide, indium zinc oxide containing tungsten oxide, indium oxide containing titanium oxide, indium tin oxide containing titanium oxide, indium zinc oxide, and silicon were added.
  • Indium tin oxide may also be used.
  • indium gallium zinc oxide containing nitrogen may be used.
  • a metal oxide (oxide semiconductor) that functions as a semiconductor is preferably used as the oxide 230 .
  • Metal oxides applicable to the oxide 230 according to the present invention are described below.
  • the metal oxide preferably contains at least indium or zinc. In particular, it preferably contains indium and zinc. In addition to these, aluminum, gallium, yttrium, tin and the like are preferably contained. Further, one or more selected from boron, titanium, iron, nickel, germanium, zirconium, molybdenum, lanthanum, cerium, neodymium, hafnium, tantalum, tungsten, magnesium, cobalt, etc. may be contained.
  • the metal oxide is an In-M-Zn oxide containing indium, the element M, and zinc.
  • the element M is aluminum, gallium, yttrium, or tin.
  • Other applicable elements for element M include boron, titanium, iron, nickel, germanium, zirconium, molybdenum, lanthanum, cerium, neodymium, hafnium, tantalum, tungsten, magnesium, and cobalt.
  • the element M there are cases where a plurality of the above elements may be combined.
  • the element M is preferably one or more selected from gallium, aluminum, yttrium, and tin.
  • an oxide containing indium (In), gallium (Ga), and zinc (Zn) (also referred to as IGZO) is preferably used for a semiconductor layer of a transistor.
  • an oxide containing indium (In), aluminum (Al), and zinc (Zn) (also referred to as IAZO) may be used for the semiconductor layer of the transistor.
  • an oxide containing indium (In), aluminum (Al), gallium (Ga), and zinc (Zn) also referred to as IAGZO or IGAZO
  • IAGZO or IGAZO may be used for the semiconductor layer.
  • nitrogen-containing metal oxides may also be collectively referred to as metal oxides.
  • a metal oxide containing nitrogen may also be referred to as a metal oxynitride.
  • oxides containing indium (In), gallium (Ga), and zinc (Zn) will be described as examples of metal oxides. Note that an oxide containing indium (In), gallium (Ga), and zinc (Zn) is sometimes called an In--Ga--Zn oxide.
  • the semiconductor material that can be used for the oxide 230 is not limited to the metal oxides described above.
  • a semiconductor material having a bandgap (a semiconductor material that is not a zero-gap semiconductor) may be used as the oxide 230 .
  • a layered substance that functions as a semiconductor as the semiconductor material is preferable to use.
  • a layered substance is a general term for a group of materials having a layered crystal structure.
  • a layered crystal structure is a structure in which layers formed by covalent bonds or ionic bonds are stacked via bonds such as van der Waals forces that are weaker than covalent bonds or ionic bonds.
  • a layered material has high electrical conductivity within a unit layer, that is, high two-dimensional electrical conductivity.
  • Layered substances include graphene, silicene, and chalcogenides.
  • Chalcogenides are compounds that contain chalcogens.
  • Chalcogen is a general term for elements belonging to Group 16, and includes oxygen, sulfur, selenium, tellurium, polonium, and livermorium.
  • Chalcogenides include transition metal chalcogenides and Group 13 chalcogenides.
  • the oxide 230 it is preferable to use, for example, a transition metal chalcogenide that functions as a semiconductor.
  • a transition metal chalcogenide that functions as a semiconductor.
  • Specific examples of transition metal chalcogenides applicable as the oxide 230 include molybdenum sulfide (typically MoS 2 ), molybdenum selenide (typically MoSe 2 ), and molybdenum tellurium (typically MoTe 2 ).
  • tungsten sulfide typically WS 2
  • tungsten selenide typically WSe 2
  • tungsten tellurium typically WTe 2
  • hafnium sulfide typically HfS 2
  • hafnium selenide typically typically HfSe 2
  • zirconium sulfide typically ZrS 2
  • zirconium selenide typically ZrSe 2
  • the transition metal chalcogenide described above By applying the transition metal chalcogenide described above to the oxide 230, a semiconductor device with a large on-current can be provided.
  • FIG. 6A is a top view of the semiconductor device.
  • FIG. 6B is a cross-sectional view corresponding to the portion indicated by the dashed-dotted line A1-A2 in FIG. 6A.
  • FIG. 6C is a cross-sectional view corresponding to a portion indicated by a dashed line A3-A4 in FIG. 6A.
  • FIG. 6D is a cross-sectional view corresponding to the portion indicated by the dashed-dotted line A5-A6 in FIG. 6A.
  • the top view of FIG. 6A omits some elements for clarity of illustration.
  • the semiconductor device shown in FIGS. 6A to 6D differs from the semiconductor device shown in FIGS. 1A to 1D in the configuration of the capacitor.
  • the semiconductor device shown in FIGS. 6A to 6D does not have the capacitive element 100 of the semiconductor device shown in FIGS. 1A to 1D, but has capacitive elements 110 (capacitive elements 110a and 110b).
  • the conductor 204 (the conductor 204a and the conductor 204b) functions as a lower electrode
  • the insulator 222 functions as a dielectric
  • the conductor 242b (the conductor 242b1 and the conductor 242b2) functions as an upper electrode. Function.
  • Insulator 222 is also an insulator that functions as part of the second gate insulator of transistor 200 .
  • the insulator 222 is preferably made of the above-described ferroelectric material so that the capacitive element 110 functions as a ferroelectric capacitor.
  • the conductor 204 can be formed using the same material and method as the conductor 205 functioning as the second gate electrode of the transistor 200 . That is, the conductor 204a can be formed using the same material and method as the conductor 205a, and the conductor 204b can be formed using the same material and method as the conductor 205b.
  • the insulator 222 can function both as the second gate insulator of the transistor 200 and as the dielectric of the capacitor 110 .
  • the conductor 204 functioning as the lower electrode of the capacitor 110 can be formed using the same material and method as the conductor 205 functioning as the second gate electrode of the transistor 200 . Therefore, the semiconductor device shown in FIGS. 6A to 6D can be manufactured with fewer steps than the semiconductor device shown in FIGS. 1A to 1D.
  • a novel transistor can be provided according to one embodiment of the present invention.
  • a semiconductor device that can be miniaturized or highly integrated can be provided.
  • a semiconductor device with favorable frequency characteristics can be provided.
  • a semiconductor device with high operating speed can be provided.
  • a semiconductor device with little variation in transistor characteristics can be provided.
  • a semiconductor device with favorable electrical characteristics can be provided.
  • a highly reliable semiconductor device can be provided.
  • a semiconductor device with high on-current can be provided.
  • a semiconductor device with high field-effect mobility can be provided.
  • a semiconductor device with low power consumption can be provided.
  • a semiconductor device including the transistor 200 and the capacitor 100 described in this embodiment can be used as a memory cell of a memory device.
  • the transistor 200 is a transistor (OS transistor) in which a channel is formed in a semiconductor layer including an oxide semiconductor. Since the transistor 200 has high frequency characteristics, reading from and writing to the memory device can be performed at high speed.
  • a memory cell array can be formed by arranging the memory cells in a matrix.
  • FIG. 7A shows an example in which a plurality of memory cells are arranged in the A1-A2 direction.
  • FIG. 7A shows a configuration in which the conductor 160 of the adjacent capacitor element 100a and the conductor 160 of the adjacent capacitor element 100b are separated, but the present invention is not limited to this.
  • the conductor 160 of the adjacent capacitor element 100a and the conductor 160 of the adjacent capacitor element 100b may be integrated.
  • the insulator 153 of the adjacent capacitor element 100a and the insulator 153 of the adjacent capacitor element 100b may be integrated.
  • FIG. 8 shows a cross-sectional view of a structure in which a plurality of layers having the memory cells are stacked.
  • the memory device has a structure in which a plurality of layers including memory cells each including the transistor 200 and the capacitor 100 are included, and the plurality of layers are stacked.
  • the memory device has a structure in which a plurality of layers each having at least two memory cells is provided and the layers are stacked.
  • a memory cell including the transistor 200a and the capacitor 100a is sometimes referred to as a first memory cell
  • a memory cell including the transistor 200b and the capacitor 100b is sometimes referred to as a second memory cell.
  • the insulator 212 is provided in the layer including the memory cell, which is in contact with the insulator 210 and the conductor 209, but the insulator 212 is not provided in the layers above it. .
  • the structure is not limited to this, and a structure in which the insulator 212 is provided in a layer including all memory cells may be employed.
  • FIG. 8 shows a structure in which a plurality of layers having memory cells are stacked
  • the structure is not limited to this.
  • a plurality of layers including the memory cell arrays shown in FIG. 7A or 7B may be stacked.
  • the memory device has a plurality of layers each including a memory cell array in which memory cells each having the transistor 200 and the capacitor 100 are provided, and the plurality of layers are stacked.
  • each of the multiple layers of the storage device has openings 206 .
  • each of the multiple layers of the memory device has an opening 206 between the first memory cell and the second memory cell.
  • each of the layers included in the memory device has an opening 206 between the transistor 200a and the transistor 200b.
  • the openings 206 included in each of the multiple layers have overlapping regions.
  • the area occupied by the opening 206 can be reduced, and the area occupied by each memory cell can be reduced, so that the memory capacity per unit area of the memory device can be increased.
  • conductors 240 are arranged in the openings 206 of each of the plurality of layers.
  • the conductors 240 included in each of the plurality of layers are provided so as to overlap each other. Therefore, the conductor 240 included in each of the layers is electrically connected to the transistors 200a and 200b included in each of the layers. Note that in this embodiment, the transistor 200a and the transistor 200b share the conductor 242a. Therefore, it can be said that the conductor 240 included in each of the layers is electrically connected to the conductor 242a included in each of the layers.
  • an insulator is preferably provided on the conductor 240 in the uppermost layer of the plurality of layers.
  • an insulator that can be used for the insulator 285, the insulator 282, or the like may be provided.
  • the cells can be integrated and arranged without increasing the area occupied by the memory cell array. That is, a 3D memory cell array can be constructed.
  • FIG. 9A shows an equivalent circuit diagram of a semiconductor device of one embodiment of the present invention.
  • the semiconductor device shown in FIG. 9A is a DRAM type (1Tr1C type) storage element (memory cell) having one transistor M and one capacitive element Cfe.
  • the capacitive element Cfe has a material that can have ferroelectricity as a dielectric layer between the two electrodes.
  • the semiconductor device of one embodiment of the present invention functions as FeRAM (Ferroelectric Random Access Memory).
  • a transistor M illustrated in FIG. 9A corresponds to the transistor 200
  • a capacitor Cfe corresponds to the capacitor 100 .
  • Various semiconductor materials can be used as the semiconductor layer in which the channel of the transistor M is formed.
  • a single crystal semiconductor, a polycrystalline semiconductor, a microcrystalline semiconductor, an amorphous semiconductor, or the like can be used alone or in combination.
  • the semiconductor material for example, silicon or germanium can be used.
  • Compound semiconductors such as silicon germanium, silicon carbide, gallium arsenide, oxide semiconductors, and nitride semiconductors may also be used.
  • an OS transistor has a characteristic of high withstand voltage between a source and a drain. Therefore, by using an OS transistor as the transistor M, a high voltage can be applied to the transistor M even if the transistor M is miniaturized. By miniaturizing the transistor M, the area occupied by the semiconductor device can be reduced. For example, the area occupied by one semiconductor device shown in FIG. 9A can be 1/6 to 1/3 of the area occupied by one SRAM cell. Therefore, semiconductor devices can be arranged at high density. Thereby, a storage device with a large storage capacity can be realized.
  • an OS transistor when used as a transistor forming a memory cell, the memory cell can be called an "OS memory.”
  • OS memory a DRAM-type OS memory is sometimes called DOSRAM (registered trademark).
  • DOSRAM registered trademark
  • FeDOSRAM FeDOSRAM
  • the wiring WL functions as a word line, and the on state and off state of the transistor M can be controlled by controlling the potential of the wiring WL.
  • the transistor M is an n-channel transistor, the transistor M is turned on by setting the potential of the wiring WL to a high potential, and turned off by setting the potential of the wiring WL to a low potential.
  • the wiring BL functions as a bit line, and a potential corresponding to the potential of the wiring BL is supplied to one electrode of the capacitor Cfe when the transistor M is on.
  • the wiring PL has a function as a plate line. A potential is supplied to the other electrode of the capacitive element Cfe through the wiring PL.
  • FIG. 9B is a graph showing an example of the hysteresis characteristic.
  • the horizontal axis indicates the voltage applied to the ferroelectric layer.
  • the voltage can be, for example, the difference between the potential of one electrode of the capacitive element Cfe and the potential of the other electrode of the capacitive element Cfe.
  • the vertical axis indicates the polarization of the ferroelectric layer.
  • positive charges are biased toward one electrode side of the capacitive element Cfe
  • negative charges are biased toward the other electrode side of the capacitive element Cfe. indicates that it is biased toward
  • the polarization has a negative value
  • the voltage shown on the horizontal axis of the graph of FIG. 9B may be the difference between the potential of the other electrode of the capacitive element Cfe and the potential of one electrode of the capacitive element Cfe.
  • the polarization shown on the vertical axis of the graph of FIG. 9B is set to a positive value when positive charges are biased toward the other electrode side of the capacitive element Cfe and negative charges are biased toward one electrode side of the capacitive element Cfe, A negative value may be used when positive charges are biased toward one electrode side of the capacitive element Cfe and negative charges are biased toward the other electrode side of the capacitive element Cfe.
  • the hysteresis characteristics of the ferroelectric layer can be represented by curves 61 and 62.
  • VSP and -VSP can be said to have different polarities.
  • VSP and -VSP can be said to be saturation polarization voltages, respectively.
  • VSP may be called a first saturation polarization voltage
  • -VSP may be called a second saturation polarization voltage
  • FIG. 9B shows the case where the absolute value of the first saturated polarization voltage and the absolute value of the second saturated polarization voltage are equal, but the absolute values of both may be different.
  • Vc be the voltage applied to the ferroelectric layer when the polarization of the ferroelectric layer is 0 when the polarization of the ferroelectric layer changes according to the curve 61 .
  • ⁇ Vc be the voltage applied to the ferroelectric layer when the polarization of the ferroelectric layer is 0 when the polarization of the ferroelectric layer changes according to the curve 62 .
  • Vc and -Vc can be called coercive voltages, respectively. It can be said that the value of Vc and the value of -Vc are values between -VSP and VSP.
  • Vc may be called a first coercive voltage and -Vc may be called a second coercive voltage.
  • the absolute value of the first coercive voltage and the absolute value of the second coercive voltage are equal, but the absolute values of both may be different.
  • the maximum value of polarization when no voltage is applied to the ferroelectric layer is called “remanent polarization Pr”, and the minimum value is called “remanent polarization - Pr”. Also, the difference between the remanent polarization Pr and the remanent polarization -Pr is called “remanent polarization 2Pr”.
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe can be represented by the difference between the potential of one electrode of the capacitive element Cfe and the potential of the other electrode of the capacitive element Cfe.
  • the other electrode of the capacitive element Cfe is electrically connected to the wiring PL. Therefore, by controlling the potential of the wiring PL, the voltage applied to the ferroelectric layer included in the capacitor Cfe can be controlled.
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe is the difference ( potential difference).
  • the transistor M is assumed to be an n-channel transistor.
  • FIG. 9C is a timing chart showing an example of a method for driving a semiconductor device.
  • FIG. 9C shows an example of writing and reading binary digital data in a semiconductor device. Specifically, in FIG. 9C , data “1” is written to the semiconductor device from time T01 to time T02, read and rewritten from time T03 to time T05, and read and written to the semiconductor device from time T11 to time T13. , data “0” is written, reading and rewriting are performed from time T14 to time T16, and reading and data “1” are written to the semiconductor device from time T17 to time T19.
  • the sense amplifier electrically connected to the wiring BL is supplied with Vref as a reference potential.
  • Vref a reference potential.
  • data “1” is read by the bit line driver circuit when the potential of the wiring BL is higher than Vref.
  • data "0” is read by the bit line driver circuit.
  • the potential of the wiring WL is set to a high potential.
  • the transistor M is turned on.
  • the potential of the wiring BL is Vw. Since the transistor M is on, the potential of one electrode of the capacitor Cfe is Vw. Further, the potential of the wiring PL is set to GND. From the above, the voltage applied to the ferroelectric layer of the capacitive element Cfe is "Vw-GND". Thus, data "1" can be written to the semiconductor device. Therefore, it can be said that the period from time T01 to time T02 is a period in which the writing operation is performed.
  • Vw is preferably equal to or greater than VSP, for example, equal to VSP.
  • GND is a ground potential in this specification and the like, it is not necessarily a ground potential as long as the semiconductor device can be driven so as to satisfy the gist of one embodiment of the present invention.
  • GND can be a potential other than ground.
  • the potential of the wiring BL and the potential of the wiring PL are set to GND.
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe becomes 0V.
  • the voltage "Vw-GND" applied to the ferroelectric layer of the capacitive element Cfe can be VSP or higher. varies according to curve 62 shown in FIG. 9B. As described above, from the time T02 to the time T03, no polarization reversal occurs in the ferroelectric layer of the capacitive element Cfe.
  • the potential of the wiring WL is set to a low potential.
  • the transistor M is turned off.
  • the write operation is completed, and data "1" is held in the semiconductor device.
  • the potentials of the wiring BL and the wiring PL do not cause polarization reversal in the ferroelectric layer of the capacitive element Cfe, that is, the voltage applied to the ferroelectric layer of the capacitive element Cfe is the second coercive voltage- Any potential can be set as long as it is equal to or higher than Vc.
  • the potential of the wiring WL is set to a high potential.
  • the transistor M is turned on.
  • the potential of the wiring PL is Vw.
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe becomes "GND-Vw".
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe from time T01 to time T02 is "Vw-GND”. Therefore, polarization reversal occurs in the ferroelectric layer of the capacitive element Cfe. During polarization reversal, a current flows through the wiring BL, and the potential of the wiring BL becomes higher than Vref.
  • the bit line driver circuit can read data "1" held in the semiconductor device. Therefore, it can be said that the period from time T03 to time T04 is a period in which the read operation is performed.
  • Vref is higher than GND and lower than Vw, it may be higher than Vw, for example.
  • the period from time T04 to time T05 is a period in which the rewriting operation is performed.
  • the potential of the wiring BL and the potential of the wiring PL are set to GND. After that, the potential of the wiring WL is set to a low potential. Thus, the rewriting operation is completed, and data "1" is held in the semiconductor device.
  • the potential of the wiring WL is set to a high potential, and the potential of the wiring PL is set to Vw. Since data “1” is held in the semiconductor device, the potential of the wiring BL becomes higher than Vref, and data “1” held in the semiconductor device is read. Therefore, it can be said that the period from time T11 to time T12 is a period in which the reading operation is performed.
  • the potential of the wiring BL is set to GND. Since the transistor M is on, the potential of one electrode of the capacitor Cfe is GND. In addition, the potential of the wiring PL is Vw. From the above, the voltage applied to the ferroelectric layer of the capacitive element Cfe is "GND-Vw". Thus, data "0" can be written to the semiconductor device. Therefore, it can be said that the period from time T12 to time T13 is a period in which the writing operation is performed.
  • the potential of the wiring BL and the potential of the wiring PL are set to GND.
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe becomes 0V. Since the voltage "GND-Vw" applied to the ferroelectric layer of the capacitive element Cfe from time T12 to time T13 can be -VSP or less, from time T13 to time T14, the ferroelectric layer of the capacitive element Cfe varies according to curve 61 shown in FIG. 9B. As described above, from time T13 to time T14, no polarization reversal occurs in the ferroelectric layer of the capacitive element Cfe.
  • the potential of the wiring WL is set to a low potential.
  • the transistor M is turned off.
  • the write operation is completed, and data "0" is held in the semiconductor device.
  • the potentials of the wiring BL and the wiring PL do not cause polarization reversal in the ferroelectric layer of the capacitive element Cfe, that is, the voltage applied to the ferroelectric layer of the capacitive element Cfe is the first coercive voltage Vc Any potential can be set as long as the potential is as follows.
  • the potential of the wiring WL is set to a high potential.
  • the transistor M is turned on.
  • the potential of the wiring PL is Vw.
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe becomes "GND-Vw".
  • the voltage applied to the ferroelectric layer of the capacitive element Cfe from time T12 to time T13 is "GND-Vw”. Therefore, polarization reversal does not occur in the ferroelectric layer of the capacitive element Cfe.
  • the amount of current flowing through the wiring BL is smaller than that in the case where polarization reversal occurs in the ferroelectric layer of the capacitive element Cfe.
  • the amount of increase in the potential of the wiring BL becomes smaller than when polarization reversal occurs in the ferroelectric layer of the capacitive element Cfe.
  • the potential of the wiring BL becomes Vref or lower. Therefore, the bit line driver circuit can read data "0" held in the semiconductor device. Therefore, it can be said that the period from time T14 to time T15 is a period in which the read operation is performed.
  • the period from time T15 to time T16 is a period in which the rewriting operation is performed.
  • the potential of the wiring BL and the potential of the wiring PL are set to GND.
  • the potential of the wiring WL is set to a low potential. As a result, the rewriting operation is completed, and data "0" is held in the semiconductor device.
  • the potential of the wiring WL is set to a high potential, and the potential of the wiring PL is set to Vw. Since data “0” is held in the semiconductor device, the potential of the wiring BL becomes lower than Vref, and data “0” held in the semiconductor device is read. Therefore, it can be said that the period from time T17 to time T18 is a period in which the reading operation is performed.
  • the potential of the wiring BL is set to Vw. Since the transistor M is on, the potential of one electrode of the capacitor Cfe is Vw. Further, the potential of the wiring PL is set to GND. From the above, the voltage applied to the ferroelectric layer of the capacitive element Cfe is "Vw-GND". Thus, data "1" can be written to the semiconductor device. Therefore, it can be said that the period from time T18 to time T19 is a period in which the writing operation is performed.
  • the potential of the wiring BL and the potential of the wiring PL are set to GND. After that, the potential of the wiring WL is set to a low potential. Thus, the write operation is completed, and data "1" is held in the semiconductor device.
  • a semiconductor device that uses a ferroelectric layer for the capacitive element Cfe functions as a non-volatile memory element that can retain written information even when the power supply is stopped.
  • a semiconductor device using a ferroelectric layer for the capacitive element Cfe does not require a refresh operation, and thus can reduce power consumption.
  • a memory element or memory circuit including a ferroelectric layer may be referred to as "ferroelectric memory” or "FE memory”. Therefore, a semiconductor device of one embodiment of the present invention is both a ferroelectric memory and an FE memory.
  • the FE memory can be expected to achieve a rewrite count of 1 ⁇ 10 10 or more, preferably 1 ⁇ 10 12 or more, more preferably 1 ⁇ 10 15 or more. Also, the FE memory can be expected to achieve an operating frequency of 10 MHz or higher, preferably 1 GHz or higher.
  • the FE memory there is a correlation between the remnant polarization 2Pr and the data retention capability, and the smaller the remnant polarization 2Pr, the lower the data retention capability.
  • the period until the remanent polarization 2Pr drops by 5% is called a "memory retention period".
  • the FE memory can be expected to achieve a memory retention period of 10 days or longer, preferably 1 year or longer, and more preferably 10 years or longer in a temperature environment of 150° C. or 200° C.
  • the FE memory can also be applied to cache memories and registers of CPUs (Central Processing Units) and GPUs (Graphics Processing Units).
  • CPUs Central Processing Units
  • GPUs Graphics Processing Units
  • Noff-CPU normally off CPU
  • Noff-GPU normally off GPU
  • a memory device having a memory cell array will be described in detail in later embodiments.
  • FIG. 10A shows a block diagram showing a configuration example of the storage device 300 according to one aspect of the present invention.
  • a memory device 300 shown in FIG. 10A has a drive circuit 21 and a memory array 20 .
  • the memory array 20 has multiple memory cells 10 .
  • FIG. 10A shows an example in which a memory array 20 has a plurality of memory cells 10 arranged in a matrix of m rows and n columns (where m and n are integers of 2 or more).
  • the rows and columns extend in directions orthogonal to each other.
  • the X direction (direction along the X axis) is defined as “row”
  • the Y direction (direction along Y axis) is defined as “column”. It can also be called “line”.
  • the memory cell 10 in row 1, column 1 is indicated as memory cell 10[1,1], and the memory cell 10 in row m, column n is indicated as memory cell 10[m,n].
  • an arbitrary row may be referred to as i row.
  • j column when indicating an arbitrary column, it may be described as j column. Therefore, i is an integer of 1 or more and m or less, and j is an integer of 1 or more and n or less.
  • the memory cell 10 in the i-th row and the j-th column is indicated as the memory cell 10[i, j].
  • the memory array 20 also includes m wirings WL extending in the row direction, m wirings PL extending in the row direction, and n wirings BL extending in the column direction.
  • the wiring WL provided in the first line (first row) is indicated as the wiring WL[1]
  • the wiring WL provided in the m-th line (m-th row) is indicated as the wiring WL[m].
  • the wiring PL provided in the first line (first row) is indicated as a wiring PL[1]
  • the wiring PL provided in the m-th line (m-th row) is indicated as a wiring PL[m].
  • the wiring BL provided in the first line (first column) is referred to as the wiring BL[1]
  • the wiring BL provided in the nth line (nth column) is referred to as the wiring BL[n].
  • the plurality of memory cells 10 provided in the i-th row are electrically connected to the i-th wiring WL (wiring WL[i]) and the i-th wiring PL (wiring PL[i]). be.
  • a plurality of memory cells 10 provided in the j-th column are electrically connected to a wiring BL in the j-th column (wiring BL[j]).
  • the drive circuit 21 has a PSW 22 (power switch), a PSW 23, and a peripheral circuit 31.
  • the peripheral circuit 31 has a peripheral circuit 41 , a control circuit 32 and a voltage generation circuit 33 .
  • each circuit, each signal and each voltage can be appropriately discarded as needed. Alternatively, other circuits or other signals may be added.
  • Signal BW, signal CE, signal GW, signal CLK, signal WAKE, signal ADDR, signal WDA, signal PON1, and signal PON2 are input signals from the outside, and signal RDA is an output signal to the outside.
  • Signal CLK is a clock signal.
  • the signal BW, the signal CE, and the signal GW are control signals.
  • Signal CE is a chip enable signal
  • signal GW is a global write enable signal
  • signal BW is a byte write enable signal.
  • Signal ADDR is an address signal.
  • the signal WDA is write data and the signal RDA is read data.
  • a signal PON1 and a signal PON2 are power gating control signals. The signal PON1 and the signal PON2 may be generated by the control circuit 32.
  • the control circuit 32 is a logic circuit having a function of controlling the overall operation of the storage device 300.
  • the control circuit logically operates the signal CE, the signal GW, and the signal BW to determine the operation mode (for example, write operation, read operation) of the memory device 300 .
  • the control circuit 32 generates a control signal for the peripheral circuit 41 so that this operation mode is executed.
  • the voltage generation circuit 33 has a function of generating a negative voltage.
  • the signal WAKE has a function of controlling the input of the signal CLK to the voltage generation circuit 33 . For example, when an H level signal is applied to signal WAKE, signal CLK is input to voltage generation circuit 33, and voltage generation circuit 33 generates a negative voltage.
  • the peripheral circuit 41 is a circuit for writing data to and reading data from the memory cell 10 .
  • the peripheral circuit 41 includes a row decoder 42 (Row Decoder), a column decoder 44 (Column Decoder), a row driver 43 (Row Driver), a column driver 45 (Column Driver), an input circuit 47 (Input Circuit), an output circuit 48 ( Output Circuit) and a sense amplifier 46 (Sense Amplifier).
  • the row decoder 42 and column decoder 44 have the function of decoding the signal ADDR.
  • Row decoder 42 is a circuit for specifying a row to be accessed
  • column decoder 44 is a circuit for specifying a column to be accessed.
  • Row driver 43 has a function of selecting line WL designated by row decoder 42 .
  • the column driver 45 has a function of writing data to the memory cells 10, a function of reading data from the memory cells 10, a function of holding the read data, and the like.
  • the input circuit 47 has a function of holding the signal WDA. Data held by the input circuit 47 is output to the column driver 45 . Output data of the input circuit 47 is data (Din) to be written to the memory cell 10 . Data (Dout) read from the memory cells 10 by the column driver 45 is output to the output circuit 48 .
  • the output circuit 48 has a function of holding Dout. Also, the output circuit 48 has a function of outputting Dout to the outside of the storage device 300 . Data output from the output circuit 48 is the signal RDA.
  • the PSW 22 has the function of controlling the supply of VDD to the peripheral circuit 31 .
  • PSW 23 has the function of controlling the supply of VHM to row driver 43 .
  • the high power supply voltage of the memory device 300 is VDD
  • the low power supply voltage is GND (ground potential).
  • VHM is a high power supply voltage used to drive word lines to a high level and is higher than VDD.
  • the signal PON1 controls ON/OFF of the PSW22
  • the signal PON2 controls ON/OFF of the PSW23.
  • the number of power supply domains to which VDD is supplied is set to one, but may be set to a plurality. In this case, a power switch may be provided for each power domain.
  • the drive circuit 21 and the memory array 20 may be provided on the same plane. Further, as shown in FIG. 10B, a layer including the memory array 20 may be provided immediately above the layer including the driving circuit 21 . By overlapping the drive circuit 21 and the memory array 20, the signal propagation distance between the drive circuit 21 and the memory array 20 can be shortened. Therefore, the resistance and parasitic capacitance between the drive circuit 21 and the memory array 20 are reduced, and power consumption and signal delay can be reduced. In addition, miniaturization of the storage device 300 can be realized.
  • FIG. 10B shows one layer of the memory array 20 , but a plurality of layers of the memory array 20 may be provided on the driving circuit 21 .
  • FIG. 10C shows an example in which k layers (k is an integer of 2 or more) of memory arrays 20 are stacked on the drive circuit 21 .
  • the memory array 20 provided in the first layer is indicated as memory array 20[1]
  • the memory array 20 provided in the second layer is indicated as memory array 20[2]
  • the memory array 20 provided in the k-th layer is indicated as memory array 20[2].
  • the resulting memory array 20 is shown as memory array 20[k].
  • FIG. 11A shows a schematic diagram for explaining a configuration example of the storage device 300.
  • FIG. A memory device 300 shown in FIG. 11A has a six-layer memory array 20 provided on a drive circuit 21 .
  • the memory array 20 provided in the third layer is indicated as memory array 20[3]
  • the memory array 20 provided in the fourth layer is indicated as memory array 20[4]
  • the memory array 20 provided in the fifth layer is indicated as memory array 20[5]
  • the memory array 20 provided in the sixth layer is indicated as memory array 20[6].
  • the memory array 20 of each layer has a plurality of memory cells 10 arranged in a matrix, and wiring WL, wiring CL, and wiring PL extending in the X direction. Note that the wirings WL, the wirings CL, and the wirings PL included in each of the first to fifth layers of the memory array 20 are omitted for the sake of clarity in the drawing.
  • the memory device 300 shown in FIG. 11A has a plurality of wirings BL extending in the Z direction.
  • the wiring BL is formed through each of the six layers of the memory array 20 and electrically connected to the drive circuit 21 .
  • a plurality of wirings BL are arranged in a matrix when viewed from the Z direction.
  • each memory array 20 of each layer one of the plurality of memory cells 10 included in the memory array 20 is electrically connected to one of the plurality of wirings BL. Therefore, in the memory device 300 shown in FIG. 11A, a total of six memory cells 10, one from each layer of the memory array 20, are electrically connected to one wiring BL.
  • a configuration in which a plurality of memory cells (memory cells 10) are electrically connected to one wiring BL is also called a "memory string". Therefore, it can be said that the storage device 300 shown in FIG. 11A includes a plurality of memory strings.
  • FIG. 11B shows a schematic diagram of memory strings included in the storage device 300 shown in FIG. 11A. Note that the wiring WL, the wiring CL, and the wiring PL that are electrically connected to the memory cell 10 are omitted in the schematic diagram of the memory string shown in FIG. 11B for easy viewing of the drawing. A part of the equivalent circuit of the memory string is also shown in FIG. 11B.
  • FIG. 12A shows a schematic diagram for explaining a configuration example of the storage device 300.
  • FIG. A storage device 300 shown in FIG. 12A is a modification of the storage device 300 shown in FIG. 11A. Therefore, in order to reduce the repetition of the description, mainly the points different from the storage device 300 shown in FIG. 11A will be described.
  • each memory array 20 of each layer two of the plurality of memory cells 10 included in the memory array 20 are electrically connected to one of the plurality of wirings BL. is different from the storage device 300 shown in FIG. That is, a total of 12 memory cells 10 are electrically connected to one wiring BL.
  • FIG. 12B shows a schematic diagram of memory strings included in the storage device 300 shown in FIG. 12A. A part of the equivalent circuit of the memory string is also shown in FIG. 12B.
  • the number of wirings BL can be reduced in the memory device 300 illustrated in FIG. 12A as compared to the memory device 300 illustrated in FIG. 11A. Therefore, the area occupied by the storage device 300 is reduced.
  • the memory cell 10 is an FE memory, and can retain written information for a long time even when power supply is stopped.
  • the refresh operation required for DRAM is unnecessary, the memory device 300 with low power consumption can be realized.
  • FIG. 13 shows an example of a layout in which memory cells 10 are arranged in a matrix to form a memory array 20. As shown in FIG. The symbols in FIG. 13 correspond to the symbols shown in FIG. 1B and the like. If the minimum feature size is 20 nm, the size of the memory cell 10 in FIG. 13 can be 45 nm ⁇ 125 nm. Since the area occupied by the memory cells 10 is 0.0054 ⁇ m 2 , the density of the memory cells 10 of the memory device according to this embodiment can be 185 cells/ ⁇ m 2 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Thin Film Transistor (AREA)
  • Semiconductor Memories (AREA)

Abstract

L'invention concerne un dispositif de stockage qui comprend un nouveau dispositif à semi-conducteur. Le dispositif de stockage comprend : une cellule de mémoire qui comprend un transistor et un élément capacitif ; et un conducteur. Le transistor comprend une première électrode parmi une électrode de source et une électrode de drain, l'autre électrode parmi l'électrode de source et l'électrode de drain, un premier isolant de grille et une première électrode de grille. L'élément capacitif comprend une électrode, un diélectrique disposé sur la première électrode, et une autre électrode disposée sur le diélectrique. La surface supérieure et la surface latérale de la première électrode parmi l'électrode de source et l'électrode de drain du transistor sont en contact avec le conducteur. La surface supérieure de l'autre électrode parmi l'électrode de source et l'électrode de drain du transistor est en contact avec la première électrode de l'élément capacitif. Le diélectrique comprend un matériau ferroélectrique.
PCT/IB2023/051189 2022-02-25 2023-02-10 Dispositif de stockage WO2023161755A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2022027682 2022-02-25
JP2022-027682 2022-02-25

Publications (1)

Publication Number Publication Date
WO2023161755A1 true WO2023161755A1 (fr) 2023-08-31

Family

ID=87764915

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2023/051189 WO2023161755A1 (fr) 2022-02-25 2023-02-10 Dispositif de stockage

Country Status (1)

Country Link
WO (1) WO2023161755A1 (fr)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018019074A (ja) * 2016-06-27 2018-02-01 株式会社半導体エネルギー研究所 トランジスタおよび半導体装置
WO2020229919A1 (fr) * 2019-05-10 2020-11-19 株式会社半導体エネルギー研究所 Dispositif à semi-conducteur et procédé de production de dispositif à semi-conducteur
US20210375891A1 (en) * 2020-05-28 2021-12-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor chip

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018019074A (ja) * 2016-06-27 2018-02-01 株式会社半導体エネルギー研究所 トランジスタおよび半導体装置
WO2020229919A1 (fr) * 2019-05-10 2020-11-19 株式会社半導体エネルギー研究所 Dispositif à semi-conducteur et procédé de production de dispositif à semi-conducteur
US20210375891A1 (en) * 2020-05-28 2021-12-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor chip

Similar Documents

Publication Publication Date Title
JP7150940B2 (ja) 半導体装置
US20200227423A1 (en) Ferroelectric Devices and Methods of Forming Ferroelectric Devices
KR102366101B1 (ko) 반도체 장치
TWI608486B (zh) 半導體裝置
US20190074295A1 (en) Ferroelectric Memory Cell for an Integrated Circuit
US9053802B2 (en) Ferroelectric memory cell for an integrated circuit
TWI538219B (zh) 半導體裝置
TWI539452B (zh) 儲存裝置
TWI792888B (zh) 半導體裝置及製造半導體裝置的製造方法
US8467232B2 (en) Semiconductor device
WO2021112247A1 (fr) Dispositif de stockage non volatil, élément de stockage non volatil, et procédé de fabrication dudit élément de stockage non volatil
US9871044B2 (en) Enhanced charge storage materials, related semiconductor memory cells and semiconductor devices, and related systems and methods
KR20120112230A (ko) 메모리 장치
CN115769381A (zh) 晶体管及存储器阵列
WO2023161755A1 (fr) Dispositif de stockage
US20230329002A1 (en) Semiconductor device, capacitor, and manufacturing method thereof
US11711922B2 (en) Memory device with memory cells comprising multiple transistors
JP2023044116A (ja) 記憶装置
TW202213766A (zh) 鐵電體器件及半導體裝置
WO2022064316A1 (fr) Dispositif à semi-conducteur
US20230389332A1 (en) Ferroelectric Device and Semiconductor Device
WO2023047224A1 (fr) Dispositif à semi-conducteur
US20230380180A1 (en) Ferroelectric device and semiconductor device
JP2019075484A (ja) 半導体装置、および半導体装置の作製方法
JP7496861B2 (ja) 半導体装置

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 23759380

Country of ref document: EP

Kind code of ref document: A1