WO2023137593A1 - Appareil et système de traitement de bus - Google Patents

Appareil et système de traitement de bus Download PDF

Info

Publication number
WO2023137593A1
WO2023137593A1 PCT/CN2022/072595 CN2022072595W WO2023137593A1 WO 2023137593 A1 WO2023137593 A1 WO 2023137593A1 CN 2022072595 W CN2022072595 W CN 2022072595W WO 2023137593 A1 WO2023137593 A1 WO 2023137593A1
Authority
WO
WIPO (PCT)
Prior art keywords
level
transceiver
bus
switching device
gate
Prior art date
Application number
PCT/CN2022/072595
Other languages
English (en)
Chinese (zh)
Inventor
樊孝斌
于鹏鹏
Original Assignee
华为数字能源技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 华为数字能源技术有限公司 filed Critical 华为数字能源技术有限公司
Priority to PCT/CN2022/072595 priority Critical patent/WO2023137593A1/fr
Priority to CN202280005473.3A priority patent/CN116783870A/zh
Publication of WO2023137593A1 publication Critical patent/WO2023137593A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/40Bus networks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L5/00Arrangements affording multiple use of the transmission path
    • H04L5/14Two-way operation using the same type of signal, i.e. duplex
    • H04L5/18Automatic changing of the traffic direction

Definitions

  • the present application relates to the technical field of communications, and in particular to a bus processing device and system.
  • the controller area network (CAN) bus is a field bus that can effectively support the serial communication of the distributed control system.
  • CAN bus has been widely used in industrial automation, ships, medical equipment, industrial equipment and other fields.
  • the CAN bus can be connected to each other in the form of a cable bus.
  • the first CAN bus 10 may be connected to the second CAN bus 50 through the first transceiver 20 , the isolation device 30 and the second transceiver 40 in sequence.
  • the first transceiver 20 is connected to the first CAN bus 10 and can receive or send signals through the first CAN bus 10
  • the second transceiver 40 is connected to the second CAN bus 50 and can receive or send signals through the second CAN bus 50 .
  • the levels of RX1 , TX1 , RX2 , and TX2 may all be low, thus causing self-locking of the first CAN bus 10 and the second CAN bus 50 .
  • RX1 is the receiving end of the first transceiver 20
  • TX1 is the transmitting end of the first transceiver 20
  • RX2 is the receiving end of the second transceiver 40
  • TX2 is the transmitting end of the second transceiver 40 .
  • the present application provides a bus processing device and system for avoiding self-locking phenomenon when CAN bus is connected.
  • the embodiment of the present application provides a bus processing device.
  • This method can be adapted for use in the systems shown in Figure 2A or 2B below.
  • the bus processing device includes: a first switch device, a second switch device, a power supply, a first resistor and a second resistor.
  • control electrode of the first switching device is connected to the transmitting terminal of the first transceiver (hereinafter referred to as TX1), the first electrode of the first switching device is connected to the receiving terminal of the first transceiver (hereinafter referred to as RX1), the second electrode of the first switching device is connected to the transmitting terminal of the second transceiver (hereinafter referred to as TX2), and the second electrode of the first switching device is also connected to the power supply through the first resistor.
  • the control electrode of the second switching device is connected to the sending end of the second transceiver, the first electrode of the second switching device is connected to the receiving end of the second transceiver (hereinafter referred to as RX2), the second electrode of the second switching device is connected to the sending end of the first transceiver, and the second electrode of the second switching device is also connected to the power supply through the second resistor.
  • the first transceiver is connectable to the first CAN bus
  • the second transceiver is connectable to the second CAN bus.
  • the first switching device is used for: disconnecting the path between the receiving end of the first transceiver and the transmitting end of the second transceiver when the level of the transmitting end of the first transceiver is low; the second switching device is used for disconnecting the path between the receiving end of the second transceiver and the transmitting end of the first transceiver when the level of the transmitting end of the second transceiver is low.
  • the levels of RX1, TX1, RX2 and TX2 can be different from being low at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected, which will be explained in detail below.
  • the level of TX1 is high level, and the level of RX1 is low level.
  • the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • the first switching device conducts the path between RX1 and TX2, and RX1 can transmit the signal from the first CAN bus to TX2, so that the level of TX2 is the same as the level of RX1, both of which are low level.
  • RX2 receives the signal from TX2, so that the level of RX2 is the same as the level of TX2, both of which are low level. Since the level of TX2 is low level, the second switching device disconnects the path between RX2 and TX1, and the level of TX1 is its own static level.
  • TX1 is connected to a power supply device (for example, a power supply for the first transceiver or a power supply for the isolation device), the level of TX1 is high. In this way, in the first possible situation, the levels of RX1, TX2 and RX2 are low level, and the level of TX1 is high level.
  • a power supply device for example, a power supply for the first transceiver or a power supply for the isolation device
  • the first switching device disconnects the path between RX1 and TX2, and the level of TX2 is its own static level. Since TX2 is connected to a power supply device (for example, a power supply for the second transceiver), the level of TX2 is high level. RX2 receives the signal from TX2, so that the level of RX2 is the same as the level of TX2, both of which are high level.
  • a power supply device for example, a power supply for the second transceiver
  • the second case can have two branches.
  • Branch 1 if the level of TX2 is high level, the second switching device turns on the path between RX2 and TX1, then the level of TX1 is the same as the level of RX2, both of which are high level. In this way, in branch one of the second possible situation, the level of RX1 is low level, the level of TX2, the level of RX2 and the level of TX1 are high level.
  • Branch two if the level of TX2 is high level, the second switching device disconnects the path between RX2 and TX1, and the level of TX1 is its own static level. Since TX1 is connected with a power supply device, the level of TX1 is high level. In this way, in branch two of the second possible situation, the level of RX1 is low level, the level of TX2, the level of RX2 and the level of TX1 are high level.
  • the level of TX1 is 1.
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • the level of TX2 is 1.
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • any one of the first switching device and the second switching device is at least one of the following: a transistor and an N-type metal oxide semiconductor field effect transistor.
  • the bus processing device includes a simple triode or N-type metal oxide semiconductor field effect transistor, which can avoid the self-locking phenomenon when the CAN bus is connected, and has the advantages of simple structure and low cost.
  • any switching device in the first switching device and the second switching device is a triode
  • the control electrode of any switching device is a base
  • the first electrode of any switching device is an emitter
  • the second electrode of any switching device is a collector
  • the control electrode of any switching device is a gate
  • the first electrode of any switching device is a drain
  • the second electrode of any switching device is a source
  • any switching device is an NMOS field effect transistor
  • the control electrode of any switching device is a gate
  • the first electrode of any switching device is a source
  • the second electrode of any switching device is a drain.
  • the above device further includes: a first diode and a second diode.
  • the anode of the first diode is connected to the receiving end of the first transceiver
  • the cathode of the first diode is connected to the sending end of the second transceiver
  • the anode of the second diode is connected to the receiving end of the second transceiver
  • the cathode of the second diode is connected to the sending end of the first transceiver.
  • the first diode is connected in parallel with the first switching device, which can speed up the disconnection of the first switching device
  • the second diode is connected in parallel with the second switching device, which can speed up the disconnection of the second switching device. Since the disconnection of the switch device can avoid the self-locking phenomenon when the CAN bus is connected, therefore, accelerating the disconnection of the switch device can accelerate the avoidance of the self-locking phenomenon when the CAN bus is connected.
  • the above device may further include: a first capacitor and a second capacitor. Both ends of the first capacitor are respectively connected to the receiving end of the first transceiver and the sending end of the second transceiver; two ends of the second capacitor are respectively connected to the receiving end of the second transceiver and the sending end of the first transceiver.
  • the first capacitor is connected in parallel with the first switching device, so that the signal of the first switching device can be filtered; the second capacitor is connected in parallel with the second switching device, so that the signal of the second switching device can be filtered.
  • the above device may further include a third resistor and/or a fourth resistor.
  • the control electrode of the first switching device is connected to the sending end of the first transceiver through the third resistor; the control electrode of the second switching device is connected to the sending end of the second transceiver through the fourth resistor.
  • the third resistor can limit the current input to the control electrode of the first switching device, so as to avoid damage to the first switching device due to excessive current, thereby improving the performance and service life of the first switching device.
  • the fourth resistor can limit the current input to the control electrode of the second switching device, thereby avoiding damage to the second switching device due to excessive current, thereby improving the performance and service life of the second switching device.
  • the embodiment of the present application provides a bus processing device.
  • This method can be adapted for use in the systems shown in Figure 2A or 2B below.
  • the bus processing device includes: a first tri-state gate, a second tri-state gate, a first NOT gate, a second NOT gate, a power supply, a fifth resistor and a sixth resistor.
  • the input end of the first tri-state gate is connected to the receiving end of the first transceiver (hereinafter referred to as RX1), the output end of the first tri-state gate is connected to the transmitting end of the second transceiver (hereinafter referred to as TX2), the output end of the first tri-state gate is also connected to the power supply through the fifth resistor;
  • the input end of the second tri-state gate is connected to the receiving end of the second transceiver (hereinafter referred to as RX2), the output end of the second tri-state gate is connected to the transmitting end of the first transceiver (hereinafter referred to as TX1), and the output end of the second tri-state gate is also connected to the power supply through the fifth resistor;
  • the input end of the first NOT gate is connected to the sending end of the first transceiver, and the output end of the first NOT gate is connected to the output control end of the first tri-state gate;
  • the input end of the second NOT gate is
  • the levels of RX1, TX1, RX2 and TX2 are not low at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected. This will be described in detail below.
  • the level of TX1 is high level, the level of RX1 is low level, and the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit a signal to TX2 through the first tri-state gate, therefore, the relationship between the input terminal and the output terminal of the first tri-state gate needs to be judged.
  • the high level of TX1 becomes low level through the first NOT gate; when the output control terminal of the first tristate gate is low level, the level of the output terminal of the first tristate gate is the same as the level of the input terminal of the first tristate gate, so the level of TX2 is low level.
  • RX2 receives the signal from TX2, so that the level of RX2 is the same as the level of TX2, therefore, the level of RX2 is low level.
  • RX2 needs to transmit a signal to TX1 through the second tri-state gate, therefore, the relationship between the input terminal and the output terminal of the second tri-state gate needs to be judged.
  • the low level of TX2 becomes high level through the second NOT gate; when the output control terminal of the second tristate gate is high level, the output terminal of the second tristate gate is high impedance, blocking the path between RX2 and TX1. Since TX1 is connected to a power supply device, the level of TX1 is high level. Thus, in case 1, the levels of RX1, TX2 and RX2 are low, and the level of TX1 is high.
  • the second CAN bus sends a signal (that is, the state of the second CAN bus is dominant)
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not low at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected.
  • the level of TX1 is high level
  • the level of RX1 is low level
  • the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit a signal to TX2 through the first tri-state gate, therefore, the relationship between the input terminal and the output terminal of the first tri-state gate needs to be judged.
  • the high level of TX1 becomes low level through the first NOT gate; when the output control terminal of the first tristate gate is low level, the output terminal of the first tristate gate is high impedance, which can block the path between RX1 and TX2.
  • TX2 Since TX2 is connected with a power supply device, the level of TX2 is high level. RX2 receives the signal from TX2, so that the level of RX2 is the same as the level of TX2, therefore, the level of RX2 is high level. RX2 needs to transmit a signal to TX1 through the second tri-state gate, therefore, the relationship between the input terminal and the output terminal of the second tri-state gate needs to be judged.
  • the high level of TX2 becomes low level through the second NOT gate; when the output control terminal of the second tristate gate is low level, the output terminal of the second tristate gate is high impedance, thereby blocking the path between RX2 and TX1. Since TX1 is connected to a power supply device, the level of TX1 is high level. In this way, in case 2, the level of RX1 is low level, the level of TX2, the level of RX2 and the level of TX1 are high level.
  • the second CAN bus sends a signal (that is, the state of the second CAN bus is dominant)
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not low at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected.
  • an embodiment of the present application provides a bus processing system, including: any bus processing device described above, a first transceiver, and a second transceiver.
  • FIG. 1A is a schematic diagram of a communication system
  • FIG. 1B is a schematic diagram of another communication system
  • FIG. 2A is a schematic diagram of a system applicable to the bus processing device provided in the embodiment of the present application.
  • FIG. 2B is a schematic diagram of another system applicable to the bus processing device provided in the embodiment of the present application.
  • FIG. 3 is a schematic structural diagram of a bus processing device provided in an embodiment of the present application.
  • Fig. 4, Fig. 5, Fig. 6, and Fig. 7A-Fig. 7D are respectively schematic diagrams of an expansion scheme of a bus processing device provided in the embodiment of the present application;
  • FIG. 8 is a schematic diagram of an implementation of a bus processing device provided in an embodiment of the present application.
  • FIG. 9 is a schematic diagram of another implementation of a bus processing device provided in an embodiment of the present application.
  • FIG. 10 is a schematic structural diagram of another bus processing device provided by an embodiment of the present application.
  • FIG. 11 is a schematic diagram of a bus processing system provided by an embodiment of the present application.
  • the present application provides a bus processing device and system to avoid self-locking phenomenon when CAN bus is connected.
  • the bus processing device includes a first switching device, a second switching device, a power supply, a first resistor, and a second resistor.
  • the control electrode of the first switching device can be connected to the transmitting terminal of the first transceiver (hereinafter referred to as TX1)
  • the first electrode of the first switching device can be connected to the receiving terminal of the first transceiver (hereinafter referred to as RX1)
  • the second electrode of the first switching device can be connected to the transmitting terminal of the second transceiver (hereinafter referred to as TX2)
  • the second electrode of the first switching device is also connected to the power supply through the first resistor
  • the control electrode of the second switching device can be connected to TX2
  • the first electrode of the second switching device can be connected to the receiving terminal of the second transceiver (hereinafter referred to as RX2)
  • a second electrode of the second switching device may be connected to TX1, and the second electrode of the second switching device is also connected to
  • the first transceiver is a transceiver connected to the first CAN bus
  • the second transceiver is a transceiver connected to the second CAN bus.
  • the first switching device can be used to disconnect the path between RX1 and TX2 when the level of TX1 is low
  • the second switching device can be used to disconnect the path between RX2 and TX1 when the level of TX2 is low.
  • the level of TX1 is 1 (for details, please refer to the summary of the invention, which will not be repeated here).
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • the level of TX2 is 1. That is to say, the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are also 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • a high level greater than 2.4 volts (V) can be represented by 1; a low level less than 0.4V can be represented by 0.
  • a high level greater than 4.99V can be represented by 1; a low level less than 0.01V can be represented by 0.
  • the CAN bus is a bus that can support serial communication of a distributed control system.
  • the CAN bus can transmit signals according to differential levels.
  • the CAN bus can be a twisted pair, and the two lines can be called CAN_H and CAN_L respectively.
  • the voltages of CAN_H and CAN_L are the same (for example, the voltages of CAN_H and CAN_L are both 2.5 volts (V)), that is, the difference between CAN_H and CAN_L is 0; at this time, the levels of CAN_H and CAN_L are both 0, and the state of the CAN bus is recessive (also called idle).
  • the voltages of CAN_H and CAN_L are different (for example, the voltage of CAN_H is 3.5V, and the voltage of CAN_L is 1.5V), resulting in a voltage difference; at this time, the level of CAN_H is 1, the level of CAN_L is 0, and the state of the CAN bus is dominant.
  • the transceiver in the present application is used for receiving signals from the CAN bus and/or sending signals to the CAN bus.
  • the transceiver can receive signals from the CAN bus and convert the signals from the CAN bus to TTL level. At this time, the level of the receiving end of the transceiver is 0, and the level of the transmitting end of the transceiver is 1.
  • the transceiver When the level of the sending end of the transceiver is 0, it means that the transceiver has a signal to send and needs to occupy the CAN bus, so that the state of the CAN bus is dominant for transmitting signals.
  • the transceiver in this application may be a device such as a sensor or an electronic device.
  • the sensor may be: a speed sensor, a temperature sensor or a humidity sensor and the like.
  • the electronic device may be a computer device with a processor, such as a desktop computer, a personal computer, or a server. It should also be understood that the electronic device may also be a portable electronic device with a processor, such as a mobile phone, a tablet computer, a wearable device with a wireless communication function (such as a smart watch), a vehicle-mounted device, and the like. Exemplary embodiments of portable electronic devices include, but are not limited to Or portable electronic devices with other operating systems.
  • the transceiver can also be replaced by a device capable of converting the signal of the CAN bus into a TTL level, for example, a level converter.
  • a tri-state gate also known as a tri-state output circuit, is a logic device.
  • the tri-state gate includes an input terminal, an output terminal and an output control terminal; under the control of the output control terminal, the tri-state gate can output three different output values: 0 (corresponding to low level), 1 (corresponding to high level) and high impedance.
  • the tri-state gate can be a low-level enabled tri-state gate or a high-level enabled tri-state gate.
  • the three-state gate is a low-level enabled three-state gate
  • the level of the output control terminal is 0, the level of the output terminal is the same as that of the input terminal; if the level of the output control terminal is 1, the state of the output terminal is high impedance.
  • Table 1 the corresponding relationship of the levels of the input terminal, the output terminal and the output control terminal of the low-level enabled tri-state gate is shown in Table 1.
  • the level of the output control terminal input level output level 1 0 or 1 high resistance 0 0 0 0 1 1
  • the tri-state gate is a high-level enabled tri-state gate
  • the level of the output control terminal is 1, the level of the output terminal is the same as the level of the input terminal; if the level of the output control terminal is 0, the state of the output terminal is high impedance.
  • Table 2 the corresponding relationship of the levels of the input terminal, the output terminal and the output control terminal of the high-level enabled tri-state gate is shown in Table 2.
  • the level of the output control terminal input level output level 0 0 or 1 high resistance 1 0 0 1 1 1
  • Electrical isolation refers to the electrical isolation of the power supply and the electrical circuit, that is, the electrical isolation of the branch circuit from the entire electrical system, making it an electrically isolated, independent ungrounded safety system, in order to prevent the risk of indirect electrical contact when the exposed conductor is faulty and charged.
  • connection in this application may be a direct connection, or a connection through one or more modules or one or more devices.
  • a is connected to B, or A is connected to B may mean: A is directly connected to B, or A is connected to B through C.
  • C may represent one or more modules, and may also represent one or more devices.
  • RX1 is the receiving end of the first transceiver 20
  • TX1 is the transmitting end of the first transceiver 20
  • RX2 is the receiving end of the second transceiver 40
  • TX2 is the transmitting end of the second transceiver 40.
  • nouns for the number of nouns, unless otherwise specified, it means “singular noun or plural noun", that is, “one or more”. “At least one” means one or more, and “plurality” means two or more. "And/or” describes the association relationship of associated objects, indicating that there may be three kinds of relationships, for example, A and/or B may indicate: A exists alone, A and B exist simultaneously, and B exists independently. "At least one (individual) of the following" or similar expressions refer to any combination of these items (individuals), including any combination of a single item (individuals) or a plurality of item (individuals).
  • Fig. 1A shows a possible system structure diagram after two CAN buses are connected.
  • the system includes: a first CAN bus 10 , a first transceiver 20 , an isolation device 30 , a second transceiver 40 , and a second CAN bus 50 .
  • the first CAN bus 10 can be connected to the second CAN bus 50 through the first transceiver 20 , the isolation device 30 and the second transceiver 40 in sequence.
  • the specific content of the first CAN bus 10 , the first transceiver 20 , the second transceiver 40 and the second CAN bus 50 can refer to the description of the CAN bus and transceivers in the glossary of terms, and the repeated parts will not be repeated.
  • the isolation device 30 is used to realize electrical isolation between the first CAN bus 10 and the second CAN bus 50 .
  • the isolation device 30 may be equipment such as an isolation transformer, a photoelectric coupling element, and the like.
  • the levels on both sides of the isolation device 30 are the same.
  • the state of the first CAN bus 10 is dominant, and the transmission path of the signal is RX1->TX2->RX2->TX1->RX1. Since the state of the first CAN bus 10 is dominant, the voltage of CAN_H1 is higher than CAN_L1, and the level of RX1 is 0. The levels at both ends of the isolation device 30 are the same, therefore, the levels of TX2 and RX1 are the same, both being 0. RX2 receives the signal from TX2, therefore, the level of RX2 is the same as that of TX2, both are 0.
  • the levels at both ends of the isolation device are the same, the levels of TX1 and RX2 are the same, both being 0. Since the level of TX1 is 0, RX1 receives the signal from TX1, so that the level of RX1 is 0. Repeat the above process, and the levels of RX1, TX1, RX2 and TX2 remain at 0. As mentioned above, when the level of the sending end of the transceiver is 0, it means that the transceiver has a signal to send and needs to occupy the CAN bus, so that the state of the CAN bus is dominant for signal transmission. Therefore, if the level of TX1 is continuously 0, the state of the first CAN bus 10 will continue to be dominant, and then the first CAN bus 10 cannot be released, forming a self-locking phenomenon of the CAN bus.
  • the second CAN bus 20 sends a signal
  • the levels of RX1, TX1, RX2, and TX2 will continue to be 0, and the state of the second CAN bus 20 will continue to be dominant, so that the second CAN bus cannot be released, forming a self-locking phenomenon of the CAN bus.
  • the system includes: OR gate U1, OR gate U2, NAND gate U3, lower edge delay circuit U4, OR gate U5, OR gate U6, NAND gate U7, lower edge delay circuit U8, and NAND gate U9.
  • connection manner of each device is shown in FIG. 1B .
  • one input of the OR gate U1 is connected to 1T and the output of the OR gate U2, the other input of the OR gate U1 is connected to the output of the NAND gate U9, and the output of the OR gate U1 is connected to one input of the NAND gate U3.
  • One input of the OR gate U2 is connected to the output terminal of the lower edge delay circuit U4, and the other input of the OR gate U2 is connected to 2R.
  • One input of the NAND gate U3 is connected to 1R, the other input is connected to the output terminal of the OR gate U1, and the output terminal of the NAND gate U3 is connected to the lower edge delay circuit U4.
  • the signal of RX1 becomes the signal of 1R after digital isolation
  • the signal of 1T becomes the signal of TX1 after digital isolation
  • the levels at both ends of the digital isolation are equal.
  • the connection mode of the OR gate U5, the OR gate U6, the NAND gate U7, and the lower edge delay circuit U8 is corresponding to the connection mode of the OR gate U1, the OR gate U2, the NAND gate U3, and the lower edge delay circuit U4, and will not be repeated here.
  • the first CAN bus 10 connected to the first transceiver 20 is a remote CAN bus
  • the second CAN bus 50 connected to the second transceiver 40 is a local CAN bus.
  • the isolation device 30 includes a digital isolation 301 and a digital isolation 302 .
  • the level of TX1 is 1, and the level of RX1 is 0.
  • the signal of RX1 becomes a 1R signal after digital isolation, and the level of 1R is 0.
  • the level 0 is used as the input of the NAND gate U3, so that the level of the output terminal of the NAND gate U3 is 1.
  • the level 1 is still 1 after passing through the lower edge delay circuit U4, that is, the level of the output end of the lower edge delay circuit U4 is 1.
  • Level 1 is used as the input of OR gate U2, so that the level of the output terminal of OR gate U2 is 1, so the level of 1T is also 1.
  • the level of 1T becomes the signal of TX1 after digital isolation, so that the level of TX1 is 1.
  • the OR gate U5 the OR gate U6, the NAND gate U7, and the lower edge delay circuit U8, the CAN bus can be prevented from self-locking when the first CAN field bus sends a signal.
  • the present application provides a bus processing device 60, which can use a simple structure to avoid the self-locking phenomenon when the CAN bus is connected.
  • the bus processing device 60 can be applied to the system shown in FIG. 2A or FIG. 2B .
  • the system may include a first CAN bus 10 , a first transceiver 20 , an isolation device 30 , a second transceiver 40 , a second CAN bus 50 , and a bus processing device 60 .
  • the first CAN bus 10 can be connected to the second CAN bus 50 through the first transceiver 20 , the isolation device 30 , the bus processing device 60 and the second transceiver 40 in sequence.
  • the system may include a first CAN bus 10 , a first transceiver 20 , a second transceiver 40 , a second CAN bus 50 , and a bus processing device 60 .
  • the first CAN bus 10 can be connected to the second CAN bus 50 through the first transceiver 20 , the bus processing device 60 and the second transceiver 40 in sequence.
  • the voltages of the first CAN bus 10 and the second CAN bus 50 may be the same or different.
  • the voltage of the first CAN bus 10 and the second CAN bus 50 can be higher than the voltage of the second CAN bus, and the voltage of the first CAN bus can also be lower than the voltage of the second CAN bus.
  • bus processing device 60 The implementation of the bus processing device 60 will be specifically described below with reference to the accompanying drawings.
  • FIG. 3 shows a possible structure of the bus processing device 60 provided by the embodiment of the present application.
  • the bus processing device 60 includes: a first switching device 601 , a second switching device 602 , a power supply 603 , a resistor R1 and a resistor R2 .
  • the second electrode of the first switching device 601 can be connected to the power source 603 through the resistor R1.
  • the power supply 603 can supply power to the first switching device 601 .
  • the current passing through the first switching device 601 can be limited to avoid damage to the first switching device 601 .
  • the second electrode of the second switching device 602 can be connected to a power source 603 through a resistor R2.
  • the power source 603 can supply power to the second switching device 602 .
  • the current passing through the second switching device 602 can be limited to avoid damage to the second switching device 602 .
  • the power source 603 is a DC power source such as a storage battery or a lithium battery.
  • control electrode of the first switching device 601 can be connected to TX1, the first electrode of the first switching device 601 can be connected to RX1, the second electrode of the first switching device 601 can be connected to TX2; the control electrode of the second switching device 602 can be connected to TX2, the first electrode of the second switching device 602 can be connected to RX2, and the second electrode of the second switching device 602 can be connected to TX1.
  • the first switching device 601 and the second switching device 602 may be connected to the first transceiver 20 through the isolation device 30 .
  • the control electrode of the first switching device 601 can be connected to TX1 through the isolation device 30, the first electrode of the first switching device 601 can be connected to RX1 through the isolation device 30; the second electrode of the second switching device 602 can be connected to TX1 through the isolation device 30.
  • the first switching device 601 can be used to: when the level of TX1 is 0, disconnect the path between RX1 and TX2; that is, when the level of TX1 is 0, the first switching device 601 is in an off state.
  • the second switching device 602 can be used to: disconnect the path between RX2 and TX1 when the level of TX2 is 0. That is to say, when the level of TX2 is 0, the second switching device 602 is in an off state.
  • the level of TX1 is 1 (specific content can refer to the content of the invention, which will not be repeated here), so that the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so that the self-locking phenomenon can be avoided when the CAN bus is connected.
  • the level of TX2 is 1. That is to say, the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are also 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • the device connects two CAN buses through a simple switching device.
  • the signals between the two CAN buses can be transmitted without delay, so as to meet the real-time requirements; and the simple switching device can reduce the cost and the power consumption of the bus, and can be used in various complex network topologies. Therefore, the device has a good application prospect.
  • any switching device in the first switching device 601 and the second switching device 602 is one of the following: semiconductor switches such as triodes, N-type metal oxide semiconductor field effect transistors (metal oxide semiconductor field effect transistors, MOSFETs), and relays.
  • semiconductor switches such as triodes, N-type metal oxide semiconductor field effect transistors (metal oxide semiconductor field effect transistors, MOSFETs), and relays.
  • MOSFETs metal oxide semiconductor field effect transistors
  • each of the first switching device 601 and the second switching device 602 may include a control electrode, a first electrode and a second electrode.
  • the control electrode is used to control the switching device to be turned on or off.
  • the switch device When the switch device is turned on, current can be transmitted between the first electrode and the second electrode of the switch device, and the level of the output terminal is equal to the level of the input terminal; when the switch device is turned off, no current can be transmitted between the first electrode and the second electrode of the switch device.
  • the control electrode of the switching device is the base
  • the first electrode of the switching device is the emitter
  • the second electrode of the switching device is the collector.
  • the control electrode of the switching device is the gate
  • the first electrode of the switching device may be the source
  • the second electrode of the switching device may be the drain
  • the control electrode of the switching device is the gate
  • the first electrode of the switching device may be the drain
  • the second electrode of the switching device may be the source
  • FIG. 4-7D shows an extension solution of the bus processing device 60 shown in FIG. 3 , and the present application will be described below in conjunction with FIG. 4-7D .
  • the bus processing device 60 may further include: a diode D1 and a diode D2 .
  • the anode of the diode D1 is connected to RX1
  • the cathode of the diode D1 is connected to TX2 ; that is, the diode D1 is connected in parallel with the first switching device 601 .
  • the anode of the diode D2 is connected to RX2
  • the cathode of the diode D2 is connected to TX1 ; that is, the diode D2 is connected in parallel with the second switching device 602 .
  • the diode D1 and the diode D2 may be connected to the first transceiver 20 through the isolation device 30 .
  • the anode of the diode D1 can be connected to RX1 through the isolation device 30
  • the cathode of the diode D2 can be connected to TX1 through the isolation device 30 .
  • the diode D1 is connected in parallel with the first switching device 601 , which can accelerate the turn-off of the first switching device 601 .
  • the first switching device 601 can quickly disconnect the path between RX1 and TX2, so that the level of TX2 quickly becomes 1, thereby quickly avoiding the self-locking phenomenon when the CAN bus is connected.
  • the diode D2 is connected in parallel with the second switching device 602 to speed up the turn-off of the second switching device 602 . In this way, when the level of TX2 is 0, the second switching device 602 can quickly disconnect the path between RX2 and TX1, so that the level of TX1 quickly becomes 1, thereby quickly avoiding the self-locking phenomenon when the CAN bus is connected.
  • the bus processing device 60 may further include: a capacitor C1 and a capacitor C2 .
  • both ends of the capacitor C1 are connected to RX1 and TX2 respectively; that is, the capacitor C1 is connected in parallel with the first switching device 601 .
  • Two ends of the capacitor C2 are connected to RX2 and TX1 respectively; that is, the capacitor C2 is connected in parallel with the second switching device 602 .
  • the capacitors C1 and C2 may be connected to the first transceiver 20 through the isolation device 30 .
  • the capacitor C1 can be connected to RX1 through the isolation device 30
  • the capacitor C2 can be connected to TX1 through the isolation device 30 .
  • the capacitor C1 is connected in parallel with the first switching device 601 , so that the signal of the first switching device 601 can be filtered.
  • the capacitor C2 is connected in parallel with the second switching device 602 so as to filter the signal of the second switching device 602 .
  • the bus processing device 60 may further include: a resistor R3 and/or a resistor R4.
  • the resistor R3 can limit the current input to the control electrode of the first switching device 601 , therefore, the resistor R3 is a current limiting resistor.
  • the resistor R3 may be connected to the first transceiver 20 through the isolation device 30 .
  • the resistor R3 can be connected to TX1 through the isolation device 30 .
  • Both ends of the resistor R4 are respectively connected to the control electrode of the second switching device 602 and TX2.
  • the resistor R4 can limit the current input to the control electrode of the second switching device 602, therefore, the resistor R4 is a current limiting resistor.
  • the bus processing devices 60 shown in FIGS. 4-6 can be combined.
  • the bus processing device 60 may include: a first switching device 601 , a second switching device 602 , a power supply 603 , a resistor R1 , a resistor R2 , a diode D1 , a diode D2 , a resistor R3 and a resistor R4 .
  • the bus processing device 60 may include: a first switching device 601, a second switching device 602, a power supply 603, a resistor R1, a resistor R2, a diode D1, a diode D2, a capacitor C1 and a capacitor C2.
  • the bus processing device 60 may further include: a first switching device 601, a second switching device 602, a power supply 603, a resistor R1, a resistor R2, a diode D1, a diode D2, a capacitor C1, a capacitor C2, a resistor R3, and a resistor R4.
  • FIG. 7C the bus processing device 60 may further include: a first switching device 601, a second switching device 602, a power supply 603, a resistor R1, a resistor R2, a diode D1, a diode D2, a capacitor C1, a capacitor C2, a resistor R3, and a resistor R4.
  • the bus processing device 60 may further include: a first switching device 601, a second switching device 602, a power supply 603, a resistor R1, a resistor R2, a capacitor C1, a capacitor C2, a resistor R3 and a resistor R4.
  • the connection relationship between devices in FIGS. 7A-7D can refer to the devices shown in FIGS. 3-6 , and details will not be repeated here.
  • the specific implementation manners of the first switching device 601 and the second switching device 602 in the bus processing device 60 shown in FIGS. 3-7D are introduced below through the bus processing device 60 shown in FIGS. 8-9 respectively.
  • the bus processing device 60 shown in FIG. 8 mainly introduces possible situation 1, that is, both the first switching device 601 and the second switching device 602 are triodes;
  • the bus processing device 60 shown in FIG. 9 mainly introduces possible situation 2, that is, both the first switching device 601 and the second switching device 602 are N-type MOSFETs.
  • the bus processing device 60 may include: a transistor Q1, a transistor Q2, a power supply 603, a resistor R1, a resistor R2, a diode D1, a diode D2, a capacitor C1, a capacitor C2, a resistor R3 and a resistor R4.
  • the base of the triode Q1 is connected to TX1, the emitter of the triode Q1 is connected to RX1, the collector of the triode Q1 is connected to TX2, and the collector of the triode Q1 can also be connected to the power supply 603 through the resistor R1; That is to say, the transistor Q1 can be the first switching device 601 in the bus processing device 60 shown in FIG. 3-FIG. 7D, and the transistor Q2 can be the second switching device 602 in the bus processing device 60 shown in FIG. 3-FIG. 7D.
  • connection relationship between the diode D1, the diode D2, the capacitor C1, the capacitor C2, the resistor R3 and the resistor R4, and the transistor Q1 and the transistor Q2 can refer to the connection relationship between the diode D1, the diode D2, the capacitor C1, the capacitor C2, the resistor R3 and the resistor R4 and the first switching device 601 and the second switching device 602 in the bus processing device 60 shown in FIGS.
  • TX1, TX2, RX1 and RX2 can all be connected to a power supply device.
  • the power supply device may be a power supply (for example, a DC power supply such as a storage battery or a lithium battery).
  • TX1 is connected to the power supply through the resistor R3, and TX2 can be connected to the power supply through the resistor R4.
  • RX1 and RX2 are respectively connected to the power supply.
  • the power supply connected to TX1 and RX1 may be the power supply for the first transceiver 20 ; the power supply connected to TX2 and RX2 may be the power supply for the second transceiver 40 .
  • the power supply connected to TX1 and TX2 may also be the power supply for the isolation device 30 . In this way, when there is no input signal, the levels of TX1, TX2, RX1, and RX2 are 1.
  • the levels of TX1 , RX1 , TX2 , and RX1 are not at 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected. This will be described in detail below.
  • the level of TX1 is 1, the level of RX1 is 0, and the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit a signal to TX2 through the transistor Q1, therefore, it is necessary to judge the conduction of the transistor Q1. Since the level of TX1 is higher than the level of RX1, the transistor Q1 is turned on; at this time, the level of the collector of the transistor Q1 is the same as that of the emitter, that is, the level of RX1 is the same as that of TX2, so the level of TX2 is 0.
  • RX2 receives the signal from TX2, so that the level of RX2 is the same as that of TX2, so the level of RX2 is 0.
  • RX2 needs to transmit a signal to TX1 through the transistor Q2, therefore, it is necessary to judge the conduction of the transistor Q2. Since the levels of RX2 and TX2 are both 0, the transistor Q2 is cut off. When the transistor Q2 is cut off, it is equivalent to a high impedance, which can block the path between RX2 and TX1. Since TX1 is connected to a power supply device, the level of TX1 is 1. In this way, the level of RX1 is 0, the level of TX2 is 0, the level of RX2 is 0, and the level of TX1 is 1.
  • the first CAN bus 10 can also send a recessive level signal (that is, a signal with a sending level of 1).
  • a recessive level signal that is, a signal with a sending level of 1.
  • the level of RX1 is 1
  • the level of TX1 is 1
  • the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit a signal to TX2 through the transistor Q1, therefore, it is necessary to judge the conduction of the transistor Q1. Since the level of RX1 is the same as that of TX1, the transistor Q1 is cut off. When the transistor Q1 is cut off, it is equivalent to a high impedance, which can block the path between RX1 and TX2. Since TX2 is connected to a power supply device, the level of TX2 is 1.
  • the level of RX2 is the same as that of TX2, therefore, the level of RX2 is 1.
  • RX2 needs to transmit a signal to TX1 through the transistor Q2, therefore, it is necessary to judge the conduction of the transistor Q2. Since the level of RX2 is equal to the level of TX2, the transistor Q2 is cut off. When the transistor Q2 is cut off, it is equivalent to a high impedance, which can block the path between RX2 and TX1. Since TX1 is connected to a power supply device, the level of TX1 is 1. In this way, the level of RX1 is 1, the level of TX2 is 1, the level of RX2 is 1, and the level of TX1 is 1.
  • the second CAN bus 50 sends a signal (that is, the state of the second CAN bus 50 is dominant), the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are different from 0 at the same time, so that the self-locking phenomenon can be avoided when the CAN bus is connected.
  • the level of RX1 is 1, and the level of TX1 is 1.
  • the level of TX2 is 1
  • the level of RX2 is 1
  • the level of TX1 is 1. Therefore, by the device shown in FIG. 8, when the states of the first CAN bus 10 and the second CAN bus 50 are both idle, the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are different from 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected.
  • both the first switching device 601 and the second switching device 602 are N-type MOSFETs.
  • the bus processing device 60 may include: N-type MOSFET M1, N-type MOSFET M2, power supply 603, resistor R1, resistor R2, diode D1, diode D2, capacitor C1, capacitor C2, resistor R3 and resistor R4.
  • the gate of N-type MOSFET M1 is connected to TX1, the source of N-type MOSFET M1 is connected to RX1, the drain of N-type MOSFET M1 is connected to TX2, and the drain of N-type MOSFET M1 can also be connected to the power supply 603 through resistor R1; or, the gate of N-type MOSFET M1 is connected to TX1, the drain of N-type MOSFET M1 is connected to RX1, and the drain of N-type MOSFET M1
  • the source of the N-type MOSFET M1 is connected to TX2, and the source of the N-type MOSFET M1 can also be connected to the power supply 603 through the resistor R1. That is to say, the N-type MOSFET M1 can be the first switching device 601 in the bus processing device 60 shown in FIG. 3-FIG. 7D.
  • the gate of N-type MOSFET M2 is connected to TX2, the source of N-type MOSFET M2 is connected to RX2, the drain of N-type MOSFET M2 is connected to TX1, and the drain of N-type MOSFET M2 can also be connected to power supply 603 through resistor R2; or, the gate of N-type MOSFET M2 is connected to TX2, the drain of N-type MOSFET M2 is connected to RX2, and the source of N-type MOSFET M2 The pole is connected to TX1, and the source of the N-type MOSFET M2 can also be connected to the power supply 603 through the resistor R2. That is to say, the N-type MOSFET M2 can be the second switching device 602 in the bus processing device 60 shown in FIG. 3-FIG. 7D.
  • connection relationship between the diode D1, the diode D2, the capacitor C1, the capacitor C2, the resistor R3, and the resistor R4, and the N-type MOSFET M1 and the N-type MOSFET M2 can refer to the connection relationship between the diode D1, the diode D2, the capacitor C1, the capacitor C2, the resistor R3, and the resistor R4, and the first switching device 601 and the second switching device 602 in the bus processing device 60 shown in FIGS.
  • the levels of TX1 , RX1 , TX2 , and RX1 are not 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected. This will be described in detail below.
  • the level of TX1 is 1, the level of RX1 is 0, and the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit signals to TX2 through N-type MOSFET M1, therefore, it is necessary to judge the conduction of N-type MOSFET M1. Since the level of TX1 is 1, the N-type MOSFET M1 is turned on; at this time, the level of the source of the N-type MOSFET M1 is the same as that of the drain, and the level of RX1 is the same as that of TX2, so the level of TX2 is 0.
  • RX2 receives the signal from TX2, so that the level of RX2 is the same as that of TX2, so the level of RX2 is 0.
  • RX2 needs to transmit signals to TX1 through N-type MOSFET M2, therefore, it is necessary to judge the conduction of N-type MOSFET M2. Since the level of TX2 is 0, the N-type MOSFET M2 is not turned on, thus blocking the path between RX2 and TX1. Since TX1 is connected to a power supply device, the level of TX1 is 1. In this way, the level of RX1 is 0, the level of TX2 is 0, the level of RX2 is 0, and the level of TX1 is 1.
  • the first CAN bus 10 can also send a recessive level signal (that is, a signal with a sending level of 1).
  • a recessive level signal that is, a signal with a sending level of 1.
  • the level of RX1 is 1
  • the level of TX1 is 1
  • the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit signals to TX2 through N-type MOSFET M1, therefore, it is necessary to judge the conduction of N-type MOSFET M1. Since the level of TX1 is 1, the N-type MOSFET M1 is turned on; at this time, the level of the source of the N-type MOSFET M1 is the same as the level of the drain, that is, the level of RX1 is the same as that of TX2, so the level of TX2 is 1.
  • the level of RX2 is the same as that of TX2, therefore, the level of RX2 is 1.
  • RX2 needs to transmit signals to TX1 through N-type MOSFET M2, therefore, it is necessary to judge the conduction of N-type MOSFET M2. Since the level of TX2 is 1, the N-type MOSFET M2 is turned on; at this time, the level of the source of the N-type MOSFET M2 is the same as the level of the drain, that is, the level of RX2 is the same as that of TX1, so the level of TX1 is 1. In this way, the level of RX1 is 1, the level of TX2 is 1, the level of RX2 is 1, and the level of TX1 is 1.
  • the level of RX1 is 1, and the level of TX1 is 1.
  • the level of RX1 is 1, the level of TX2 is 1, the level of RX2 is 1, and the level of TX1 is 1. Therefore, by means of the device shown in FIG. 9, when the states of the first CAN bus 10 and the second CAN bus 50 are both idle, the levels of TX1, RX1, TX2, and RX1 are different from 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected.
  • FIG. 10 shows another possible structure of the bus processing device 60 provided by the embodiment of the present application.
  • the bus processing device 60 includes: a tri-state gate U10, a tri-state gate U12, a NOT gate U11, a NOT gate U13, a power supply 603, a resistor R5 and a resistor R6.
  • the output terminal of the tri-state gate U10 can be connected to the power supply 603 through the resistor R5; thus, the power supply 603 can supply power for the tri-state gate U10. And due to the existence of the resistor 5, the current passing through the tri-state gate U10 can be limited to avoid damage to the tri-state gate U10.
  • the output end of the tri-state gate U12 can be connected to the power supply 603 through the resistor R6; thus, the power supply 603 can supply power to the tri-state gate U12. And due to the existence of the resistor 6, the current passing through the tri-state gate U12 can be limited to avoid damage to the tri-state gate U12.
  • the power source 603 is a DC power source such as a storage battery or a lithium battery; the resistance value of the resistor R5 and/or the resistor R6 is 1 kilohm.
  • the input end of the tri-state gate U10 is connected to RX1, the output end of the tri-state gate U10 is connected to TX2; the input end of the tri-state gate U12 is connected to RX2, and the output end of the tri-state gate U12 is connected to TX1.
  • the input terminal of the NOT gate U11 is connected to TX1, and the output terminal of the NOT gate U11 is connected to the output control terminal of the tri-state gate U10, that is, the level of TX1 can be used as the output control of the tri-state gate U10 after being converted by the NOT gate U11.
  • the input terminal of the NOT gate U13 is connected to TX2, and the output terminal of the NOT gate U13 is connected to the output control terminal of the tri-state gate U12, that is, the level of TX2 can be used as the output control of the tri-state gate U11 after being converted by the NOT gate U13.
  • TX1, TX2, RX1 and RX2 can all be connected to a power supply device.
  • the power supply device may be a power supply (for example, a DC power supply such as a storage battery or a lithium battery).
  • the power supply connected to TX1 and RX1 may be the power supply for the first transceiver 20 ; the power supply connected to TX2 and RX2 may be the power supply for the second transceiver 40 .
  • the power supply connected to TX1 and TX2 may also be the power supply for the isolation device 30 . In this way, when there is no input signal, the levels of TX1, TX2, RX1, and RX2 are 1.
  • both the tri-state gate U10 and the tri-state gate U12 are low-level enabled tri-state gates.
  • the tri-state gate U10 and the tri-state gate U12 may both be HC125 type tri-state gates, wherein the HC125 type tri-state gate is a low-level enabled tri-state gate.
  • both the tri-state gate U10 and the tri-state gate U12 are high-level enabled tri-state gates.
  • both the tri-state gate U10 and the tri-state gate U12 may include: a HC125 type tri-state gate and a NOT gate, wherein the output control terminal of the HC125 tri-state gate is connected to the output terminal of the NOT gate.
  • the NOT gate U11 and/or the NOT gate U13 are LS04 type NOT gates.
  • the levels of TX1 , RX1 , TX2 , and RX1 are not at 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected. This will be described in detail below.
  • the level of RX1 is 0, the level of TX2 is 0, the level of RX2 is 0, and the level of TX1 is 1 (specific content can refer to the content of the invention, and will not be repeated here).
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • the first CAN bus 10 can also send a recessive level signal (that is, a signal with a sending level of 1).
  • a recessive level signal that is, a signal with a sending level of 1.
  • the level of RX1 is 1
  • the level of TX1 is 1
  • the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit a signal to TX2 through the tri-state gate U10, therefore, it is necessary to judge the relationship between the input terminal and the output terminal of the tri-state gate U10.
  • the level 1 of TX1 becomes level 0 through the NOT gate U11; when the level of the output control terminal of the tri-state gate U10 is 0, the level of the output terminal of the tri-state gate U10 is the same as the level of the input terminal of the tri-state gate U10, so the level of TX2 is the same as the level of RX1, both are 1.
  • the level of RX2 is the same as that of TX2, therefore, the level of RX2 is 1.
  • RX2 needs to transmit signals to TX1 through the tri-state gate U12, therefore, it is necessary to judge the relationship between the input terminal and the output terminal of the tri-state gate U12.
  • the level 1 of TX2 becomes 0 through the NOT gate U13; the level of the output control terminal of the tri-state gate U12 is 0, and the level of the output terminal of the tri-state gate U12 is the same as the level of the input terminal of the tri-state gate U12. Therefore, the level of TX1 connected to the output terminal of U7 is 1. In this way, the level of RX1 is 1, the level of TX2 is 1, the level of RX2 is 1, and the level of TX1 is 1.
  • the second CAN bus 50 sends a signal (that is, the state of the second CAN bus 50 is dominant), the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so that the self-locking phenomenon can be avoided when the CAN bus is connected.
  • the level of RX1 is 1, and the level of TX1 is 1.
  • the level of TX2 is 1
  • the level of RX2 is 1
  • the level of TX1 is 1. Therefore, through the device shown in Figure 10, when the states of the first CAN bus 10 and the second CAN bus 50 are both idle, the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are different from 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected.
  • the level of RX1 is 0, the level of TX2 is 1, the level of RX2 is 1, and the level of TX1 is 1 (specific content can refer to the content of the invention, and will not be repeated here).
  • the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so as to avoid the self-locking phenomenon when the CAN bus is connected.
  • the first CAN bus 10 can also send a recessive level signal (that is, a signal with a sending level of 1).
  • a recessive level signal that is, a signal with a sending level of 1.
  • the level of RX1 is 1
  • the level of TX1 is 1
  • the transmission direction of the signal is RX1->TX2->RX2->TX1.
  • RX1 needs to transmit a signal to TX2 through the tri-state gate U10, therefore, it is necessary to judge the relationship between the input terminal and the output terminal of the tri-state gate U10.
  • the level 1 of TX1 becomes level 0 through the NOT gate U11; when the level of the output control terminal of the tri-state gate U10 is 0, the output terminal of the tri-state gate U10 is high impedance, which can block the path between RX1 and TX2.
  • TX2 Since TX2 is connected to a power supply device, the level of TX2 is 1. RX2 receives the signal from TX2, so that the level of RX2 is the same as the level of TX2, therefore, the level of RX2 is 1. RX2 needs to transmit signals to TX1 through the tri-state gate U12, therefore, it is necessary to judge the relationship between the input terminal and the output terminal of the tri-state gate U12. The level 1 of TX2 becomes 0 through the NOT gate U13; when the level of the output control terminal of the tri-state gate U12 is 0, the output terminal of the tri-state gate U12 is high impedance, blocking the path between RX2 and TX1. Since TX1 is connected to a power supply device, the level of TX1 is 1. In this way, the level of RX1 is 1, the level of TX2 is 1, the level of RX2 is 1, and the level of TX1 is 1.
  • the second CAN bus 50 sends a signal (that is, the state of the second CAN bus 50 is dominant), the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are not 0 at the same time, so that the self-locking phenomenon can be avoided when the CAN bus is connected.
  • the level of RX1 is 1, and the level of TX1 is 1.
  • the level of TX2 is 1
  • the level of RX2 is 1
  • the level of TX1 is 1. Therefore, through the device shown in Figure 10, when the states of the first CAN bus 10 and the second CAN bus 50 are both idle, the level of TX1, the level of RX1, the level of TX2, and the level of RX1 are different from 0 at the same time, thereby avoiding the self-locking phenomenon when the CAN bus is connected.
  • FIG. 11 shows a possible architecture of the bus processing system 70.
  • the bus processing system 70 includes: a first transceiver 20, a second transceiver 40, and any of the bus processing devices 60; wherein, the connection relationship between the first transceiver 20, the second transceiver 40 and the bus processing device 60 can refer to the above-mentioned embodiments, and will not be repeated here.
  • the bus processing system 70 can realize the effects of any of the bus processing devices 60 described above, which will not be repeated here.

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Small-Scale Networks (AREA)
  • Dc Digital Transmission (AREA)

Abstract

La présente invention concerne un appareil et un système de traitement de bus. L'appareil comprend : un premier dispositif de commutation, un second dispositif de commutation, une alimentation électrique, une première résistance et une seconde résistance. Une électrode de commande du premier dispositif de commutation est connectée à une extrémité d'émission (c'est-à-dire, TX1) d'un premier émetteur-récepteur, une première électrode est connectée à une extrémité de réception (c'est-à-dire, RX1) du premier émetteur-récepteur, et une seconde électrode est connectée à une extrémité d'émission (c'est-à-dire, TX2) d'un second émetteur-récepteur et est connectée à l'alimentation électrique au moyen de la première résistance. Une électrode de commande du second dispositif de commutation est connectée à TX2, une première électrode est connectée à une extrémité de réception (c'est-à-dire, RX2) du second émetteur-récepteur, et une seconde électrode est connectée à TX1 et est connectée à l'alimentation électrique au moyen de la seconde résistance. Le premier dispositif de commutation est utilisé pour : déconnecter un chemin entre RX1 et TX2 lorsque le niveau de TX1 est un niveau bas. Le second dispositif de commutation est utilisé pour : déconnecter un chemin entre RX2 et TX1 lorsque le niveau de TX2 est un niveau bas. Par conséquent, un phénomène d'auto-verrouillage durant une connexion à un bus CAN peut être évité.
PCT/CN2022/072595 2022-01-18 2022-01-18 Appareil et système de traitement de bus WO2023137593A1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
PCT/CN2022/072595 WO2023137593A1 (fr) 2022-01-18 2022-01-18 Appareil et système de traitement de bus
CN202280005473.3A CN116783870A (zh) 2022-01-18 2022-01-18 一种总线处理装置及系统

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2022/072595 WO2023137593A1 (fr) 2022-01-18 2022-01-18 Appareil et système de traitement de bus

Publications (1)

Publication Number Publication Date
WO2023137593A1 true WO2023137593A1 (fr) 2023-07-27

Family

ID=87347585

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2022/072595 WO2023137593A1 (fr) 2022-01-18 2022-01-18 Appareil et système de traitement de bus

Country Status (2)

Country Link
CN (1) CN116783870A (fr)
WO (1) WO2023137593A1 (fr)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5809077A (en) * 1996-01-30 1998-09-15 Mercedes Benz Ag Circuit for signal-transmitting connection of data networks
EP1304837A1 (fr) * 2001-10-22 2003-04-23 Renault Coupleur logique dans un réseau de communication
CN1417984A (zh) * 2001-11-05 2003-05-14 清华同方股份有限公司 基于两线两态通讯总线系统的集线器
WO2003073685A1 (fr) * 2002-02-28 2003-09-04 Siemens Mobile Communications S.P.A. Interconnexion entre des bus de reseaux commandes au moyen de circuits anti-verrouillage
CN103220199A (zh) * 2013-04-28 2013-07-24 国电南瑞科技股份有限公司 Can总线多路隔离的集线方法

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5809077A (en) * 1996-01-30 1998-09-15 Mercedes Benz Ag Circuit for signal-transmitting connection of data networks
EP1304837A1 (fr) * 2001-10-22 2003-04-23 Renault Coupleur logique dans un réseau de communication
CN1417984A (zh) * 2001-11-05 2003-05-14 清华同方股份有限公司 基于两线两态通讯总线系统的集线器
WO2003073685A1 (fr) * 2002-02-28 2003-09-04 Siemens Mobile Communications S.P.A. Interconnexion entre des bus de reseaux commandes au moyen de circuits anti-verrouillage
CN103220199A (zh) * 2013-04-28 2013-07-24 国电南瑞科技股份有限公司 Can总线多路隔离的集线方法

Also Published As

Publication number Publication date
CN116783870A (zh) 2023-09-19

Similar Documents

Publication Publication Date Title
CN109347713B (zh) 双向总线系统和操作双向总线的方法
EP3295318B1 (fr) Appareil et procédés pour fournir une interface frontale bidirectionnelle reconfigurable
US8994443B2 (en) Bidirectional switch and switch circuit using the bidirectional switch
US8644791B2 (en) Communications module apparatus, integrated circuit and method of communicating data
CN105471687A (zh) 控制器区域网络总线驱动器及用于控制所述驱动器的方法
US20180366966A1 (en) Intelligent switch system and control method
US20130051435A1 (en) System, method and device for providing network communications
WO2018036291A1 (fr) Circuit de charge pour chargeur, circuit de charge pour terminal mobile, chargeur et terminal mobile
WO2023137593A1 (fr) Appareil et système de traitement de bus
WO2022156269A1 (fr) Système de distribution d'énergie et système de serveur
CN104901813A (zh) 供电装置及供电系统
CN103049410A (zh) 服务器及其串口切换电路
US10622803B2 (en) High side switch protection for power over coaxial cable systems
CN110970671B (zh) 一种电池管理单元、电池系统及机动车
CN204314873U (zh) 一种i2c隔离电路及i2c总线系统
CN106326174A (zh) 一种两线通信电路
CN210351199U (zh) Poe的自适应供电装置
CN211826943U (zh) 一种通讯控制电路及装置
WO2019100280A1 (fr) Circuit de réception d'énergie
CN213402972U (zh) 一种电平转换电路及用电设备
CN116743532B (zh) 一种振铃抑制电路及电子设备
CN220064804U (zh) 一种单线控制的rs485-rs232切换电路
CN220108002U (zh) 一种轨道交通专用pse供电设备
CN116054810B (zh) 电平转换电路和电子设备
CN216530557U (zh) 供电电路及电子设备

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 202280005473.3

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22921042

Country of ref document: EP

Kind code of ref document: A1