WO2020199705A1 - Bidirectional power device - Google Patents
Bidirectional power device Download PDFInfo
- Publication number
- WO2020199705A1 WO2020199705A1 PCT/CN2020/070760 CN2020070760W WO2020199705A1 WO 2020199705 A1 WO2020199705 A1 WO 2020199705A1 CN 2020070760 W CN2020070760 W CN 2020070760W WO 2020199705 A1 WO2020199705 A1 WO 2020199705A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- power device
- bidirectional power
- semiconductor layer
- gate
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/608—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having non-planar bodies, e.g. having recessed gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/611—Insulated-gate field-effect transistors [IGFET] having multiple independently-addressable gate electrodes influencing the same channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/378—Contact regions to the substrate regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
Definitions
- the present disclosure relates to the technical field of semiconductor manufacturing, and in particular to a bidirectional power device.
- Power devices are mainly used in high-power power supply circuits and control circuits, such as switching elements or rectifying elements.
- power devices doped regions of different doping types form a PN junction, thereby realizing the function of a diode or a transistor.
- Power devices usually need to carry large currents at high voltages in applications.
- power devices need to have a high breakdown voltage.
- the power device needs to have low on-resistance.
- charging and discharging are often involved, and the current flow direction is different during the charging and discharging process, which requires the power device to have the function of bidirectional conduction.
- the bidirectional power device includes a substrate and a first output pole and a second output pole located on the substrate.
- the substrate is a P-type substrate or a P-type epitaxial or P-type doped well region; the two output electrodes are respectively composed of a lightly doped N- region and a heavily doped N+ region in the lightly doped N- region.
- the withstand voltage characteristics and on-resistance of bidirectional power devices are a pair of contradictory parameters.
- the impurity concentration of the lightly doped N-region can be reduced, the breakdown voltage can be increased, and better withstand voltage characteristics can be obtained.
- the on-resistance increases, thereby increasing the power consumption.
- the purpose of the present disclosure is to provide a bidirectional power device, in which the channel region is adjacent to the control gate at the lower part of the trench, and the channel length is controlled by the width of the trench to reduce on-resistance.
- the bidirectional power device further includes: a shielding gate located on the upper part of the trench.
- the bidirectional power device further includes: an isolation layer located between the control gate and the shielding gate.
- the length of the shielding grid is 0.6-1.2um.
- control gate and the shield gate are in contact with each other.
- the length of the shielding grid is 0.4-0.8um.
- the bidirectional power device further includes: a shielding dielectric layer located on the sidewall of the trench, and the shielding gate and the semiconductor layer are separated by the shielding dielectric layer.
- the thickness of the shielding dielectric layer is 0.1-0.25um.
- the thickness of the shielding dielectric layer is greater than or equal to the thickness of the gate dielectric layer.
- the width of the control gate is greater than the width of the shield gate.
- the bidirectional power device further includes: a source region and a drain region located in the semiconductor layer and adjacent to the shielding gate, the source region and the drain region extending from the first surface of the semiconductor layer to the same The control gates overlap.
- the length of the source region and the drain region is greater than the sum of the lengths of the shielding gate and the isolation layer, and less than the sum of the lengths of the shielding gate, the isolation layer and the control gate.
- the bidirectional power device further includes: a voltage dividing dielectric layer located on the upper part of the trench.
- the bidirectional power device further includes: a source region and a drain region located in the semiconductor layer and adjacent to the voltage dividing dielectric layer, the source region and the drain region extending from the first surface of the semiconductor layer to Overlap with the control gate.
- the length of the pressure dividing medium layer is greater than 0.3um.
- the length of the source region and the drain region is greater than the length of the voltage dividing dielectric layer and smaller than the length of the voltage dividing dielectric layer and the control gate.
- control gate extends from the first surface of the semiconductor layer to the lower part of the trench.
- the bidirectional power device further includes: a source region and a drain region located in the semiconductor layer and adjacent to the control gate, the source region and the drain region extending from the first surface of the semiconductor layer to the trench The control gates at the lower part of the groove overlap.
- the length of the source region and the drain region extending in the semiconductor layer is 0.5-1.5um.
- the length of the groove is 1.2-2.2um, and the width is 0.1-0.6um.
- the doping type of the semiconductor layer is a first doping type
- the doping type of the source and drain regions is a second doping type
- the doping type of the channel region is a first doping Type or second doping type, the first doping type and the second doping type are opposite.
- the semiconductor layer is selected from one of the semiconductor substrate itself, an epitaxial layer formed on the semiconductor substrate, or a well region implanted in the semiconductor substrate.
- the bidirectional power device further includes: a first contact that contacts the source region to form a first output electrode; a second contact that contacts the drain region to form a second output electrode; and a third contact , In contact with the semiconductor layer to form a substrate electrode; and a fourth contact, in contact with the control gate to form a gate electrode.
- the bidirectional power device further includes: a first lead region located in the source region, wherein the doping concentration of the first lead region is greater than the doping concentration of the source region; and the covering dielectric layer is located in the source region.
- a first contact hole extending through the cover dielectric layer to the source region; the first contact contacting the source region through the first contact hole and the first lead region.
- the bidirectional power device further includes: a second lead region located in the drain region, wherein the doping concentration of the second lead region is greater than the doping concentration of the drain region; and the second contact hole penetrates the drain region.
- the cover dielectric layer extends to the drain region; the second contact is in contact with the drain region through a second contact hole and a second lead region.
- the bidirectional power device further includes: a third lead region located in the semiconductor layer and close to the first surface of the semiconductor layer, wherein the doping concentration of the third lead region is greater than that of the semiconductor layer. Impurity concentration; a third contact hole extending through the cover dielectric layer to the semiconductor layer; the third contact is in contact with the semiconductor layer through a third contact hole and a third lead region.
- the bidirectional power device further includes: a fourth contact hole extending through the cover dielectric layer to the control gate.
- the third contact is located on the second surface of the semiconductor layer.
- the bidirectional power device further includes: a wiring layer, the wiring layer includes a first wiring to a fourth wiring, and the first output electrode, the second output electrode, the substrate electrode and The gate electrode is electrically connected.
- the bidirectional power device further includes: a plurality of metal solder balls located on the wiring layer and electrically connected to the first output electrode, the second output electrode, the substrate electrode and the gate electrode through the wiring layer.
- the fourth contact is also electrically connected to the shielding gate.
- the shielding gate is electrically connected to the semiconductor layer or the control gate.
- the substrate electrode is electrically connected to one of the first output electrode and the second output electrode to realize bidirectional selection of the current direction.
- a bidirectional power device including a plurality of cell structures, the cell structure being the bidirectional power device described above, and source regions in the plurality of cell structures are electrically connected together, The drain regions in the multiple cell structures are electrically connected together.
- the channel region is adjacent to the control gate located below the trench, and the channel length can be reduced by reducing the width of the trench, thereby reducing the channel resistance.
- a control gate and a shielding gate are respectively formed on the lower and upper parts of the trench, the control gate and the shielding gate are isolated from each other, the control gate and the semiconductor layer are separated by a gate dielectric layer, and the shielding gate is between the source region and the drain region Separated by a shielding dielectric layer, when the bidirectional power device is turned off, the shielding gate depletes the charge in the source and drain regions through the shielding dielectric layer to improve the voltage resistance characteristics of the device; when the bidirectional power device is turned on, multiple source and drain regions The region and the semiconductor layer provide a low-impedance conduction path.
- different threshold voltages can be achieved by adjusting the thickness of the shielding dielectric layer, the doping concentration of the source and drain regions, and the length of the shielding gate.
- a control gate and a shielding gate are respectively formed on the lower and upper parts of the trench, the control gate and the shielding gate are in contact with each other, the control gate and the semiconductor layer are separated by a gate dielectric layer, and the shielding gate is between the source region and the drain region Separated by a shielding dielectric layer, when the bidirectional power device is turned off, the shielding gate depletes the charge in the source and drain regions through the shielding dielectric layer to improve the withstand voltage characteristics of the device; when the bidirectional power device is turned on, the source and/or drain The region and the semiconductor layer provide a low-impedance conduction path.
- different threshold voltages can be achieved by adjusting the thickness of the shielding dielectric layer, the doping concentration of the source and drain regions, and the length of the shielding gate.
- a control gate and a voltage dividing dielectric layer are respectively formed on the lower part and the upper part of the trench, and the voltage dividing dielectric layer makes the control gate away from the source region and the drain region.
- the voltage-dividing dielectric layer has a higher dielectric constant and can withstand higher electric field strength than the semiconductor layer. As the thickness of the voltage-dividing dielectric layer increases, it bears the high voltage applied to the source and drain regions in the longitudinal direction, which improves the bidirectional Withstand voltage characteristics of power devices.
- different threshold voltages can be achieved by adjusting the thickness of the voltage dividing dielectric layer and the doping concentration of the source region and the drain region.
- the substrate electrode is electrically connected to one of the first output electrode and the second output electrode to realize bidirectional selection of the current direction.
- the substrate electrode is electrically connected to the first output electrode, current flows from the second output electrode to the first output electrode; when the substrate electrode is electrically connected to the second output electrode, Electric current flows from the first output electrode to the second output electrode.
- control gate in the trench extends from the first surface of the semiconductor layer to the lower part of the trench, and the source region and the drain region extend from the first surface of the semiconductor layer to overlap with the control gate under the trench.
- the extended length of the source region and the drain region is long, so that the source region and the drain region can bear the high voltage applied to the source region and the drain region in the longitudinal direction when the bidirectional power device is turned off, thereby improving the withstand voltage characteristics of the bidirectional power device.
- different threshold voltages can be achieved by adjusting the thickness of the gate dielectric layer and the doping concentration of the channel region.
- the substrate electrode, the first output electrode, the second output electrode, and the gate electrode of the bidirectional power device are drawn to the surface of the semiconductor substrate through the wiring layer, and metal solder balls are formed on the wiring layer. Due to the use of the ball planting process, the traditional package wire bonding is omitted, the parasitic inductance and parasitic resistance of the package are reduced, and the package resistance of the bidirectional power device is reduced; because there is no plastic encapsulation material, it makes heat dissipation easier and reduces Low power consumption improves the reliability and safety of bidirectional power devices.
- Fig. 1 shows a schematic circuit diagram of a bidirectional power device according to an embodiment of the present disclosure
- Fig. 5 shows a cross-sectional view of a plurality of cell structures of the first embodiment of the present disclosure
- Fig. 6 shows a top view of a bidirectional power device according to a second embodiment of the present disclosure
- Fig. 7 shows a cross-sectional view of a bidirectional power device according to a third embodiment of the present disclosure
- FIG. 11 shows a cross-sectional view of a plurality of cell structures of the fourth embodiment of the present disclosure
- Fig. 12 shows a cross-sectional view of a bidirectional power device according to a fifth embodiment of the present disclosure
- FIG. 13-15 respectively show a cross-sectional view and a top view of different cross-sections of a bidirectional power device according to a sixth embodiment of the present disclosure
- FIG. 16 shows a cross-sectional view of a plurality of cell structures of the sixth embodiment of the present disclosure
- FIG. 21 shows a cross-sectional view of a multiple cell structure of the eighth embodiment of the present disclosure.
- Fig. 26 shows a top view of a bidirectional power device according to a ninth embodiment of the present disclosure
- FIG. 27 shows a schematic diagram of package pins of a bidirectional power device according to a ninth embodiment of the present disclosure
- FIG. 28 shows a cross-sectional view of the bidirectional power device of the tenth embodiment of the present disclosure.
- Fig. 1 shows a schematic circuit diagram of a bidirectional power device provided by an embodiment of the present disclosure.
- the bidirectional power device is formed by a transistor and has a bidirectional conductor function.
- the bidirectional power device includes a substrate Sub, two output poles S1 and S2 located on the substrate Sub, and two parasitic body diodes D1 and D2.
- the bidirectional power device When the output pole S2 is shorted to the substrate Sub and a high voltage is applied to the gate G, the voltage is higher than the threshold voltage of the bidirectional power device, the bidirectional power device is turned on, and the current flows from the output pole S1 to the output pole S2; when the output pole S1 and The substrate Sub is short-circuited, and when a high voltage is applied to the gate G, the voltage is higher than the threshold voltage of the bidirectional power device, the bidirectional power device is turned on, and the current flows from the output pole S2 to the output pole S1; when the substrate Sub is connected to zero voltage, the gate G applies a low voltage, the voltage is lower than the threshold voltage, the bidirectional power device is cut off.
- the bidirectional power device is a trench device, which may be a metal oxide semiconductor field effect transistor (MOSFET), an IGBT device or a diode.
- MOSFET metal oxide semiconductor field effect transistor
- IGBT IGBT
- diode an N-type MOSFET
- the bidirectional power device shown in FIG. 2 only includes a longitudinal structural diagram of a cell structure, but in actual products, the number of cell structures can be one or more. 2 to 4, the bidirectional power device includes a semiconductor layer 10, a trench 20 located in the semiconductor layer 10, a gate dielectric layer 21 located on the sidewalls of the trench 20, and located in the trench 20 The lower control gate 22, the shield gate 23 located on the upper part of the trench 20, and the isolation layer 24 located between the control gate 22 and the shield gate 23.
- the semiconductor layer 10 is, for example, the semiconductor substrate itself, or an epitaxial layer formed on the semiconductor substrate, or a well region implanted in the semiconductor substrate.
- the doping concentration of the semiconductor layer 10 is 7E14 to 3E16 cm -3 .
- the semiconductor layer 10 is, for example, a silicon substrate, or an epitaxial layer formed on a silicon substrate, or a well region formed in a silicon substrate, the doping type is P-type, and the semiconductor layer 10 is doped with the silicon substrate Same type.
- the semiconductor layer 10 has opposite first and second surfaces.
- control gate 22 and the semiconductor layer 10 are separated by the gate dielectric layer 21.
- the thickness of the gate dielectric layer 21 is 200-1000 angstroms, that is, 0.02-0.1um, and the thickness of the shielding dielectric layer 25 is 1000-2500 angstroms, that is, 0.1-0.25um.
- the thickness of the shielding dielectric layer 25 is greater than or equal to the thickness of the gate dielectric layer 21.
- the width W1 of the control gate 22 is greater than the width W2 of the shield gate 23, and the length L1 of the control gate is smaller than the length L2 of the shield gate 23.
- the length L2 of the shielding grid 23 is 0.6-1.2um.
- a source region 31 and a drain region 32 with an N-type doping type extending in the longitudinal direction are formed in the semiconductor layer 10, wherein the source region 31 and the drain region 32 can be interchanged; and the adjacent regions are formed in the semiconductor layer 10
- the channel region 40 of the control gate 22 is described.
- the source region 31 and the drain region 32 extend from the first surface of the semiconductor layer 10 to overlap with the control gate 22.
- the length K of the source region 31 and the drain region 32 extending in the semiconductor layer 10 is greater than the length L2 of the shielding gate 23 extending in the semiconductor layer 10, preferably, larger than the shielding gate 23 and the isolation layer 24 extending in the semiconductor layer.
- the shielding gate 23 is separated from the source region 31 and/or the drain region 32 by a shielding dielectric layer 25.
- the shielding gate depletes the charge in the source and drain regions through the shielding dielectric layer to improve the withstand voltage characteristics of the device; when the bidirectional power device is turned on, the source and drain regions and the semiconductor layer provide low impedance conduction Pass path. Therefore, the thickness of the shielding dielectric layer, the doping concentration of the source and drain regions, and the length of the shielding gate can be adjusted to achieve different threshold voltages.
- the channel length can be reduced by reducing the width of the trench, thereby reducing the channel resistance.
- first lead region 311 and a second lead region 321 are formed in the source region 31 and the drain region 32.
- the doping type of the first lead region 311 is the same as the doping type of the source region 31, and the doping concentration of the first lead region 311 is greater than the doping concentration of the source region 31.
- the doping type of the second lead region 321 is the same as that of the drain region 32, and the doping concentration of the second lead region 321 is greater than the doping concentration of the drain region 32.
- a third lead region 101 is formed in the semiconductor layer 10, and the third lead region 101 is close to the first surface of the semiconductor layer 10.
- the doping type of the third lead region 101 is the same as that of the semiconductor layer 10.
- the doping types are the same, and the doping concentration of the third lead region 101 is greater than the doping concentration of the semiconductor layer 10.
- a cover dielectric layer 11 is formed on the first surface of the semiconductor layer 10 and a contact hole 50 penetrating the cover dielectric layer 11 is formed.
- the contact hole 50 includes a first contact hole 51, a second contact hole 52, and a third contact hole. Hole 53 and fourth contact hole 54.
- the first contact hole 51 is located on the source region 31 and extends through the cover dielectric layer 11 to the source region 31, and the second contact hole is located on the drain region 32 and penetrates the cover dielectric layer. 11 extends to the drain region 32.
- the third contact hole 53 is located on both sides of the trench 20 and extends through the cover dielectric layer 11 to the semiconductor layer 10.
- the fourth contact hole 54 is located on the trench 20 and extends through the cover dielectric layer 11 to the control gate 22 and/or the shield gate 23 in the trench 20.
- the cover dielectric layer 11 may be undoped silicon glass (USG) and boron-phosphorus doped silicon glass (BPSG).
- USG undoped silicon glass
- BPSG boron-phosphorus doped silicon glass
- a metal layer 60 is deposited on the cover dielectric layer 11, and the metal layer 60 fills the first contact hole 51 to the fourth contact hole 54 to form the first contact 61 to the fourth contact 64, respectively.
- the first contact 61 contacts the source region 31 through the first contact hole 51 and the first lead region 311 to form the first output electrode S1
- the second contact 62 contacts the source region 31 through the second contact hole 52 and the second lead region 321.
- the drain region 32 contacts to form the second output electrode S2
- the third contact 63 contacts the semiconductor layer 10 through the third contact hole 53 and the third lead region 101 to form the substrate electrode Sub.
- the fourth contact 64 contacts the control gate 22 and/or the shield gate 23 via the fourth contact hole 54 to form a gate electrode.
- the fourth contact hole 54 includes a contact hole 54 a of the control gate 22 and a contact hole 54 b of the shield gate 23. In this embodiment, the control gate 22 and the shield gate 23 are connected together.
- the material of the metal layer 60 may be titanium, titanium nitride, aluminum copper, aluminum silicon copper, or aluminum silicon.
- one cell only includes three trenches, one source region and one drain region, but in actual products, the number of source regions 31 and drain regions 32 is more than one.
- the three trench structures are the first trench 20 a, the second trench 20 b, and the third trench 20 c.
- the first contact 61 leads the source region 31 to the surface of the semiconductor layer 10 to form a first output electrode S1
- the second contact 62 leads the drain region 32 to the surface of the semiconductor layer 10 to form a second output electrode S2
- the third contact 63 leads the semiconductor layer
- the layer 10 is drawn to form a substrate electrode Sub.
- the fourth contacts 64a and 64b lead the control gate 22 and the shielding gate 23 in the trench 20 to the surface of the semiconductor layer 10 to form a gate electrode G, wherein the control gate 22 and the shielding gate 23 are electrically connected Together.
- the first trench 20 a and the third trench 20 c are symmetrically arranged outside the source region 31 and the drain region 32.
- the first output electrode S1 and the second output electrode S2 are formed by leading the source region 31 and the drain region 32 to the surface of the semiconductor layer 10 respectively, and they can be interchanged.
- the current direction is realized For example, when the first output electrode S1 is connected to the substrate electrode Sub, the current flows from the second output electrode S2 to the first output electrode S1; when the second output electrode S2 is connected to the substrate electrode Sub, the current flows from the first An output electrode S1 flows to the second output electrode S2.
- the bidirectional power device When the voltage applied to the control gate 22 is less than the threshold voltage, the bidirectional power device is turned off. Since the control gate 22 and the shielding gate 23 are electrically connected together, the voltage applied to the shielding gate 23 is a low voltage at this time, and the first output electrode S1 and A high voltage is applied to the second output electrode S2 to form a voltage difference between the source region 31, the drain region 32 and the shield gate 23.
- FIG. 5 only shows a schematic diagram of two cell structures.
- a plurality of first contacts 61 are connected together to form a first output electrode S1
- a plurality of second contacts 62 are connected together to form a second output electrode S2 to improve the device performance Current capability.
- the current capability of the device can be improved.
- This embodiment uses basically the same technical solution as the first embodiment. The difference is that in the first embodiment, the control gate 22 and the shielding gate 23 are connected together, while in this embodiment, the shielding gate 23 and the semiconductor layer 10 Connected together, as shown in FIG. 6, the contact hole 54b of the shield grid 23 is connected with the contact hole 53 of the substrate electrode, so that the shield grid 23 and the substrate electrode Sub are electrically connected together.
- the remaining parts of the bidirectional power device are basically the same as those in the first embodiment, and the specific structure is not repeated here.
- the control gate 22 and the shielding gate 23 are connected together, and the shielding gate 23 overlaps with the source region 31 and the drain region 32, and there is a parasitic capacitance.
- the bidirectional power device When the voltage of the control gate 22 and the shielding gate 23 increases, the parasitic capacitance is charged, and the bidirectional power device is turned on; when the voltage of the control gate 22 and the shielding gate 2 decreases, the parasitic capacitance is discharged and the bidirectional power device is turned off.
- the bidirectional power device performs high-speed switching, the charging and discharging time of the parasitic capacitance will reduce the switching frequency, and the charging and discharging of the parasitic capacitance will generate additional power consumption.
- the shielding gate 23 and the semiconductor layer 10 are connected together.
- the voltage of the shielding gate 23 is fixed during the switching process of the device, which can avoid the charging and discharging of parasitic capacitance caused by the voltage change of the shielding gate 23, and can improve the bidirectional power
- the switching frequency of the device reduces power consumption. In some applications that require bidirectional power devices not only to have as low a resistance as possible, but also to have a small parasitic capacitance, they can be used as high-speed switching.
- This embodiment uses basically the same technical solution as the first embodiment.
- the third contact 63 is formed on the first surface of the semiconductor layer 10 through the third contact hole 53, the third The lead region 101 is in contact with the semiconductor layer 10 to form a substrate electrode Sub.
- the third contact 63 is formed on the second surface of the semiconductor layer 10, as shown in FIG. 7. Specifically, the bidirectional power device is formed on the substrate 1 with a higher doping concentration, and then the metal layer is evaporated on the back surface of the substrate 1 to form the third contact 63.
- the gate, substrate electrode, first output electrode, and second output electrode of the bidirectional power device are all drawn from the first surface of the semiconductor layer 10, which is suitable for chip scale packaging (CSP).
- CSP chip scale packaging
- the substrate electrode of the bidirectional power device is drawn from the second surface of the semiconductor layer 10, which can not only adapt to traditional device packaging forms (such as SOP8, DIP8), but also increase the heat dissipation capacity of the bidirectional power device.
- the remaining parts of the bidirectional power device are basically the same as those in the first embodiment, and the specific structure is not repeated here.
- FIG. 8-10 respectively show a cross-sectional view and a top view of a bidirectional power device according to a fourth embodiment of the present disclosure; among them, FIG. 8 is a cross-sectional view taken along line AA' in the top view shown in FIG. 10, and FIG. 9 is FIG. 10 A cross-sectional view taken along the line BB' in the top view shown.
- the bidirectional power device shown in FIG. 8 only includes a schematic diagram of the longitudinal structure of one cell, but in actual products, the number of cell structures can be one or more. See Figure 8-10,
- the bidirectional power device includes a semiconductor layer 10, a trench 20 located in the semiconductor layer 10, a gate dielectric layer 21 located on the sidewall of the trench 20, a control gate 22 located below the trench 20, The shield gate 23 on the upper part of the trench 20. Among them, the control gate 22 and the shield gate 23 are in contact with each other.
- the semiconductor layer 10 is, for example, the semiconductor substrate itself, or an epitaxial layer formed on the semiconductor substrate, or a well region implanted in the semiconductor substrate.
- the doping concentration of the semiconductor layer 10 is 7E14 to 3E16 cm -3 .
- the semiconductor layer 10 is, for example, a silicon substrate, or an epitaxial layer formed on a silicon substrate, or a well region formed in a silicon substrate, the doping type is P-type, and the semiconductor layer 10 is doped with the silicon substrate Same type.
- the semiconductor layer 10 has opposite first and second surfaces.
- control gate 22 and the semiconductor layer 10 are separated by the gate dielectric layer 21.
- the bidirectional power device further includes a shielding dielectric layer 25 on the sidewall of the trench 20, and the shielding gate 23 and the semiconductor layer 10 are separated by the shielding dielectric layer 25.
- the materials of the gate dielectric layer 21 and the shielding dielectric layer 25 may be silicon dioxide or silicon nitride or a composite structure of silicon dioxide and silicon nitride, and the materials of the two may be the same or different.
- a source region 31 and a drain region 32 with an N-type doping type extending in the longitudinal direction are formed in the semiconductor layer 10, wherein the source region 31 and the drain region 32 can be interchanged; and the adjacent regions are formed in the semiconductor layer 10
- the channel region 40 of the control gate 22 is described.
- the doping type of the semiconductor layer 10 is the first doping type
- the doping type of the source region 31 and the drain region 32 is the second doping type
- the doping type of the channel region 40 is The doping type is the first doping type or the second doping type, and the first doping type and the second doping type are opposite.
- the source region 31 and the drain region 32 extend from the first surface of the semiconductor layer 10 to overlap with the control gate 22.
- the length K of the source region 31 and the drain region 32 extending in the semiconductor layer 10 is greater than the length L2 of the shielding gate 23 extending in the semiconductor layer 10, but less than that of the shielding gate 23 and the control gate 22 extending in the semiconductor layer 10
- the shielding gate 23 is separated from the source region 31 and/or the drain region 32 by a shielding dielectric layer 25.
- the shielding gate depletes the charge in the source and drain regions through the shielding dielectric layer to improve the withstand voltage characteristics of the device; when the bidirectional power device is turned on, the source and drain regions and the semiconductor layer provide low impedance conduction Pass path. Therefore, the thickness of the shielding dielectric layer, the doping concentration of the source and drain regions, and the length of the shielding gate can be adjusted to achieve different threshold voltages.
- the channel length can be reduced by reducing the width of the trench, thereby reducing the channel resistance.
- first lead region 311 and a second lead region 321 are formed in the source region 31 and the drain region 32.
- the doping type of the first lead region 311 is the same as the doping type of the source region 31, and the doping concentration of the first lead region 311 is greater than the doping concentration of the source region 31.
- the doping type of the second lead region 321 is the same as that of the drain region 32, and the doping concentration of the second lead region 321 is greater than the doping concentration of the drain region 32.
- a third lead region 101 is formed in the semiconductor layer 10, and the third lead region 101 is close to the first surface of the semiconductor layer 10.
- the doping type of the third lead region 101 is the same as that of the semiconductor layer 10.
- the doping types are the same, and the doping concentration of the third lead region 101 is greater than the doping concentration of the semiconductor layer 10.
- a cover dielectric layer 11 is formed on the first surface of the semiconductor layer 10 and a contact hole 50 penetrating the cover dielectric layer 11 is formed.
- the contact hole 50 includes a first contact hole 51, a second contact hole 52, and a third contact hole. Hole 53 and fourth contact hole 54.
- the first contact hole 51 is located on the source region 31 and extends through the cover dielectric layer 11 to the source region 31, and the second contact hole is located on the drain region 32 and penetrates the cover dielectric layer. 11 extends to the drain region 32.
- the third contact hole 53 is located on both sides of the trench 20 and extends through the cover dielectric layer 11 to the semiconductor layer 10.
- the fourth contact hole 54 is located on the trench 20 and extends through the cover dielectric layer 11 to the control gate 22 and/or the shield gate 23 in the trench 20.
- the cover dielectric layer 11 may be undoped silicon glass (USG) and boron-phosphorus doped silicon glass (BPSG).
- USG undoped silicon glass
- BPSG boron-phosphorus doped silicon glass
- a metal layer 60 is deposited on the cover dielectric layer 11, and the metal layer 60 fills the first contact hole 51 to the fourth contact hole 54 to form the first contact 61 to the fourth contact 64, respectively.
- the first contact 61 contacts the source region 31 through the first contact hole 51 and the first lead region 311 to form the first output electrode S1
- the second contact 62 contacts the source region 31 through the second contact hole 52 and the second lead region 321.
- the drain region 32 contacts to form the second output electrode S2
- the third contact 63 contacts the semiconductor layer 10 through the third contact hole 53 and the third lead region 101 to form the substrate electrode Sub.
- the fourth contact 64 contacts the control gate 22 and/or the shield gate 23 via the fourth contact hole 54 to form a gate electrode.
- the material of the metal layer 60 may be titanium, titanium nitride, aluminum copper, aluminum silicon copper, or aluminum silicon.
- One cell in FIG. 8 only includes three trenches, one source region and one drain region, but in actual products, the number of source regions 31 and drain regions 32 is more than one.
- the three trench structures are the first trench 20 a, the second trench 20 b, and the third trench 20 c.
- the first contact 61 leads the source region 31 to the surface of the semiconductor layer 10 to form a first output electrode S1
- the second contact 62 leads the drain region 32 to the surface of the semiconductor layer 10 to form a second output electrode S2
- the third contact 63 leads the semiconductor layer
- the layer 10 is drawn to form a substrate electrode Sub
- the fourth contact 64 leads the control gate 22 and the shielding gate 23 to the surface of the semiconductor layer 10 to form a gate electrode G, wherein the control gate 22 and the shielding gate 23 are electrically connected together.
- the first trench 20 a and the third trench 20 c are symmetrically arranged outside the source region 31 and the drain region 32.
- the first output electrode S1 and the second output electrode S2 are formed by leading the source region 31 and the drain region 32 to the surface of the semiconductor layer 10 respectively, and they can be interchanged.
- the bidirectional power device When the voltage applied to the control gate 22 is greater than the threshold voltage, the bidirectional power device is turned on, and only the channel region of the second trench 20b between the source region 31 and the drain region 32 has current.
- the substrate electrode By selecting one of the output terminal electrodes and The substrate electrode is connected to realize the selection of the current direction. For example, when the first output electrode S1 is connected to the substrate electrode Sub, the current flows from the second output electrode S2 to the first output electrode S1; when the second output electrode S2 is connected to the substrate When the electrode Sub is connected, current flows from the first output electrode S1 to the second output electrode S2.
- the bidirectional power device When the voltage applied to the control gate 22 is less than the threshold voltage, the bidirectional power device is turned off. Since the control gate 22 and the shielding gate 23 are electrically connected together, the voltage applied to the shielding gate 23 is a low voltage at this time, and a high voltage is applied to the first output electrode S1 and the second output electrode S2, in the source region 31 and the drain region 32. A voltage difference is formed between and the shielding gate 23. The shielding gate 23 in the first trench 20a and the third trench 20c induces charges in the source region 31 and the source region 32 through the shielding dielectric layer 25.
- the thickness and material of the shielding dielectric layer 25 and the source region 31 and The impurity concentration of the drain region 32 finally completely depletes the source region and the drain region, achieving the purpose of improving the withstand voltage of the device.
- the impurity concentration of the source region 31 and the drain region 32 increases, the resistance of the device is also greatly reduced.
- FIG. 11 only shows a schematic diagram of two cell structures.
- a plurality of first contacts 61 are connected together to form a first output electrode S1
- a plurality of second contacts 62 are connected together to form a second output electrode S2 to improve the device performance.
- Current capability Alternatively, for other types of bidirectional power devices, by increasing the number of cells, that is, selecting two or more cell structures to connect in parallel, the current capability of the device can be improved.
- This embodiment uses basically the same technical solution as the fourth embodiment.
- the third contact 63 is formed on the first surface of the semiconductor layer 10 through the third contact hole 53, the third The lead region 101 is in contact with the semiconductor layer 10 to form a substrate electrode Sub.
- the third contact 63 is formed on the second surface of the semiconductor layer 10, as shown in FIG.
- the bidirectional power device is formed on the substrate 1 with a higher doping concentration, and then the metal layer is evaporated on the back surface of the substrate 1 to form the third contact 63.
- the gate, substrate electrode, first output electrode, and second output electrode of the bidirectional power device are all drawn from the first surface of the semiconductor layer 10, which is suitable for chip-scale packaging (CSP).
- CSP chip-scale packaging
- the substrate electrode of the bidirectional power device is drawn from the second surface of the semiconductor layer 10, which can not only adapt to traditional device packaging forms (such as SOP8, DIP8), but also increase the heat dissipation capacity of the bidirectional power device.
- the rest of the bidirectional power device is basically the same as in the fourth embodiment, and the specific structure is not repeated here.
- FIG. 13-15 respectively show a cross-sectional view and a top view of a bidirectional power device according to a sixth embodiment of the present disclosure; among them, FIG. 13 is a cross-sectional view taken along line AA' in the top view shown in FIG. 15, and FIG. 14 is FIG. 15. A cross-sectional view taken along the line BB' in the top view shown.
- the bidirectional power device shown in FIG. 13 only includes a schematic diagram of the longitudinal structure of one cell, but in actual products, the number of cell structures can be one or more. 13-15, the bidirectional power device includes a semiconductor layer 10, a trench 20 located in the semiconductor layer 10, a gate dielectric layer 21 located on the sidewall of the trench 20, and located in the trench 20 The lower control gate 22 and the voltage dividing dielectric layer 26 located on the upper part of the trench 20.
- the semiconductor layer 10 is, for example, the semiconductor substrate itself, or an epitaxial layer formed on the semiconductor substrate, or a well region implanted in the semiconductor substrate.
- the doping concentration of the semiconductor layer 10 is 7E14 to 3E16 cm -3 .
- the semiconductor layer 10 is, for example, a silicon substrate, or an epitaxial layer formed on a silicon substrate, or a well region formed in a silicon substrate, the doping type is P-type, and the semiconductor layer 10 is doped with the silicon substrate Same type.
- the semiconductor layer 10 has opposite first and second surfaces.
- control gate 22 and the semiconductor layer 10 are separated by the gate dielectric layer 21.
- the materials of the gate dielectric layer 21 and the voltage dividing dielectric layer 26 may be silicon dioxide or silicon nitride or a composite structure of silicon dioxide and silicon nitride, and the materials of the two may be the same or different.
- the thickness of the gate dielectric layer 21 is 200-1000 angstroms, and the length of the voltage dividing dielectric layer 26 is at least greater than 0.3um.
- a source region 31 and a drain region 32 with an N-type doping type extending in the longitudinal direction are formed in the semiconductor layer 10, wherein the source region 31 and the drain region 32 can be interchanged; and the adjacent regions are formed in the semiconductor layer 10
- the channel region 40 of the control gate 22 is described.
- the doping type of the semiconductor layer 10 is the first doping type
- the doping type of the source region 31 and the drain region 32 is the second doping type
- the doping type of the channel region 40 is The doping type is the first doping type or the second doping type, and the first doping type and the second doping type are opposite.
- the source region 31 and the drain region 32 extend from the first surface of the semiconductor layer 10 to overlap with the control gate 22.
- the length K of the source region 31 and the drain region 32 extending in the semiconductor layer 10 is greater than the length L4 of the voltage dividing dielectric layer 26 and smaller than the length of the voltage dividing dielectric layer 26 and the control gate 22 extending in the semiconductor layer 10
- the sum is L1+L4.
- the voltage dividing dielectric layer 26 keeps the control gate 22 away from the source region 31 and the drain region 32.
- the channel length can be reduced by reducing the width of the trench, thereby reducing the channel resistance.
- first lead region 311 and a second lead region 321 are formed in the source region 31 and the drain region 32.
- the doping type of the first lead region 311 is the same as the doping type of the source region 31, and the doping concentration of the first lead region 311 is greater than the doping concentration of the source region 31.
- the doping type of the second lead region 321 is the same as that of the drain region 32, and the doping concentration of the second lead region 321 is greater than the doping concentration of the drain region 32.
- a third lead region 101 is formed in the semiconductor layer 10, and the third lead region 101 is close to the first surface of the semiconductor layer 10.
- the doping type of the third lead region 101 is the same as that of the semiconductor layer 10.
- the doping types are the same, and the doping concentration of the third lead region 101 is greater than the doping concentration of the semiconductor layer 10.
- a cover dielectric layer 11 is formed on the first surface of the semiconductor layer 10 and a contact hole 50 penetrating the cover dielectric layer 11 is formed.
- the contact hole 50 includes a first contact hole 51, a second contact hole 52, and a third contact hole. Hole 53 and fourth contact hole 54.
- the first contact hole 51 is located on the source region 31 and extends through the cover dielectric layer 11 to the source region 31, and the second contact hole is located on the drain region 32 and penetrates the cover dielectric layer. 11 extends to the drain region 32.
- the third contact hole 53 is located on both sides of the trench 20 and extends through the cover dielectric layer 11 to the semiconductor layer 10.
- the cover dielectric layer 11 may be undoped silicon glass (USG) and boron-phosphorus doped silicon glass (BPSG).
- USG undoped silicon glass
- BPSG boron-phosphorus doped silicon glass
- a metal layer 60 is deposited on the cover dielectric layer 11, and the metal layer 60 fills the first contact hole 51 to the fourth contact hole 54 to form the first contact 61 to the fourth contact 64, respectively.
- the first contact 61 contacts the source region 31 through the first contact hole 51 and the first lead region 311 to form the first output electrode S1
- the second contact 62 contacts the source region 31 through the second contact hole 52 and the second lead region 321.
- the drain region 32 contacts to form the second output electrode S2
- the third contact 63 contacts the semiconductor layer 10 through the third contact hole 53 and the third lead region 101 to form the substrate electrode Sub.
- the fourth contact 64 contacts the control gate 22 via the fourth contact hole 54 to form a gate electrode.
- the material of the metal layer 60 may be titanium, titanium nitride, aluminum copper, aluminum silicon copper, or aluminum silicon.
- One cell in FIG. 13 only includes three trenches, one source region and one drain region, but in actual products, the number of source regions 31 and drain regions 32 is more than one. Take the example shown in Figure 13,
- the three trench structures are the first trench 20a, the second trench 20b, and the third trench 20c, respectively.
- the first contact 61 leads the source region 31 to the surface of the semiconductor layer 10 to form a first output electrode S1
- the second contact 62 leads the drain region 32 to the surface of the semiconductor layer 10 to form a second output electrode S2
- the third contact 63 leads the semiconductor layer
- the layer 10 is drawn to form a substrate electrode Sub
- the fourth contact 64 leads to the control gate 22 to the surface of the semiconductor layer 10 to form a gate electrode G.
- the first trench 20 a and the third trench 20 c are symmetrically arranged outside the source region 31 and the drain region 32.
- the first output electrode S1 and the second output electrode S2 are formed by leading the source region 31 and the drain region 32 to the surface of the semiconductor layer 10 respectively, and they can be interchanged.
- the bidirectional power device When the voltage applied to the control gate 22 is greater than the threshold voltage, the bidirectional power device is turned on, and current flows through the channel region in the second trench 20b.
- the current direction By selecting one of the output terminal electrodes to connect with the substrate electrode, the current direction is realized For example, when the first output electrode S1 is connected to the substrate electrode Sub, the current flows from the second output electrode S2 to the first output electrode S1; when the second output electrode S2 is connected to the substrate electrode Sub, the current flows from the first An output electrode S1 flows to the second output electrode S2.
- the bidirectional power device When the voltage applied to the control gate 22 is less than the threshold voltage, the bidirectional power device is turned off, a high voltage is applied to the first output electrode S1 and the second output electrode S2, and the voltage dividing medium in the first trench 20a and the third trench 20c
- the layer 26 can withstand a higher electric field intensity than the semiconductor layer. As the length of the voltage-dividing dielectric layer 26 increases, it bears the high voltage applied to the source region 31 and the drain region 32 and improves the withstand voltage characteristics of the bidirectional power device.
- FIG. 16 only shows a schematic diagram of two cell structures.
- a plurality of first contacts 61 are connected together to form a first output electrode S1
- a plurality of second contacts 62 are connected together to form a second output electrode S2 to improve the device performance.
- Current capability Alternatively, for other types of bidirectional power devices, by increasing the number of cells, that is, selecting two or more cell structures to connect in parallel, the current capability of the device can be improved.
- This embodiment uses basically the same technical solution as the sixth embodiment.
- the third contact 63 is formed on the first surface of the semiconductor layer 10 through the third contact hole 53, the third The lead region 101 is in contact with the semiconductor layer 10 to form a substrate electrode Sub.
- the third contact 63 is formed on the second surface of the semiconductor layer 10, as shown in FIG. 17.
- the bidirectional power device is formed on the substrate 1 with a higher doping concentration, and then the metal layer is evaporated on the back surface of the substrate 1 to form the third contact 63.
- the substrate electrode of the bidirectional power device is drawn from the second surface of the semiconductor layer 10, which can not only adapt to the traditional device packaging form (such as SOP8, DIP8), but also increase the heat dissipation capacity of the bidirectional power device.
- FIG. 18-20 respectively show a cross-sectional view and a top view of a bidirectional power device according to an eighth embodiment of the present disclosure; among them, FIG. 18 is a cross-sectional view taken along line AA' in the top view shown in FIG. 20, and FIG. 19 is FIG. 20 A cross-sectional view taken along the line BB' in the top view shown.
- the bidirectional power device shown in FIG. 18 only includes a schematic diagram of the longitudinal structure of one cell, but in actual products, the number of cell structures can be one or more.
- the bidirectional power device includes a semiconductor layer 10, a trench 20 located in the semiconductor layer 10, a gate dielectric layer 21 located on the sidewall of the trench 20, and the trench 20 Inside the control gate 22.
- the semiconductor layer 10 is, for example, the semiconductor substrate itself, or an epitaxial layer formed on the semiconductor substrate, or a well region implanted in the semiconductor substrate.
- the doping concentration of the semiconductor layer 10 is 7E14 to 3E16 cm -3 .
- the semiconductor layer 10 is, for example, a silicon substrate, or an epitaxial layer formed on a silicon substrate, or a well region formed in a silicon substrate, the doping type is P-type, and the semiconductor layer 10 is doped with the silicon substrate Same type.
- the semiconductor layer 10 has opposite first and second surfaces.
- the control gate 22 extends from the first surface of the semiconductor layer 10 to the lower part of the trench 20, and the control gate 22 and the semiconductor layer 10 are separated by the gate dielectric layer 21.
- the materials of the gate dielectric layer 21 and the voltage dividing dielectric layer 26 may be silicon dioxide or silicon nitride or a composite structure of silicon dioxide and silicon nitride, and the materials of the two may be the same or different.
- the groove 20 has a width of 0.1-0.6um and a length of 1.2-2.2um.
- a source region 31 and a drain region 32 with an N-type doping type extending in the longitudinal direction are formed in the semiconductor layer 10, wherein the source region 31 and the drain region 32 can be interchanged; and the adjacent regions are formed in the semiconductor layer 10
- the channel region 40 of the control gate 22 below the trench is formed in the semiconductor layer 10.
- the doping type of the semiconductor layer 10 is the first doping type
- the doping type of the source region 31 and the drain region 32 is the second doping type
- the doping type of the channel region 40 is The doping type is the first doping type or the second doping type, and the first doping type and the second doping type are opposite.
- the source region 31 and the drain region 32 extend from the first surface of the semiconductor layer 10 to overlap with the control gate 22 under the trench.
- the length of the source region 31 and the drain region 32 extending in the semiconductor layer 10 does not exceed the length of the trench 20 extending in the semiconductor layer 10.
- the length of the source region 31 and the drain region 32 extending in the semiconductor layer 10 is 0.5-1.5 um.
- the source region 31 and the drain region 32 on both sides of the trench 20 extend in the semiconductor layer for a longer length and overlap with the control gate 22 under the trench 20.
- the source region 31 and the drain region 32 can take over
- the high voltage applied to the source region 31 and the drain region 32 in the longitudinal direction improves the withstand voltage characteristics of the bidirectional power device.
- the channel length can be reduced by reducing the width of the trench, thereby reducing the channel resistance.
- different threshold voltages can be achieved by adjusting the thickness of the gate dielectric layer 21 and the doping concentration of the channel region 40.
- first lead region 311 and a second lead region 321 are formed in the source region 31 and the drain region 32.
- the doping type of the first lead region 311 is the same as the doping type of the source region 31, and the doping concentration of the first lead region 311 is greater than the doping concentration of the source region 31.
- the doping type of the second lead region 321 is the same as that of the drain region 32, and the doping concentration of the second lead region 321 is greater than the doping concentration of the drain region 32.
- a third lead region 101 is formed in the semiconductor layer 10, and the third lead region 101 is close to the first surface of the semiconductor layer 10.
- the doping type of the third lead region 101 is the same as that of the semiconductor layer 10.
- the doping types are the same, and the doping concentration of the third lead region 101 is greater than the doping concentration of the semiconductor layer 10.
- a cover dielectric layer 11 is formed on the first surface of the semiconductor layer 10 and a contact hole 50 penetrating the cover dielectric layer 11 is formed.
- the contact hole 50 includes a first contact hole 51, a second contact hole 52, and a third contact hole. Hole 53 and fourth contact hole 54.
- the first contact hole 51 is located on the source region 31 and extends through the cover dielectric layer 11 to the source region 31, and the second contact hole is located on the drain region 32 and penetrates the cover dielectric layer. 11 extends to the drain region 32.
- the third contact hole 53 is located on both sides of the trench 20 and extends through the cover dielectric layer 11 to the semiconductor layer 10.
- the fourth contact hole 54 is located on the trench 20 and extends through the cover dielectric layer 11 to the control gate 22 in the trench 20.
- the cover dielectric layer 11 may be undoped silicon glass (USG) and boron-phosphorus doped silicon glass (BPSG).
- USG undoped silicon glass
- BPSG boron-phosphorus doped silicon glass
- a metal layer 60 is deposited on the cover dielectric layer 11, and the metal layer 60 fills the first contact hole 51 to the fourth contact hole 54 to form the first contact 61 to the fourth contact 64, respectively.
- the first contact 61 contacts the source region 31 through the first contact hole 51 and the first lead region 311 to form the first output electrode S1
- the second contact 62 contacts the source region 31 through the second contact hole 52 and the second lead region 321.
- the drain region 32 contacts to form the second output electrode S2
- the third contact 63 contacts the semiconductor layer 10 through the third contact hole 53 and the third lead region 101 to form the substrate electrode Sub.
- the fourth contact 64 is in contact with the control gate 22 via the fourth contact hole 54 to form a gate electrode.
- the material of the metal layer 60 may be titanium, titanium nitride, aluminum copper, aluminum silicon copper, or aluminum silicon.
- One cell in FIG. 18 only includes three trenches, one source region and one drain region, but in actual products, the number of source regions 31 and drain regions 32 is more than one. Take the example shown in Figure 18,
- the three trenches are the first trench 20a, the second trench 20b, and the third trench 20c, respectively.
- the first contact 61 leads the source region 31 to the surface of the semiconductor layer 10 to form a first output electrode S1
- the second contact 62 leads the drain region 32 to the surface of the semiconductor layer 10 to form a second output electrode S2
- the third contact 63 leads the semiconductor layer
- the layer 10 is drawn to form a substrate electrode Sub
- the fourth contact 64 leads to the control gate 22 to the surface of the semiconductor layer 10 to form a gate electrode G.
- the first trench 20 a and the third trench 20 c are symmetrically arranged outside the source region 31 and the drain region 32. Wherein, the first output electrode S1 and the second output electrode S2 are formed by leading the source region 31 and the drain region 32 to the surface of the semiconductor layer 10 respectively, and they can be interchanged.
- the bidirectional power device When the voltage applied to the control gate 22 is greater than the threshold voltage, the bidirectional power device is turned on, and current flows through the channel region in the second trench 20b.
- the current direction By selecting one of the output terminal electrodes to connect with the substrate electrode, the current direction is realized For example, when the first output electrode S1 is connected to the substrate electrode Sub, the current flows from the second output electrode S2 to the first output electrode S1; when the second output electrode S2 is connected to the substrate electrode Sub, the current flows from the first An output electrode S1 flows to the second output electrode S2.
- the bidirectional power device When the voltage applied to the control gate 22 is less than the threshold voltage, the bidirectional power device is turned off, and a high voltage is applied to the first output electrode S1 and the second output electrode S2, as the length of the source region 31 and the drain region 32 in the semiconductor increases , Bear the high voltage applied to the source region 31 and the drain region 32, and improve the withstand voltage characteristics of the bidirectional power device.
- this embodiment further includes a wiring layer 70 and a plurality of metal solder balls 80 on the wiring layer 70.
- a wiring layer 70 is added above the bidirectional power devices provided in the first, fourth, sixth, and eighth embodiments.
- the wiring layer 70 is located on the surface of the bidirectional power device and is used to form the first output electrode of the first contact 61, the second contact 62, the third contact 63, and the fourth contact 64 S1, the second output electrode S2, the substrate electrode Sub and the gate electrode G are led out to the surface of the bidirectional power device.
- the first contact 61, the second contact 62, the third contact 63 and the fourth contact 64 are located in the first metal layer M1
- the wiring layer 70 is located in the second metal layer M2
- the first metal layer M1 and the second metal layer M2 is separated by a covering dielectric layer 11.
- the wiring layer 70 is electrically connected to the first contact 61, the second contact 62, the third contact 63, and the fourth contact 64 through a plurality of conductive holes 90.
- the wiring layer 70 includes a first wiring 71, a second wiring 72, a third wiring 73, and a fourth wiring 74 (not shown in the figure), wherein the first wiring 71 is electrically connected to the first contact 61; the second wiring 72 is The second contact 62 is electrically connected; the third wiring 73 is electrically connected to the third contact 63; the fourth wiring 74 is electrically connected to the fourth contact 64.
- the wiring layer 70 is led out by a wider metal wire to reduce the parasitic resistance of the metal layer.
- a plurality of metal solder balls 80 are located on the wiring layer 70 and are electrically connected to the first output electrode S1, the second output electrode S2, the substrate electrode Sub, and the gate electrode G through the wiring layer 70.
- the metal solder ball 80 includes a metal solder ball 81 electrically connected to the first output electrode S1, a metal solder ball 82 electrically connected to the second output electrode S2, and a metal solder ball electrically connected to the substrate electrode Sub.
- the solder ball 83 and the metal solder ball 84 (not shown in the figure) electrically connected to the gate electrode G.
- a plurality of metal solder balls 80 are formed on the wiring layer using a ball planting process to complete chip-level packaging.
- the metal solder ball 81 is the pad pin that connects the first output electrode S1 to the outside
- the metal solder ball 82 is the pad pin that connects the second output electrode S2 to the outside
- the metal solder ball 83 is the substrate electrode and the outside.
- the pad pins are electrically connected
- the metal solder ball 84 is a pad pin electrically connected to the gate electrode and the outside.
- an electroplated metal layer M3 is further formed between the metal solder ball 80 and the wiring layer 70, so that the bond between the metal solder ball 80 and the wiring layer 70 is stronger.
- the ninth embodiment adopts the ball planting process, omits the wiring of the traditional package, reduces the parasitic inductance and parasitic resistance of the package, and reduces the package resistance of the bidirectional power device; because there is no plastic encapsulation, heat dissipation is achieved It is easier, reduces power consumption, and improves the reliability and safety of bidirectional power devices.
- This embodiment uses basically the same technical solution as the eighth embodiment.
- the third contact 63 is formed on the first surface of the semiconductor layer 10 through the third contact hole 53, the third The lead region 101 is in contact with the semiconductor layer 10 to form a substrate electrode Sub.
- the third contact 63 is formed on the second surface of the semiconductor layer 10, as shown in FIG. 28.
- the bidirectional power device is formed on the substrate 1 with a higher doping concentration, and then the metal layer is evaporated on the back surface of the substrate 1 to form the third contact 63.
- the gate electrode, the substrate electrode, the first output electrode, and the second output electrode of the bidirectional power device are all drawn from the first surface of the semiconductor layer 10, which is suitable for chip-scale packaging (CSP).
- CSP chip-scale packaging
- the substrate electrode of the bidirectional power device is drawn from the second surface of the semiconductor layer 10, which can adapt to traditional device packaging forms (such as SOP8, DIP8) and increase the heat dissipation capacity of the bidirectional power device.
- the remaining parts of the bidirectional power device are basically the same as the eighth embodiment, and the specific structure is not described again.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
本申请要求了2019年04月03日提交的、申请号为201910267738.7、发明名称为“双向功率器件”的中国专利申请的优先权,其全部内容通过引用结合在本申请中。This application claims the priority of the Chinese patent application filed on April 3, 2019, with application number 201910267738.7 and invention title "Bidirectional Power Device", the entire content of which is incorporated into this application by reference.
本公开涉及半导体制造技术领域,特别涉及一种双向功率器件。The present disclosure relates to the technical field of semiconductor manufacturing, and in particular to a bidirectional power device.
功率器件主要用于大功率的电源电路和控制电路中,例如作为开关元件或整流元件。在功率器件中,不同掺杂类型的掺杂区形成PN结,从而实现二极管或晶体管的功能。功率器件在应用中通常需要在高电压下承载大电流。一方面,为了满足高电压应用的需求以及提高器件可靠性和寿命,功率器件需要具有高击穿电压。另一方面,为了降低功率器件自身的功耗和产生的热量,功率器件需要具有低导通电阻。在电源电路中,经常会涉及到充电和放电,然后充电和放电过程中电流的流向不同,则要求功率器件具有双向导通的功能。Power devices are mainly used in high-power power supply circuits and control circuits, such as switching elements or rectifying elements. In power devices, doped regions of different doping types form a PN junction, thereby realizing the function of a diode or a transistor. Power devices usually need to carry large currents at high voltages in applications. On the one hand, in order to meet the requirements of high-voltage applications and improve device reliability and life, power devices need to have a high breakdown voltage. On the other hand, in order to reduce the power consumption and the heat generated by the power device itself, the power device needs to have low on-resistance. In the power supply circuit, charging and discharging are often involved, and the current flow direction is different during the charging and discharging process, which requires the power device to have the function of bidirectional conduction.
在美国专利US5612566和US6087740公开了双向导通类型的功率器件。其中,该双向功率器件包括衬底以及位于衬底上的第一输出极和第二输出极。衬底为P型衬底或者P型外延或者P型掺杂的阱区;两个输出极分别由轻掺杂N-区和以及位于轻掺杂N-区中的重掺杂N+区构成。在功率器件的导通状态,当第一输出极与衬底短接时,电流从第二输出极流向第一输出极;当第二输出极与衬底短接时,电流从第一输出极流向第二输出极。U.S. patents US5612566 and US6087740 disclose bidirectional conduction type power devices. Wherein, the bidirectional power device includes a substrate and a first output pole and a second output pole located on the substrate. The substrate is a P-type substrate or a P-type epitaxial or P-type doped well region; the two output electrodes are respectively composed of a lightly doped N- region and a heavily doped N+ region in the lightly doped N- region. In the conduction state of the power device, when the first output pole is shorted to the substrate, the current flows from the second output pole to the first output pole; when the second output pole is shorted to the substrate, the current flows from the first output pole Flow to the second output pole.
然而,双向功率器件的耐压特性和导通电阻之间是一对矛盾参数。虽然可以通过降低轻掺杂N-区的杂质浓度,提高击穿电压,获得较好的耐压特性。但是由于轻掺杂N-区的杂质浓度降低,导致导通电阻的增加,从而增加功耗。However, the withstand voltage characteristics and on-resistance of bidirectional power devices are a pair of contradictory parameters. Although the impurity concentration of the lightly doped N-region can be reduced, the breakdown voltage can be increased, and better withstand voltage characteristics can be obtained. However, due to the decrease of the impurity concentration of the lightly doped N-region, the on-resistance increases, thereby increasing the power consumption.
在双向功率器件中,仍然需要进一步改进以兼顾耐压特性和导通电阻的要求。In bidirectional power devices, further improvements are still needed to take into account both the withstand voltage characteristics and the on-resistance requirements.
发明内容Summary of the invention
鉴于上述问题,本公开的目的在于提供一种双向功率器件,其中,沟道区邻近沟槽下部的控制栅,通过沟槽的宽度控制沟道长度,减小导通电阻。In view of the above problems, the purpose of the present disclosure is to provide a bidirectional power device, in which the channel region is adjacent to the control gate at the lower part of the trench, and the channel length is controlled by the width of the trench to reduce on-resistance.
根据本公开的第一方面,提供一种双向功率器件,包括:半导体层;位于半导体层中的沟槽;位于所述沟槽侧壁上的栅介质层;位于所述沟槽下部的控制栅;以及位于所述半导体层中且邻近 所述控制栅的沟道区;其中,所述控制栅与所述半导体层之间由所述栅介质层隔开。According to a first aspect of the present disclosure, there is provided a bidirectional power device, including: a semiconductor layer; a trench located in the semiconductor layer; a gate dielectric layer located on the sidewall of the trench; a control gate located under the trench And a channel region located in the semiconductor layer and adjacent to the control gate; wherein the control gate and the semiconductor layer are separated by the gate dielectric layer.
优选地,所述双向功率器件还包括:位于所述沟槽上部的屏蔽栅。Preferably, the bidirectional power device further includes: a shielding gate located on the upper part of the trench.
优选地,所述双向功率器件还包括:位于所述控制栅和所述屏蔽栅之间的隔离层。Preferably, the bidirectional power device further includes: an isolation layer located between the control gate and the shielding gate.
优选地,所述屏蔽栅的长度为0.6~1.2um。Preferably, the length of the shielding grid is 0.6-1.2um.
优选地,所述控制栅和所述屏蔽栅彼此接触。Preferably, the control gate and the shield gate are in contact with each other.
优选地,所述屏蔽栅的长度为0.4~0.8um。Preferably, the length of the shielding grid is 0.4-0.8um.
优选地,所述双向功率器件还包括:位于沟槽侧壁上的屏蔽介质层,所述屏蔽栅与所述半导体层之间由所述屏蔽介质层隔开。Preferably, the bidirectional power device further includes: a shielding dielectric layer located on the sidewall of the trench, and the shielding gate and the semiconductor layer are separated by the shielding dielectric layer.
优选地,所述屏蔽介质层的厚度为0.1~0.25um。Preferably, the thickness of the shielding dielectric layer is 0.1-0.25um.
优选地,所述屏蔽介质层的厚度大于或等于所述栅介质层的厚度。Preferably, the thickness of the shielding dielectric layer is greater than or equal to the thickness of the gate dielectric layer.
优选地,所述控制栅的宽度大于所述屏蔽栅的宽度。Preferably, the width of the control gate is greater than the width of the shield gate.
优选地,所述双向功率器件还包括:位于所述半导体层中且邻近所述屏蔽栅的源区和漏区,所述源区和漏区从所述半导体层的第一表面延伸至与所述控制栅交叠。Preferably, the bidirectional power device further includes: a source region and a drain region located in the semiconductor layer and adjacent to the shielding gate, the source region and the drain region extending from the first surface of the semiconductor layer to the same The control gates overlap.
优选地,所述源区和漏区的长度大于所述屏蔽栅和隔离层的长度之和,小于所述屏蔽栅、隔离层以及所述控制栅的长度之和。Preferably, the length of the source region and the drain region is greater than the sum of the lengths of the shielding gate and the isolation layer, and less than the sum of the lengths of the shielding gate, the isolation layer and the control gate.
优选地,所述源区和漏区的长度大于所述屏蔽栅的长度,小于所述屏蔽栅以及所述控制栅的长度之和。Preferably, the length of the source region and the drain region is greater than the length of the shielding gate and smaller than the sum of the lengths of the shielding gate and the control gate.
优选地,所述双向功率器件还包括:位于所述沟槽上部的分压介质层。Preferably, the bidirectional power device further includes: a voltage dividing dielectric layer located on the upper part of the trench.
优选地,所述双向功率器件还包括:位于所述半导体层中且邻近所述分压介质层的源区和漏区,所述源区和漏区从所述半导体层的第一表面延伸至与所述控制栅交叠。Preferably, the bidirectional power device further includes: a source region and a drain region located in the semiconductor layer and adjacent to the voltage dividing dielectric layer, the source region and the drain region extending from the first surface of the semiconductor layer to Overlap with the control gate.
优选地,所述分压介质层的长度大于0.3um。Preferably, the length of the pressure dividing medium layer is greater than 0.3um.
优选地,所述源区和漏区的长度大于所述分压介质层的长度,小于所述分压介质层和所述控制栅的长度。Preferably, the length of the source region and the drain region is greater than the length of the voltage dividing dielectric layer and smaller than the length of the voltage dividing dielectric layer and the control gate.
优选地,所述控制栅从所述半导体层的第一表面延伸至所述沟槽下部。Preferably, the control gate extends from the first surface of the semiconductor layer to the lower part of the trench.
优选地,所述双向功率器件还包括:位于所述半导体层中且邻近控制栅的源区和漏区,所述源区和漏区从所述半导体层的第一表面延伸至与所述沟槽下部的控制栅交叠。Preferably, the bidirectional power device further includes: a source region and a drain region located in the semiconductor layer and adjacent to the control gate, the source region and the drain region extending from the first surface of the semiconductor layer to the trench The control gates at the lower part of the groove overlap.
优选地,所述源区和漏区在所述半导体层中延伸的长度为0.5~1.5um。Preferably, the length of the source region and the drain region extending in the semiconductor layer is 0.5-1.5um.
优选地,所述沟槽的长度为1.2~2.2um,宽度为0.1~0.6um。Preferably, the length of the groove is 1.2-2.2um, and the width is 0.1-0.6um.
优选地,所述半导体层的掺杂类型为第一掺杂类型,所述源区和漏区的掺杂类型为第二掺杂类型,所述沟道区的掺杂类型为第一掺杂类型或第二掺杂类型,第一掺杂类型和第二掺杂类型相 反。Preferably, the doping type of the semiconductor layer is a first doping type, the doping type of the source and drain regions is a second doping type, and the doping type of the channel region is a first doping Type or second doping type, the first doping type and the second doping type are opposite.
优选地,所述半导体层选自半导体衬底本身、在半导体衬底上形成的外延层或者在半导体衬底中注入的阱区中的一种。Preferably, the semiconductor layer is selected from one of the semiconductor substrate itself, an epitaxial layer formed on the semiconductor substrate, or a well region implanted in the semiconductor substrate.
优选地,所述双向功率器件还包括:第一接触,与所述源区相接触以形成第一输出电极;第二接触,与所述漏区相接触以形成第二输出电极;第三接触,与所述半导体层相接触以形成衬底电极;第四接触,与所述控制栅相接触以形成栅电极。Preferably, the bidirectional power device further includes: a first contact that contacts the source region to form a first output electrode; a second contact that contacts the drain region to form a second output electrode; and a third contact , In contact with the semiconductor layer to form a substrate electrode; and a fourth contact, in contact with the control gate to form a gate electrode.
优选地,所述双向功率器件还包括:第一引线区,位于所述源区内,其中,第一引线区的掺杂浓度大于所述源区的掺杂浓度;覆盖介质层,位于所述半导体层的第一表面上;第一接触孔,贯穿所述覆盖介质层延伸至所述源区;所述第一接触通过第一接触孔、第一引线区与所述源区相接触。Preferably, the bidirectional power device further includes: a first lead region located in the source region, wherein the doping concentration of the first lead region is greater than the doping concentration of the source region; and the covering dielectric layer is located in the source region. On the first surface of the semiconductor layer; a first contact hole extending through the cover dielectric layer to the source region; the first contact contacting the source region through the first contact hole and the first lead region.
优选地,所述双向功率器件还包括:第二引线区,位于所述漏区内,其中,第二引线区的掺杂浓度大于所述漏区的掺杂浓度;第二接触孔,贯穿所述覆盖介质层延伸至所述漏区;所述第二接触通过第二接触孔、第二引线区与所述漏区相接触。Preferably, the bidirectional power device further includes: a second lead region located in the drain region, wherein the doping concentration of the second lead region is greater than the doping concentration of the drain region; and the second contact hole penetrates the drain region. The cover dielectric layer extends to the drain region; the second contact is in contact with the drain region through a second contact hole and a second lead region.
优选地,所述双向功率器件还包括:第三引线区,位于所述半导体层内且靠近所述半导体层的第一表面,其中,所述第三引线区的掺杂浓度大于半导体层的掺杂浓度;第三接触孔,贯穿所述覆盖介质层延伸至所述半导体层;所述第三接触通过第三接触孔、第三引线区与所述半导体层相接触。Preferably, the bidirectional power device further includes: a third lead region located in the semiconductor layer and close to the first surface of the semiconductor layer, wherein the doping concentration of the third lead region is greater than that of the semiconductor layer. Impurity concentration; a third contact hole extending through the cover dielectric layer to the semiconductor layer; the third contact is in contact with the semiconductor layer through a third contact hole and a third lead region.
优选地,所述双向功率器件还包括:第四接触孔,贯穿所述覆盖介质层延伸至所述控制栅。Preferably, the bidirectional power device further includes: a fourth contact hole extending through the cover dielectric layer to the control gate.
优选地,所述第三接触位于所述半导体层的第二表面上。Preferably, the third contact is located on the second surface of the semiconductor layer.
优选地,所述双向功率器件还包括:布线层,所述布线层包括第一布线至第四布线,分别通过多个导电孔与所述第一输出电极、第二输出电极、衬底电极以及栅电极电连接。Preferably, the bidirectional power device further includes: a wiring layer, the wiring layer includes a first wiring to a fourth wiring, and the first output electrode, the second output electrode, the substrate electrode and The gate electrode is electrically connected.
优选地,所述双向功率器件还包括:多个金属焊球,位于所述布线层上,通过布线层与所述第一输出电极、第二输出电极、衬底电极以及栅电极电连接。Preferably, the bidirectional power device further includes: a plurality of metal solder balls located on the wiring layer and electrically connected to the first output electrode, the second output electrode, the substrate electrode and the gate electrode through the wiring layer.
优选地,当所述双向功率器件包括位于控制栅上的屏蔽栅时,第四接触还与所述屏蔽栅电连接。Preferably, when the bidirectional power device includes a shielding gate located on the control gate, the fourth contact is also electrically connected to the shielding gate.
优选地,所述屏蔽栅与所述半导体层或所述控制栅电连接。Preferably, the shielding gate is electrically connected to the semiconductor layer or the control gate.
优选地,在所述双向功率器件导通时,所述衬底电极与第一输出电极和第二输出电极之一电连接实现电流方向的双向选择。Preferably, when the bidirectional power device is turned on, the substrate electrode is electrically connected to one of the first output electrode and the second output electrode to realize bidirectional selection of the current direction.
优选地,当所述衬底电极与所述第一输出电极电连接时,电流从所述第二输出电极流向所述第一输出电极;当所述衬底电极与所述第二输出电极电连接时,电流从所述第一输出电极流向所 述第二输出电极。Preferably, when the substrate electrode is electrically connected to the first output electrode, current flows from the second output electrode to the first output electrode; when the substrate electrode and the second output electrode are electrically connected When connected, current flows from the first output electrode to the second output electrode.
根据本公开的第二方面,提供一种双向功率器件,包括多个元胞结构,所述元胞结构为上述所述的双向功率器件,多个元胞结构中的源区电连接在一起,多个元胞结构中的漏区电连接在一起。According to a second aspect of the present disclosure, there is provided a bidirectional power device, including a plurality of cell structures, the cell structure being the bidirectional power device described above, and source regions in the plurality of cell structures are electrically connected together, The drain regions in the multiple cell structures are electrically connected together.
本公开实施例提供的双向功率器件,沟道区邻近位于沟槽下部的控制栅,可以通过减小沟槽的宽度来减小沟道长度,进而减小沟道电阻。In the bidirectional power device provided by the embodiments of the present disclosure, the channel region is adjacent to the control gate located below the trench, and the channel length can be reduced by reducing the width of the trench, thereby reducing the channel resistance.
进一步地,在沟槽的下部和上部分别形成控制栅和屏蔽栅,控制栅和屏蔽栅彼此隔离,控制栅与半导体层之间由栅介质层隔开,屏蔽栅和源区以及漏区之间由屏蔽介质层隔开,在双向功率器件截止时屏蔽栅通过屏蔽介质层耗尽源区和漏区的电荷,提高器件的耐压特性;在双向功率器件导通时,多个源区和漏区与半导体层提供低阻抗的导通路径。Further, a control gate and a shielding gate are respectively formed on the lower and upper parts of the trench, the control gate and the shielding gate are isolated from each other, the control gate and the semiconductor layer are separated by a gate dielectric layer, and the shielding gate is between the source region and the drain region Separated by a shielding dielectric layer, when the bidirectional power device is turned off, the shielding gate depletes the charge in the source and drain regions through the shielding dielectric layer to improve the voltage resistance characteristics of the device; when the bidirectional power device is turned on, multiple source and drain regions The region and the semiconductor layer provide a low-impedance conduction path.
进一步地,可以通过调整屏蔽介质层的厚度、源区和漏区的掺杂浓度以及屏蔽栅的长度来实现不同的阈值电压。Further, different threshold voltages can be achieved by adjusting the thickness of the shielding dielectric layer, the doping concentration of the source and drain regions, and the length of the shielding gate.
进一步地,在沟槽的下部和上部分别形成控制栅和屏蔽栅,控制栅和屏蔽栅彼此接触,控制栅与半导体层之间由栅介质层隔开,屏蔽栅和源区以及漏区之间由屏蔽介质层隔开,在双向功率器件截止时屏蔽栅通过屏蔽介质层耗尽源区和漏区的电荷,提高器件的耐压特性;在双向功率器件导通时,源区和/或漏区与半导体层提供低阻抗的导通路径。Further, a control gate and a shielding gate are respectively formed on the lower and upper parts of the trench, the control gate and the shielding gate are in contact with each other, the control gate and the semiconductor layer are separated by a gate dielectric layer, and the shielding gate is between the source region and the drain region Separated by a shielding dielectric layer, when the bidirectional power device is turned off, the shielding gate depletes the charge in the source and drain regions through the shielding dielectric layer to improve the withstand voltage characteristics of the device; when the bidirectional power device is turned on, the source and/or drain The region and the semiconductor layer provide a low-impedance conduction path.
进一步地,可以通过调整屏蔽介质层的厚度、源区和漏区的掺杂浓度以及屏蔽栅的长度来实现不同的阈值电压。Further, different threshold voltages can be achieved by adjusting the thickness of the shielding dielectric layer, the doping concentration of the source and drain regions, and the length of the shielding gate.
进一步地,在沟槽的下部和上部分别形成控制栅和分压介质层,该分压介质层使得控制栅远离源区和漏区。分压介质层具有较高的介电常数,可以承受比半导体层更高的电场强度,随着分压介质层厚度的增加,承担了纵向方向上源区和漏区上施加的高压,提高双向功率器件的耐压特性。Further, a control gate and a voltage dividing dielectric layer are respectively formed on the lower part and the upper part of the trench, and the voltage dividing dielectric layer makes the control gate away from the source region and the drain region. The voltage-dividing dielectric layer has a higher dielectric constant and can withstand higher electric field strength than the semiconductor layer. As the thickness of the voltage-dividing dielectric layer increases, it bears the high voltage applied to the source and drain regions in the longitudinal direction, which improves the bidirectional Withstand voltage characteristics of power devices.
进一步地,可以通过调整分压介质层的厚度以及源区和漏区的掺杂浓度来实现不同的阈值电压。Further, different threshold voltages can be achieved by adjusting the thickness of the voltage dividing dielectric layer and the doping concentration of the source region and the drain region.
进一步地,在双向功率器件导通时,将所述衬底电极与第一输出电极和第二输出电极之一电连接实现电流方向的双向选择。当所述衬底电极与所述第一输出电极电连接时,电流从所述第二输出电极流向所述第一输出电极;当所述衬底电极与所述第二输出电极电连接时,电流从所述第一输出电极流向所述第二输出电极。Further, when the bidirectional power device is turned on, the substrate electrode is electrically connected to one of the first output electrode and the second output electrode to realize bidirectional selection of the current direction. When the substrate electrode is electrically connected to the first output electrode, current flows from the second output electrode to the first output electrode; when the substrate electrode is electrically connected to the second output electrode, Electric current flows from the first output electrode to the second output electrode.
进一步地,沟槽内的控制栅从半导体层的第一表面延伸至沟槽下部,源区和漏区从半导体层的第一表面延伸至于沟槽下部的控制栅交叠。源区和漏区延伸的长度较长,使得源区和漏区在双 向功率器件截止时可以承担纵向方向上源区和漏区上施加的高压,提高双向功率器件的耐压特性。Further, the control gate in the trench extends from the first surface of the semiconductor layer to the lower part of the trench, and the source region and the drain region extend from the first surface of the semiconductor layer to overlap with the control gate under the trench. The extended length of the source region and the drain region is long, so that the source region and the drain region can bear the high voltage applied to the source region and the drain region in the longitudinal direction when the bidirectional power device is turned off, thereby improving the withstand voltage characteristics of the bidirectional power device.
进一步地,可以通过调整栅介质层的厚度以及沟道区的掺杂浓度来实现不同的阈值电压。Further, different threshold voltages can be achieved by adjusting the thickness of the gate dielectric layer and the doping concentration of the channel region.
进一步地,通过布线层将双向功率器件的衬底电极、第一输出电极、第二输出电极以及栅电极引出至半导体衬底的表面,并在布线层上形成金属焊球。由于采用了植球的工艺,省略了传统封装的打线,减小了封装的寄生电感和寄生电阻,减小双向功率器件的封装电阻;由于没有塑封料的包封,使得散热更加容易,减小功耗,提高双向功率器件的可靠性和安全性。Further, the substrate electrode, the first output electrode, the second output electrode, and the gate electrode of the bidirectional power device are drawn to the surface of the semiconductor substrate through the wiring layer, and metal solder balls are formed on the wiring layer. Due to the use of the ball planting process, the traditional package wire bonding is omitted, the parasitic inductance and parasitic resistance of the package are reduced, and the package resistance of the bidirectional power device is reduced; because there is no plastic encapsulation material, it makes heat dissipation easier and reduces Low power consumption improves the reliability and safety of bidirectional power devices.
进一步地,双向功率器件可以由多个元胞结构组成,所有元胞结构的源区电连接在一起作为第一输出电极,漏区电连接在一起作为第二输出电极,通过增加元胞结构的数量,提高双向功率器件的电流能力。Further, the bidirectional power device can be composed of multiple cell structures. The source regions of all cell structures are electrically connected together as the first output electrode, and the drain regions are electrically connected together as the second output electrode. Quantity, improve the current capability of bidirectional power devices.
通过以下参照附图对本公开实施例的描述,本公开的上述以及其他目的、特征和优点将更为清楚,在附图中:Through the following description of the embodiments of the present disclosure with reference to the accompanying drawings, the above and other objectives, features, and advantages of the present disclosure will be more apparent. In the accompanying drawings:
图1示出了本公开实施例的双向功率器件的电路示意图;Fig. 1 shows a schematic circuit diagram of a bidirectional power device according to an embodiment of the present disclosure;
图2-图4分别示出了本公开第一实施例的双向功率器件的不同剖面的截面图和俯视图;2 to 4 respectively show a cross-sectional view and a top view of different cross-sections of the bidirectional power device of the first embodiment of the present disclosure;
图5示出了本公开第一实施例的多个元胞结构的截面图;Fig. 5 shows a cross-sectional view of a plurality of cell structures of the first embodiment of the present disclosure;
图6示出了本公开第二实施例的双向功率器件的俯视图;Fig. 6 shows a top view of a bidirectional power device according to a second embodiment of the present disclosure;
图7示出了本公开第三实施例的双向功率器件的截面图;Fig. 7 shows a cross-sectional view of a bidirectional power device according to a third embodiment of the present disclosure;
图8-图10分别示出了本公开第四实施例的双向功率器件的不同剖面的截面图和俯视图;8-10 respectively show a cross-sectional view and a top view of different cross-sections of a bidirectional power device according to a fourth embodiment of the present disclosure;
图11示出了本公开第四实施例的多个元胞结构的截面图;FIG. 11 shows a cross-sectional view of a plurality of cell structures of the fourth embodiment of the present disclosure;
图12示出了本公开第五实施例的双向功率器件的截面图;Fig. 12 shows a cross-sectional view of a bidirectional power device according to a fifth embodiment of the present disclosure;
图13-图15分别示出了本公开第六实施例的双向功率器件的不同剖面的截面图和俯视图;13-15 respectively show a cross-sectional view and a top view of different cross-sections of a bidirectional power device according to a sixth embodiment of the present disclosure;
图16示出了本公开第六实施例的多个元胞结构的截面图;FIG. 16 shows a cross-sectional view of a plurality of cell structures of the sixth embodiment of the present disclosure;
图17示出了本公开第七实施例的双向功率器件的截面图;FIG. 17 shows a cross-sectional view of the bidirectional power device of the seventh embodiment of the present disclosure;
图18-图20分别示出了本公开第八实施例的双向功率器件的不同剖面的截面图和俯视图;18-20 respectively show a cross-sectional view and a top view of different cross-sections of a bidirectional power device of an eighth embodiment of the present disclosure;
图21示出了本公开第八实施例的多个元胞结构的截面图;FIG. 21 shows a cross-sectional view of a multiple cell structure of the eighth embodiment of the present disclosure;
图22-图25分别示出了本公开第九实施例的双向功率器件的截面图;Figures 22-25 respectively show cross-sectional views of a bidirectional power device according to a ninth embodiment of the present disclosure;
图26示出了本公开第九实施例的双向功率器件的俯视图;Fig. 26 shows a top view of a bidirectional power device according to a ninth embodiment of the present disclosure;
图27示出了本公开第九实施例的双向功率器件的封装引脚示意图;FIG. 27 shows a schematic diagram of package pins of a bidirectional power device according to a ninth embodiment of the present disclosure;
图28示出了本公开第十实施例的双向功率器件的截面图。FIG. 28 shows a cross-sectional view of the bidirectional power device of the tenth embodiment of the present disclosure.
以下将参照附图更详细地描述本公开的各种实施例。在各个附图中,相同的元件采用相同或类似的附图标记来表示。为了清楚起见,附图中的各个部分没有按比例绘制。Hereinafter, various embodiments of the present disclosure will be described in more detail with reference to the accompanying drawings. In the various drawings, the same elements are represented by the same or similar reference numerals. For the sake of clarity, the various parts in the drawings are not drawn to scale.
下面结合附图和实施例,对本公开的具体实施方式作进一步详细描述。The specific embodiments of the present disclosure will be described in further detail below with reference to the accompanying drawings and embodiments.
图1示出了本公开实施例提供的双向功率器件的电路示意图,该双向功率器件由一个晶体管形成,具有双向导体功能。如图1所示,该双向功率器件包括衬底Sub以及位于衬底Sub上的两个输出极S1和S2,以及两个寄生的体二极管D1和D2。当输出极S2和衬底Sub短接,栅极G施加高电压时,电压高于双向功率器件的阈值电压,双向功率器件导通,电流从输出极S1流向输出极S2;当输出极S1和衬底Sub短接,栅极G施加高电压时,电压高于双向功率器件的阈值电压,双向功率器件导通,电流从输出极S2流向输出极S1;当衬底Sub接零电压,栅极G施加低电压,电压低于阈值电压,双向功率器件截止。Fig. 1 shows a schematic circuit diagram of a bidirectional power device provided by an embodiment of the present disclosure. The bidirectional power device is formed by a transistor and has a bidirectional conductor function. As shown in FIG. 1, the bidirectional power device includes a substrate Sub, two output poles S1 and S2 located on the substrate Sub, and two parasitic body diodes D1 and D2. When the output pole S2 is shorted to the substrate Sub and a high voltage is applied to the gate G, the voltage is higher than the threshold voltage of the bidirectional power device, the bidirectional power device is turned on, and the current flows from the output pole S1 to the output pole S2; when the output pole S1 and The substrate Sub is short-circuited, and when a high voltage is applied to the gate G, the voltage is higher than the threshold voltage of the bidirectional power device, the bidirectional power device is turned on, and the current flows from the output pole S2 to the output pole S1; when the substrate Sub is connected to zero voltage, the gate G applies a low voltage, the voltage is lower than the threshold voltage, the bidirectional power device is cut off.
第一实施例First embodiment
图2-图4分别示出了本公开第一实施例的双向功率器件的截面图和俯视图;其中,图2为图4所示俯视图中沿AA’线获取的截面图,图3为图4所示俯视图中沿BB’线获取的截面图。在该实施例中,双向功率器件为沟槽型器件,可以是金属氧化物半导体场效应晶体管(MOSFET)、IGBT器件或者二极管。在下文中,以N型MOSFET为例进行说明,然而,本公开并不限于此。2 to 4 respectively show a cross-sectional view and a top view of the bidirectional power device of the first embodiment of the present disclosure; among them, FIG. 2 is a cross-sectional view taken along line AA' in the top view shown in FIG. 4, and FIG. 3 is FIG. 4. A cross-sectional view taken along the line BB' in the top view shown. In this embodiment, the bidirectional power device is a trench device, which may be a metal oxide semiconductor field effect transistor (MOSFET), an IGBT device or a diode. In the following, an N-type MOSFET is taken as an example for description, however, the present disclosure is not limited to this.
在图2中所示的双向功率器件只包含了一个元胞结构的纵向结构示意图,而实际产品当中,元胞结构的数量可以为一个或者多个。参见图2-图4,所述双向功率器件包括半导体层10、位于所述半导体层10内的沟槽20,位于所述沟槽20侧壁上的栅介质层21、位于所述沟槽20下部的控制栅22、位于所述沟槽20上部的屏蔽栅23以及位于所述控制栅22和所述屏蔽栅23之间的隔离层24。The bidirectional power device shown in FIG. 2 only includes a longitudinal structural diagram of a cell structure, but in actual products, the number of cell structures can be one or more. 2 to 4, the bidirectional power device includes a
在本实施例中,半导体层10例如是半导体衬底本身,或者在半导体衬底上形成的外延层,或者在半导体衬底中注入的阱区。半导体层10的掺杂浓度为7E14~3E16cm
-3。半导体层10例如为硅衬底、或者是在硅衬底上形成的外延层、或者是在硅衬底中形成的阱区,掺杂类型为P型,半导体层10与硅衬底的掺杂类型相同。半导体层10有相对的第一表面和第二表面。
In this embodiment, the
其中,所述控制栅22与所述半导体层10之间由所述栅介质层21隔开。Wherein, the
进一步地,所述双向功率器件还包括位于沟槽20侧壁上的屏蔽介质层25,屏蔽栅23与半导体层10之间由屏蔽介质层25隔开。Furthermore, the bidirectional power device further includes a shielding
在本实施例中,所述栅介质层21、隔离层24、屏蔽介质层25的材料可以是二氧化硅或者氮 化硅或者二氧化硅和氮化硅的复合结构,三者的材料可以相同也可以不同。In this embodiment, the materials of the
栅介质层21的厚度为200~1000埃,即0.02~0.1um,屏蔽介质层25的厚度为1000~2500埃,即0.1~0.25um。屏蔽介质层25的厚度大于或等于栅介质层21的厚度。The thickness of the
控制栅22的宽度W1大于屏蔽栅23的宽度W2,控制栅的长度L1小于屏蔽栅23的长度L2。屏蔽栅23的长度L2为0.6~1.2um。The width W1 of the
进一步地,在半导体层10内形成沿纵向延伸的掺杂类型为N型的源区31和漏区32,其中,源区31和漏区32可以互换;以及在半导体层10内形成邻近所述控制栅22的沟道区40。Further, a
在本实施例中,所述半导体层10的掺杂类型为第一掺杂类型,所述源区31和漏区32的掺杂类型为第二掺杂类型,所述沟道区40的掺杂类型为第一掺杂类型或第二掺杂类型,第一掺杂类型和第二掺杂类型相反。In this embodiment, the doping type of the
在本实施例中,所述源区31和漏区32从所述半导体层10的第一表面延伸至与所述控制栅22交叠。所述源区31和漏区32在所述半导体层10中延伸的长度K大于屏蔽栅23在半导体层10中延伸的长度L2,优选地,大于所述屏蔽栅23和隔离层24在半导体层10中延伸的长度之和L2+L3,但小于屏蔽栅23、隔离层24以及控制栅22在半导体层10中延伸的长度之和L1+L2+L3,即L2+L3<K<L1+L2+L3。In this embodiment, the
屏蔽栅23与源区31和/或漏区32之间由屏蔽介质层25隔开。在双向功率器件截止时屏蔽栅通过屏蔽介质层耗尽源区和漏区的电荷,提高器件的耐压特性;在双向功率器件导通时,源区和漏区与半导体层提供低阻抗的导通路径。由此可以调整屏蔽介质层的厚度、源区和漏区的掺杂浓度以及屏蔽栅的长度来实现不同的阈值电压。The shielding
由于沟道区40邻近位于沟槽20下部的控制栅22,可以通过减小沟槽的宽度来减小沟道长度,进而减小沟道电阻。Since the
进一步地,在所述源区31和所述漏区32中形成第一引线区311和第二引线区321。其中,第一引线区311的掺杂类型与源区31的掺杂类型相同,且第一引线区311的掺杂浓度大于源区31的掺杂浓度。第二引线区321的掺杂类型与漏区32的掺杂类型相同,且第二引线区321的掺杂浓度大于漏区32的掺杂浓度。Further, a first
进一步地,在所述半导体层10中形成第三引线区101,所述第三引线区101靠近所述半导体层10的第一表面,其中,第三引线区101的掺杂类型与半导体层10的掺杂类型相同,且第三引线区101的掺杂浓度大于半导体层10的掺杂浓度。Further, a third
进一步地,在半导体层10的第一表面上形成覆盖介质层11以及形成贯穿覆盖介质层11的接触孔50,所述接触孔50包括第一接触孔51、第二接触孔52、第三接触孔53以及第四接触孔54。 其中,第一接触孔51位于所述源区31上,贯穿所述覆盖介质层11延伸至所述源区31,所述第二接触孔位于所述漏区32上,贯穿所述覆盖介质层11延伸至所述漏区32。Further, a
第三接触孔53位于所述沟槽20两侧贯穿所述覆盖介质层11延伸至所述半导体层10。The
第四接触孔54位于所述沟槽20上,贯穿所述覆盖介质层11延伸至所述沟槽20中的控制栅22和/或屏蔽栅23。The
在本实施例中,覆盖介质层11可以是未掺杂的硅玻璃(USG)和掺杂硼磷的硅玻璃(BPSG)。In this embodiment, the
在所述覆盖介质层11上沉积金属层60,金属层60填充第一接触孔51至第四接触孔54分别形成第一接触61至第四接触64。第一接触61通过第一接触孔51、第一引线区311与所述源区31相接触以形成第一输出电极S1,第二接触62通过第二接触孔52、第二引线区321与所述漏区32相接触以形成第二输出电极S2,所述第三接触63通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。如图3所示,第四接触64经由第四接触孔54与控制栅22和/或屏蔽栅23相接触以形成栅电极。如图4所示,第四接触孔54包括控制栅22的接触孔54a和屏蔽栅23的接触孔54b。在本实施例中,控制栅22和屏蔽栅23连接在一起。A
在本实施例中,金属层60的材料可以为钛和氮化钛、铝铜、铝硅铜或者铝硅。In this embodiment, the material of the
图2中一个元胞只包含了三个沟槽、一个源区和一个漏区,而实际产品当中,源区31和漏区32的数量不止一个。以图2所示的为例,三个沟槽结构分别为第一沟槽20a、第二沟槽20b和第三沟槽20c。其中,第一接触61将源区31引出至半导体层10表面形成第一输出电极S1,第二接触62将漏区32引出至半导体层10表面形成第二输出电极S2,第三接触63将半导体层10引出形成衬底电极Sub,第四接触64a和64b将沟槽20中的控制栅22以及屏蔽栅23引出至半导体层10表面形成栅电极G,其中,控制栅22和屏蔽栅23电连接在一起。第一沟槽20a和第三沟槽20c对称设置在源区31和漏区32外。其中,第一输出电极S1和第二输出电极S2分别是源区31和漏区32引出至半导体层10表面形成的,两者可以互换。当控制栅22上施加的电压大于阈值电压时,双向功率器件导通,第二沟槽20b中的沟道区有电流流过,通过选择其中一个输出端电极与衬底电极连接,实现电流方向的选择,例如,当第一输出电极S1与衬底电极Sub连接时,电流从第二输出电极S2流向第一输出电极S1;当第二输出电极S2与衬底电极Sub连接时,电流从第一输出电极S1流向第二输出电极S2。In FIG. 2, one cell only includes three trenches, one source region and one drain region, but in actual products, the number of
当控制栅22上施加的电压小于阈值电压时,双向功率器件截止,由于控制栅22和屏蔽栅23电连接在一起,此时屏蔽栅23上施加的电压为低电压,第一输出电极S1和第二输出电极S2上施加高电压,在源区31、漏区32和屏蔽栅23之间形成电压差。第一沟槽20a和第三沟槽20c中的屏蔽栅23通过屏蔽介质层25在源区31和源区32中感应出电荷,可以通过调整屏蔽介质层25 的厚度和材料以及源区31和漏区32的杂质浓度,最终完全耗尽源区和漏区,达到提高器件的耐压的目的。同时由于源区31和漏区32的杂质浓度增加,也极大的减小了器件的电阻。When the voltage applied to the
图5仅示出了两个元胞结构的示意图,多个第一接触61连接在一起形成第一输出电极S1,多个第二接触62连接在一起形成第二输出电极S2,以提高器件的电流能力。替代地,对于其他类型的双向功率器件,通过增加元胞的数量,即选择两个及更多元胞结构并联连接,可以提高器件的电流能力。FIG. 5 only shows a schematic diagram of two cell structures. A plurality of
第二实施例Second embodiment
本实施例与第一实施例采用基本相同的技术方案,不同之处在于,第一实施例中,控制栅22和屏蔽栅23连接在一起,而本实施例中,屏蔽栅23和半导体层10连接在一起,如图6所示,屏蔽栅23的接触孔54b与衬底电极的接触孔53连接,使屏蔽栅23和衬底电极Sub电连接在一起。This embodiment uses basically the same technical solution as the first embodiment. The difference is that in the first embodiment, the
本实施例中,双向功率器件的其余部分与第一实施例基本相同,具体结构不再赘述。In this embodiment, the remaining parts of the bidirectional power device are basically the same as those in the first embodiment, and the specific structure is not repeated here.
第一实施例中控制栅22和屏蔽栅23连接在一起,屏蔽栅23和源区31和漏区32有交叠,存在寄生电容。当控制栅22和屏蔽栅23的电压升高时,对该寄生电容充电,双向功率器件导通;当控制栅22和屏蔽栅2的电压降低时,该寄生电容放电,双向功率器件截止。双向功率器件进行高速开关的时候,该寄生电容的充放电时间会降低开关频率,同时寄生电容充放电产生额外的功耗。In the first embodiment, the
第二实施例中屏蔽栅23和半导体层10连接在一起,屏蔽栅23的电压在器件开关过程中是固定的,可避免屏蔽栅23电压变化而带来寄生电容的充放电,可以提高双向功率器件的开关频率,减少功耗。在某些要求双向功率器件不仅要有尽可能低的电阻,还要有小的寄生电容的应用场合,可以做高速开关使用。In the second embodiment, the shielding
第三实施例The third embodiment
本实施例与第一实施例采用基本相同的技术方案,不同之处在于,第一实施例中,第三接触63形成在半导体层10的第一表面上,通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。而本实施例中,第三接触63形成在半导体层10的第二表面上,如图7所示。具体地,将双向功率器件形成在掺杂浓度较高的衬底1上,然后在衬底1的背面蒸发金属层形成第三接触63。This embodiment uses basically the same technical solution as the first embodiment. The difference is that in the first embodiment, the
第一实施例中,双向功率器件的栅极、衬底电极、第一输出电极和第二输出电极均从半导体层10的第一表面引出,适合芯片级封装(CSP)。In the first embodiment, the gate, substrate electrode, first output electrode, and second output electrode of the bidirectional power device are all drawn from the first surface of the
第三实施例中,双向功率器件的衬底电极从半导体层10的第二表面引出,既能适应传统的器件封装形式(例如SOP8、DIP8),同时增加了双向功率器件的散热能力。In the third embodiment, the substrate electrode of the bidirectional power device is drawn from the second surface of the
本实施例中,双向功率器件的其余部分与第一实施例基本相同,具体结构不再赘述。In this embodiment, the remaining parts of the bidirectional power device are basically the same as those in the first embodiment, and the specific structure is not repeated here.
第四实施例Fourth embodiment
图8-图10分别示出了本公开第四实施例的双向功率器件的截面图和俯视图;其中,图8为图10所示俯视图中沿AA’线获取的截面图,图9为图10所示俯视图中沿BB’线获取的截面图。8-10 respectively show a cross-sectional view and a top view of a bidirectional power device according to a fourth embodiment of the present disclosure; among them, FIG. 8 is a cross-sectional view taken along line AA' in the top view shown in FIG. 10, and FIG. 9 is FIG. 10 A cross-sectional view taken along the line BB' in the top view shown.
在图8中所示的双向功率器件只包含了一个元胞的纵向结构示意图,而实际产品当中,元胞结构的数量可以为一个或者多个。参见图8-图10,The bidirectional power device shown in FIG. 8 only includes a schematic diagram of the longitudinal structure of one cell, but in actual products, the number of cell structures can be one or more. See Figure 8-10,
所述双向功率器件包括半导体层10、位于所述半导体层10内的沟槽20,位于所述沟槽20侧壁上的栅介质层21、位于所述沟槽20下部的控制栅22、位于所述沟槽20上部的屏蔽栅23。其中,控制栅22和屏蔽栅23彼此接触。The bidirectional power device includes a
在本实施例中,半导体层10例如是半导体衬底本身,或者在半导体衬底上形成的外延层,或者在半导体衬底中注入的阱区。半导体层10的掺杂浓度为7E14~3E16cm
-3。半导体层10例如为硅衬底、或者是在硅衬底上形成的外延层、或者是在硅衬底中形成的阱区,掺杂类型为P型,半导体层10与硅衬底的掺杂类型相同。半导体层10有相对的第一表面和第二表面。
In this embodiment, the
其中,所述控制栅22与所述半导体层10之间由所述栅介质层21隔开。Wherein, the
进一步地,所述双向功率器件还包括位于沟槽20侧壁上的屏蔽介质层25,屏蔽栅23与半导体层10之间由屏蔽介质层25隔开。Furthermore, the bidirectional power device further includes a shielding
在本实施例中,所述栅介质层21、屏蔽介质层25的材料可以是二氧化硅或者氮化硅或者二氧化硅和氮化硅的复合结构,两者的材料可以相同也可以不同。In this embodiment, the materials of the
栅介质层21的厚度为200~1000埃,屏蔽介质层25的厚度为1000~2500埃,即0.1~0.25um。屏蔽介质层25的厚度大于或等于栅介质层21的厚度。屏蔽栅23的长度L2为0.4~0.8um。The thickness of the
进一步地,在半导体层10内形成沿纵向延伸的掺杂类型为N型的源区31和漏区32,其中,源区31和漏区32可以互换;以及在半导体层10内形成邻近所述控制栅22的沟道区40。Further, a
在本实施例中,所述半导体层10的掺杂类型为第一掺杂类型,所述源区31和漏区32的掺杂类型为第二掺杂类型,所述沟道区40的掺杂类型为第一掺杂类型或第二掺杂类型,第一掺杂类型和第二掺杂类型相反。In this embodiment, the doping type of the
在本实施例中,所述源区31和漏区32从所述半导体层10的第一表面延伸至与所述控制栅22交叠。所述源区31和漏区32在所述半导体层10中延伸的长度K大于屏蔽栅23在半导体层10中延伸的长度L2,但小于屏蔽栅23以及控制栅22在半导体层10中延伸的长度之和L1+L2,即L2<K<L1+L2。In this embodiment, the
屏蔽栅23与源区31和/或漏区32之间由屏蔽介质层25隔开。在双向功率器件截止时屏蔽栅通过屏蔽介质层耗尽源区和漏区的电荷,提高器件的耐压特性;在双向功率器件导通时,源区和漏区与半导体层提供低阻抗的导通路径。由此可以调整屏蔽介质层的厚度、源区和漏区的掺杂浓度以及屏蔽栅的长度来实现不同的阈值电压。The shielding
由于沟道区40邻近位于沟槽20下部的控制栅22,可以通过减小沟槽的宽度来减小沟道长度,进而减小沟道电阻。Since the
进一步地,在所述源区31和所述漏区32中形成第一引线区311和第二引线区321。其中,第一引线区311的掺杂类型与源区31的掺杂类型相同,且第一引线区311的掺杂浓度大于源区31的掺杂浓度。第二引线区321的掺杂类型与漏区32的掺杂类型相同,且第二引线区321的掺杂浓度大于漏区32的掺杂浓度。Further, a first
进一步地,在所述半导体层10中形成第三引线区101,所述第三引线区101靠近所述半导体层10的第一表面,其中,第三引线区101的掺杂类型与半导体层10的掺杂类型相同,且第三引线区101的掺杂浓度大于半导体层10的掺杂浓度。Further, a third
进一步地,在半导体层10的第一表面上形成覆盖介质层11以及形成贯穿覆盖介质层11的接触孔50,所述接触孔50包括第一接触孔51、第二接触孔52、第三接触孔53以及第四接触孔54。其中,第一接触孔51位于所述源区31上,贯穿所述覆盖介质层11延伸至所述源区31,所述第二接触孔位于所述漏区32上,贯穿所述覆盖介质层11延伸至所述漏区32。Further, a
第三接触孔53位于所述沟槽20两侧贯穿所述覆盖介质层11延伸至所述半导体层10。The
第四接触孔54位于所述沟槽20上,贯穿所述覆盖介质层11延伸至所述沟槽20中的控制栅22和/或屏蔽栅23。The
在本实施例中,覆盖介质层11可以是未掺杂的硅玻璃(USG)和掺杂硼磷的硅玻璃(BPSG)。In this embodiment, the
在所述覆盖介质层11上沉积金属层60,金属层60填充第一接触孔51至第四接触孔54分别形成第一接触61至第四接触64。第一接触61通过第一接触孔51、第一引线区311与所述源区31相接触以形成第一输出电极S1,第二接触62通过第二接触孔52、第二引线区321与所述漏区32相接触以形成第二输出电极S2,所述第三接触63通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。如图9所示,第四接触64经由第四接触孔54与控制栅 22和/或屏蔽栅23相接触以形成栅电极。A
在本实施例中,金属层60的材料可以为钛和氮化钛、铝铜、铝硅铜或者铝硅。In this embodiment, the material of the
图8中一个元胞只包含了三个沟槽、一个源区和一个漏区,而实际产品当中,源区31和漏区32的数量不止一个。以图8所示的为例,三个沟槽结构分别为第一沟槽20a、第二沟槽20b和第三沟槽20c。其中,第一接触61将源区31引出至半导体层10表面形成第一输出电极S1,第二接触62将漏区32引出至半导体层10表面形成第二输出电极S2,第三接触63将半导体层10引出形成衬底电极Sub,第四接触64将控制栅22以及屏蔽栅23引出至半导体层10表面形成栅电极G,其中,控制栅22和屏蔽栅23电连接在一起。第一沟槽20a和第三沟槽20c对称设置在源区31和漏区32外。其中,第一输出电极S1和第二输出电极S2分别是源区31和漏区32引出至半导体层10表面形成的,两者可以互换。One cell in FIG. 8 only includes three trenches, one source region and one drain region, but in actual products, the number of
当控制栅22上施加的电压大于阈值电压时,双向功率器件导通,仅源区31和漏区32之间的第二沟槽20b的沟道区有电流,通过选择其中一个输出端电极与衬底电极连接,实现电流方向的选择,例如,当第一输出电极S1与衬底电极Sub连接时,电流从第二输出电极S2流向第一输出电极S1;当第二输出电极S2与衬底电极Sub连接时,电流从第一输出电极S1流向第二输出电极S2。When the voltage applied to the
当控制栅22上施加的电压小于阈值电压时,双向功率器件截止。由于控制栅22和屏蔽栅23电连接在一起,此时屏蔽栅23上施加的电压为低电压,第一输出电极S1和第二输出电极S2上施加高电压,在源区31、漏区32和屏蔽栅23之间形成电压差。第一沟槽20a和第三沟槽20c中的屏蔽栅23通过屏蔽介质层25在源区31和源区32中感应出电荷,可以通过调整屏蔽介质层25的厚度和材料以及源区31和漏区32的杂质浓度,最终完全耗尽源区和漏区,达到提高器件的耐压的目的。同时由于源区31和漏区32的杂质浓度增加,也极大的减小了器件的电阻。When the voltage applied to the
图11仅示出了两个元胞结构的示意图,多个第一接触61连接在一起形成第一输出电极S1,多个第二接触62连接在一起形成第二输出电极S2,以提高器件的电流能力。替代地,对于其他类型的双向功率器件,通过增加元胞的数量,即选择两个及更多元胞结构并联连接,可以提高器件的电流能力。FIG. 11 only shows a schematic diagram of two cell structures. A plurality of
第五实施例Fifth embodiment
本实施例与第四实施例采用基本相同的技术方案,不同之处在于,第四实施例中,第三接触63形成在半导体层10的第一表面上,通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。而本实施例中,第三接触63形成在半导体层10的第二表面上,如 图12所示。具体地,将双向功率器件形成在掺杂浓度较高的衬底1上,然后在衬底1的背面蒸发金属层形成第三接触63。第四实施例中,双向功率器件的栅极、衬底电极、第一输出电极和第二输出电极均从半导体层10的第一表面引出,适合芯片级封装(CSP)。This embodiment uses basically the same technical solution as the fourth embodiment. The difference is that in the fourth embodiment, the
第五实施例中,双向功率器件的衬底电极从半导体层10的第二表面引出,既能适应传统的器件封装形式(例如SOP8、DIP8),同时增加了双向功率器件的散热能力。In the fifth embodiment, the substrate electrode of the bidirectional power device is drawn from the second surface of the
本实施例中,双向功率器件的其余部分与第四实施例基本相同,具体结构不再赘述。In this embodiment, the rest of the bidirectional power device is basically the same as in the fourth embodiment, and the specific structure is not repeated here.
第六实施例Sixth embodiment
图13-图15分别示出了本公开第六实施例的双向功率器件的截面图和俯视图;其中,图13为图15所示俯视图中沿AA’线获取的截面图,图14为图15所示俯视图中沿BB’线获取的截面图。13-15 respectively show a cross-sectional view and a top view of a bidirectional power device according to a sixth embodiment of the present disclosure; among them, FIG. 13 is a cross-sectional view taken along line AA' in the top view shown in FIG. 15, and FIG. 14 is FIG. 15. A cross-sectional view taken along the line BB' in the top view shown.
在图13中所示的双向功率器件只包含了一个元胞的纵向结构示意图,而实际产品当中,元胞结构的数量可以为一个或者多个。参见图13-图15,所述双向功率器件包括半导体层10、位于所述半导体层10内的沟槽20,位于所述沟槽20侧壁上的栅介质层21、位于所述沟槽20下部的控制栅22、位于所述沟槽20上部的分压介质层26。The bidirectional power device shown in FIG. 13 only includes a schematic diagram of the longitudinal structure of one cell, but in actual products, the number of cell structures can be one or more. 13-15, the bidirectional power device includes a
在本实施例中,半导体层10例如是半导体衬底本身,或者在半导体衬底上形成的外延层,或者在半导体衬底中注入的阱区。半导体层10的掺杂浓度为7E14~3E16cm
-3。半导体层10例如为硅衬底、或者是在硅衬底上形成的外延层、或者是在硅衬底中形成的阱区,掺杂类型为P型,半导体层10与硅衬底的掺杂类型相同。半导体层10有相对的第一表面和第二表面。
In this embodiment, the
其中,所述控制栅22与所述半导体层10之间由所述栅介质层21隔开。Wherein, the
在本实施例中,栅介质层21、分压介质层26的材料可以是二氧化硅或者氮化硅或者二氧化硅和氮化硅的复合结构,两者的材料可以相同也可以不同。In this embodiment, the materials of the
栅介质层21的厚度为200~1000埃,分压介质层26的长度至少大于0.3um。The thickness of the
进一步地,在半导体层10内形成沿纵向延伸的掺杂类型为N型的源区31和漏区32,其中,源区31和漏区32可以互换;以及在半导体层10内形成邻近所述控制栅22的沟道区40。Further, a
在本实施例中,所述半导体层10的掺杂类型为第一掺杂类型,所述源区31和漏区32的掺杂类型为第二掺杂类型,所述沟道区40的掺杂类型为第一掺杂类型或第二掺杂类型,第一掺杂类型和第二掺杂类型相反。In this embodiment, the doping type of the
在本实施例中,所述源区31和漏区32从所述半导体层10的第一表面延伸至与所述控制栅22交叠。所述源区31和漏区32在所述半导体层10中延伸的长度K大于所述分压介质层26的长度L4,小于分压介质层26和控制栅22在半导体层10中延伸的长度之和L1+L4。分压介质层26 使得控制栅22远离源区31和漏区32。In this embodiment, the
分压介质层具有较高的介电常数,可以承受比半导体层更高的电场强度,随着分压介质层厚度的增加,承担了纵向方向上源区和漏区上施加的高压,提高双向功率器件的耐压特性。由此可以通过调整分压介质层的厚度以及源区和漏区的掺杂浓度来实现不同的阈值电压。The voltage-dividing dielectric layer has a higher dielectric constant and can withstand higher electric field strength than the semiconductor layer. As the thickness of the voltage-dividing dielectric layer increases, it bears the high voltage applied to the source and drain regions in the longitudinal direction, which improves the bidirectional Withstand voltage characteristics of power devices. Therefore, different threshold voltages can be achieved by adjusting the thickness of the voltage dividing dielectric layer and the doping concentration of the source region and the drain region.
由于沟道区40邻近位于沟槽20下部的控制栅22,可以通过减小沟槽的宽度来减小沟道长度,进而减小沟道电阻。Since the
进一步地,在所述源区31和所述漏区32中形成第一引线区311和第二引线区321。其中,第一引线区311的掺杂类型与源区31的掺杂类型相同,且第一引线区311的掺杂浓度大于源区31的掺杂浓度。第二引线区321的掺杂类型与漏区32的掺杂类型相同,且第二引线区321的掺杂浓度大于漏区32的掺杂浓度。Further, a first
进一步地,在所述半导体层10中形成第三引线区101,所述第三引线区101靠近所述半导体层10的第一表面,其中,第三引线区101的掺杂类型与半导体层10的掺杂类型相同,且第三引线区101的掺杂浓度大于半导体层10的掺杂浓度。Further, a third
进一步地,在半导体层10的第一表面上形成覆盖介质层11以及形成贯穿覆盖介质层11的接触孔50,所述接触孔50包括第一接触孔51、第二接触孔52、第三接触孔53以及第四接触孔54。其中,第一接触孔51位于所述源区31上,贯穿所述覆盖介质层11延伸至所述源区31,所述第二接触孔位于所述漏区32上,贯穿所述覆盖介质层11延伸至所述漏区32。Further, a
第三接触孔53位于所述沟槽20两侧贯穿所述覆盖介质层11延伸至所述半导体层10。The
第四接触孔54位于所述沟槽20上,贯穿所述覆盖介质层11延伸至所述沟槽20中的控制栅22。The
在本实施例中,覆盖介质层11可以是未掺杂的硅玻璃(USG)和掺杂硼磷的硅玻璃(BPSG)。In this embodiment, the
在所述覆盖介质层11上沉积金属层60,金属层60填充第一接触孔51至第四接触孔54分别形成第一接触61至第四接触64。第一接触61通过第一接触孔51、第一引线区311与所述源区31相接触以形成第一输出电极S1,第二接触62通过第二接触孔52、第二引线区321与所述漏区32相接触以形成第二输出电极S2,所述第三接触63通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。如图14所示,第四接触64经由第四接触孔54与控制栅22相接触以形成栅电极。A
在本实施例中,金属层60的材料可以为钛和氮化钛、铝铜、铝硅铜或者铝硅。In this embodiment, the material of the
图13中一个元胞只包含了三个沟槽、一个源区和一个漏区,而实际产品当中,源区31和漏区32的数量不止一个。以图13所示的为例,One cell in FIG. 13 only includes three trenches, one source region and one drain region, but in actual products, the number of
三个沟槽结构分别为第一沟槽20a、第二沟槽20b和第三沟槽20c。其中,第一接触61将源区31引出至半导体层10表面形成第一输出电极S1,第二接触62将漏区32引出至半导体层10表面形成第二输出电极S2,第三接触63将半导体层10引出形成衬底电极Sub,第四接触64将控制栅22引出至半导体层10表面形成栅电极G。第一沟槽20a和第三沟槽20c对称设置在源区31和漏区32外。其中,第一输出电极S1和第二输出电极S2分别是源区31和漏区32引出至半导体层10表面形成的,两者可以互换。The three trench structures are the
当控制栅22上施加的电压大于阈值电压时,双向功率器件导通,第二沟槽20b中的沟道区有电流流过,通过选择其中一个输出端电极与衬底电极连接,实现电流方向的选择,例如,当第一输出电极S1与衬底电极Sub连接时,电流从第二输出电极S2流向第一输出电极S1;当第二输出电极S2与衬底电极Sub连接时,电流从第一输出电极S1流向第二输出电极S2。When the voltage applied to the
当控制栅22上施加的电压小于阈值电压时,双向功率器件截止,第一输出电极S1和第二输出电极S2上施加高电压,第一沟槽20a和第三沟槽20c中的分压介质层26可以承受比半导体层更高的电场强度,随着分压介质层26的长度增加,承担了源区31和漏区32上施加的高电压,提高双向功率器件的耐压特性。When the voltage applied to the
图16仅示出了两个元胞结构的示意图,多个第一接触61连接在一起形成第一输出电极S1,多个第二接触62连接在一起形成第二输出电极S2,以提高器件的电流能力。替代地,对于其他类型的双向功率器件,通过增加元胞的数量,即选择两个及更多元胞结构并联连接,可以提高器件的电流能力。FIG. 16 only shows a schematic diagram of two cell structures. A plurality of
第七实施例Seventh embodiment
本实施例与第六实施例采用基本相同的技术方案,不同之处在于,第六实施例中,第三接触63形成在半导体层10的第一表面上,通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。而本实施例中,第三接触63形成在半导体层10的第二表面上,如图17所示。具体地,将双向功率器件形成在掺杂浓度较高的衬底1上,然后在衬底1的背面蒸发金属层形成第三接触63。This embodiment uses basically the same technical solution as the sixth embodiment. The difference is that in the sixth embodiment, the
第六实施例中,双向功率器件的栅极、衬底电极、第一输出电极和第二输出电极均从半导体层10的第一表面引出,适合芯片级封装(CSP)。In the sixth embodiment, the gate electrode, the substrate electrode, the first output electrode, and the second output electrode of the bidirectional power device are all drawn from the first surface of the
第七实施例中,双向功率器件的衬底电极从半导体层10的第二表面引出,既能适应传统的器件封装形式(例如SOP8、DIP8),同时增加了双向功率器件的散热能力。In the seventh embodiment, the substrate electrode of the bidirectional power device is drawn from the second surface of the
本实施例中,双向功率器件的其余部分与第六实施例基本相同,具体结构不再赘述。In this embodiment, the rest of the bidirectional power device is basically the same as in the sixth embodiment, and the specific structure is not repeated here.
第八实施例Eighth embodiment
图18-图20分别示出了本公开第八实施例的双向功率器件的截面图和俯视图;其中,图18为图20所示俯视图中沿AA’线获取的截面图,图19为图20所示俯视图中沿BB’线获取的截面图。18-20 respectively show a cross-sectional view and a top view of a bidirectional power device according to an eighth embodiment of the present disclosure; among them, FIG. 18 is a cross-sectional view taken along line AA' in the top view shown in FIG. 20, and FIG. 19 is FIG. 20 A cross-sectional view taken along the line BB' in the top view shown.
在图18中所示的双向功率器件只包含了一个元胞的纵向结构示意图,而实际产品当中,元胞结构的数量可以为一个或者多个。参见图18-图20,所述双向功率器件包括半导体层10、位于所述半导体层10内的沟槽20,位于所述沟槽20侧壁上的栅介质层21以及位于所述沟槽20内的控制栅22。The bidirectional power device shown in FIG. 18 only includes a schematic diagram of the longitudinal structure of one cell, but in actual products, the number of cell structures can be one or more. Referring to FIGS. 18-20, the bidirectional power device includes a
在本实施例中,半导体层10例如是半导体衬底本身,或者在半导体衬底上形成的外延层,或者在半导体衬底中注入的阱区。半导体层10的掺杂浓度为7E14~3E16cm
-3。半导体层10例如为硅衬底、或者是在硅衬底上形成的外延层、或者是在硅衬底中形成的阱区,掺杂类型为P型,半导体层10与硅衬底的掺杂类型相同。半导体层10有相对的第一表面和第二表面。
In this embodiment, the
其中,所述控制栅22从所述半导体层10的第一表面延伸至所述沟槽20下部,所述控制栅22与所述半导体层10之间由所述栅介质层21隔开。The
在本实施例中,栅介质层21、分压介质层26的材料可以是二氧化硅或者氮化硅或者二氧化硅和氮化硅的复合结构,两者的材料可以相同也可以不同。沟槽20的宽度为0.1~0.6um,长度为1.2~2.2um。In this embodiment, the materials of the
进一步地,在半导体层10内形成沿纵向延伸的掺杂类型为N型的源区31和漏区32,其中,源区31和漏区32可以互换;以及在半导体层10内形成邻近所述沟槽下部的控制栅22的沟道区40。Further, a
在本实施例中,所述半导体层10的掺杂类型为第一掺杂类型,所述源区31和漏区32的掺杂类型为第二掺杂类型,所述沟道区40的掺杂类型为第一掺杂类型或第二掺杂类型,第一掺杂类型和第二掺杂类型相反。In this embodiment, the doping type of the
在本实施例中,所述源区31和漏区32从所述半导体层10的第一表面延伸至与所述沟槽下部的控制栅22交叠。所述源区31和漏区32在所述半导体层10中延伸的长度不超过沟槽20在半导体层10中延伸的长度。所述源区31和漏区32在所述半导体层10中延伸的长度为0.5~1.5um。In this embodiment, the
沟槽20两侧的源区31和漏区32在半导体层中延伸的长度较长,与沟槽20下部的控制栅22交叠,在器件截止时,源区31和漏区32可以承担了纵向方向上源区31和漏区32上施加的高压,提高双向功率器件的耐压特性。The
由于沟道区40邻近位于所述沟槽20下部的控制栅22,可以通过减小沟槽的宽度来减小沟道长度,进而减小沟道电阻。Since the
进一步地,可以通过调整栅介质层21的厚度以及沟道区40的掺杂浓度来实现不同的阈值电压。Further, different threshold voltages can be achieved by adjusting the thickness of the
进一步地,在所述源区31和所述漏区32中形成第一引线区311和第二引线区321。其中,第一引线区311的掺杂类型与源区31的掺杂类型相同,且第一引线区311的掺杂浓度大于源区31的掺杂浓度。第二引线区321的掺杂类型与漏区32的掺杂类型相同,且第二引线区321的掺杂浓度大于漏区32的掺杂浓度。Further, a first
进一步地,在所述半导体层10中形成第三引线区101,所述第三引线区101靠近所述半导体层10的第一表面,其中,第三引线区101的掺杂类型与半导体层10的掺杂类型相同,且第三引线区101的掺杂浓度大于半导体层10的掺杂浓度。Further, a third
进一步地,在半导体层10的第一表面上形成覆盖介质层11以及形成贯穿覆盖介质层11的接触孔50,所述接触孔50包括第一接触孔51、第二接触孔52、第三接触孔53以及第四接触孔54。其中,第一接触孔51位于所述源区31上,贯穿所述覆盖介质层11延伸至所述源区31,所述第二接触孔位于所述漏区32上,贯穿所述覆盖介质层11延伸至所述漏区32。Further, a
第三接触孔53位于所述沟槽20两侧贯穿所述覆盖介质层11延伸至所述半导体层10。The
第四接触孔54位于所述沟槽20上,贯穿所述覆盖介质层11延伸至所述沟槽20中的控制栅22。The
在本实施例中,覆盖介质层11可以是未掺杂的硅玻璃(USG)和掺杂硼磷的硅玻璃(BPSG)。In this embodiment, the
在所述覆盖介质层11上沉积金属层60,金属层60填充第一接触孔51至第四接触孔54分别形成第一接触61至第四接触64。第一接触61通过第一接触孔51、第一引线区311与所述源区31相接触以形成第一输出电极S1,第二接触62通过第二接触孔52、第二引线区321与所述漏区32相接触以形成第二输出电极S2,所述第三接触63通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。如图19所示,第四接触64经由第四接触孔54与控制栅22相接触以形成栅电极。A
在本实施例中,金属层60的材料可以为钛和氮化钛、铝铜、铝硅铜或者铝硅。In this embodiment, the material of the
图18中一个元胞只包含了三个沟槽、一个源区和一个漏区,而实际产品当中,源区31和漏区32的数量不止一个。以图18所示的为例,One cell in FIG. 18 only includes three trenches, one source region and one drain region, but in actual products, the number of
三个沟槽分别为第一沟槽20a、第二沟槽20b和第三沟槽20c。其中,第一接触61将源区31引出至半导体层10表面形成第一输出电极S1,第二接触62将漏区32引出至半导体层10表面形 成第二输出电极S2,第三接触63将半导体层10引出形成衬底电极Sub,第四接触64将控制栅22引出至半导体层10表面形成栅电极G。第一沟槽20a和第三沟槽20c对称设置在源区31和漏区32外。其中,第一输出电极S1和第二输出电极S2分别是源区31和漏区32引出至半导体层10表面形成的,两者可以互换。The three trenches are the
当控制栅22上施加的电压大于阈值电压时,双向功率器件导通,第二沟槽20b中的沟道区有电流流过,通过选择其中一个输出端电极与衬底电极连接,实现电流方向的选择,例如,当第一输出电极S1与衬底电极Sub连接时,电流从第二输出电极S2流向第一输出电极S1;当第二输出电极S2与衬底电极Sub连接时,电流从第一输出电极S1流向第二输出电极S2。When the voltage applied to the
当控制栅22上施加的电压小于阈值电压时,双向功率器件截止,第一输出电极S1和第二输出电极S2上施加高电压,随着源区31和漏区32在半导体中延伸的长度增加,承担了源区31和漏区32上施加的高电压,提高双向功率器件的耐压特性。When the voltage applied to the
图21仅示出了两个元胞结构的示意图,多个第一接触61连接在一起形成第一输出电极S1,多个第二接触62连接在一起形成第二输出电极S2,以提高器件的电流能力。替代地,对于其他类型的双向功率器件,通过增加元胞的数量,即选择两个及更多元胞结构并联连接,可以提高器件的电流能力。FIG. 21 only shows a schematic diagram of two cell structures. A plurality of
第九实施例Ninth embodiment
本实施例与第一实施例、第四实施例、第六实施例以及第八实施例相比,本实施例还包括布线层70和位于布线层70上的多个金属焊球80。Compared with the first, fourth, sixth and eighth embodiments, this embodiment further includes a wiring layer 70 and a plurality of
由于沟槽20的间距很小,沟槽结构引出的栅电极比较窄小,使得寄生电阻很大。为了减小寄生电阻,在第一实施例、第四实施例、第六实施例以及第八实施例提供的双向功率器件上方增加布线层70。Due to the small spacing of the
如图22-图26所示,布线层70位于所述双向功率器件的表面上,用于将第一接触61、第二接触62、第三接触63和第四接触64形成的第一输出电极S1、第二输出电极S2、衬底电极Sub以及栅电极G引出至所述双向功率器件表面。As shown in FIGS. 22-26, the wiring layer 70 is located on the surface of the bidirectional power device and is used to form the first output electrode of the
其中,第一接触61、第二接触62、第三接触63和第四接触64位于第一金属层M1中,布线层70位于第二金属层M2中,第一金属层M1和第二金属层M2之间由覆盖介质层11隔离。布线层70与第一接触61、第二接触62、第三接触63和第四接触64通过多个导电孔90实现电连接。布线层70包括第一布线71、第二布线72、第三布线73和第四布线74(图中未示出),其中,第一布线71与第一接触61电连接;第二布线72与第二接触62电连接;第三布线73与第三接触63 电连接;第四布线74与第四接触64电连接。Among them, the
在本实施例中,布线层70采用更宽的金属线引出以减小金属层的寄生电阻。In this embodiment, the wiring layer 70 is led out by a wider metal wire to reduce the parasitic resistance of the metal layer.
多个金属焊球80,位于所述布线层70上,通过布线层70与所述第一输出电极S1、第二输出电极S2、衬底电极Sub以及栅电极G电连接。其中,金属焊球80包括与所述第一输出电极S1电连接的金属焊球81、与所述第二输出电极S2电连接的金属焊球82、与所述衬底电极Sub电连接的金属焊球83以及与所述栅电极G电连接的金属焊球84(图中未示出)。A plurality of
在本实施例中,采用植球工艺在布线层上形成多个金属焊球80,完成芯片级封装。金属焊球81为第一输出电极S1与外部电连接的焊盘引脚,金属焊球82为第二输出电极S2与外部电连接的焊盘引脚,金属焊球83为衬底电极与外部电连接的焊盘引脚,金属焊球84为栅电极与外部电连接的焊盘引脚。In this embodiment, a plurality of
在一个优选地实施例中,金属焊球80与布线层70之间还形成有电镀金属层M3,使得金属焊球80与布线层70之间的结合更加牢固。In a preferred embodiment, an electroplated metal layer M3 is further formed between the
第一输出电极S1和第二输出电极S2由于需要通过过大电流,因此分布了比较多的金属焊球81和82,如图27所示,可以增加了双向功率器件和外部系统之间的电流分布。Since the first output electrode S1 and the second output electrode S2 need to pass excessive current, a relatively large number of
第九实施例由于采用了植球的工艺,省略了传统封装的打线,减小了封装的寄生电感和寄生电阻,减小双向功率器件的封装电阻;由于没有塑封料的包封,使得散热更加容易,减小功耗,提高双向功率器件的可靠性和安全性。The ninth embodiment adopts the ball planting process, omits the wiring of the traditional package, reduces the parasitic inductance and parasitic resistance of the package, and reduces the package resistance of the bidirectional power device; because there is no plastic encapsulation, heat dissipation is achieved It is easier, reduces power consumption, and improves the reliability and safety of bidirectional power devices.
第十实施例Tenth embodiment
本实施例与第八实施例采用基本相同的技术方案,不同之处在于,第八实施例中,第三接触63形成在半导体层10的第一表面上,通过第三接触孔53、第三引线区101与所述半导体层10相接触以形成衬底电极Sub。而本实施例中,第三接触63形成在半导体层10的第二表面上,如图28所示。具体地,将双向功率器件形成在掺杂浓度较高的衬底1上,然后在衬底1的背面蒸发金属层形成第三接触63。This embodiment uses basically the same technical solution as the eighth embodiment. The difference is that in the eighth embodiment, the
第八实施例中,双向功率器件的栅极、衬底电极、第一输出电极和第二输出电极均从半导体层10的第一表面引出,适合芯片级封装(CSP)。In the eighth embodiment, the gate electrode, the substrate electrode, the first output electrode, and the second output electrode of the bidirectional power device are all drawn from the first surface of the
第十实施例中,双向功率器件的衬底电极从半导体层10的第二表面引出,既能适应传统的器件封装形式(例如SOP8、DIP8),同时增加了双向功率器件的散热能力。In the tenth embodiment, the substrate electrode of the bidirectional power device is drawn from the second surface of the
本实施例中,双向功率器件的其余部分与第八实施例基本相同,具体结构不再赘述。In this embodiment, the remaining parts of the bidirectional power device are basically the same as the eighth embodiment, and the specific structure is not described again.
依照本公开的实施例如上文所述,这些实施例并没有详尽叙述所有的细节,也不限制该发明仅为所述的具体实施例。显然,根据以上描述,可作很多的修改和变化。本说明书选取并具体描述这些实施例,是为了更好地解释本公开的原理和实际应用,从而使所属技术领域技术人员能很好地利用本公开以及在本公开基础上的修改使用。本公开仅受权利要求书及其全部范围和等效物的限制。According to the embodiments of the present disclosure as described above, these embodiments do not describe all the details in detail, nor do they limit the invention to only the specific embodiments described. Obviously, based on the above description, many modifications and changes can be made. This specification selects and specifically describes these embodiments in order to better explain the principles and practical applications of the present disclosure, so that those skilled in the art can make good use of the present disclosure and modifications based on the present disclosure. The present disclosure is only limited by the claims and their full scope and equivalents.
Claims (36)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201910267738.7A CN111785771A (en) | 2019-04-03 | 2019-04-03 | Bidirectional Power Devices |
| CN201910267738.7 | 2019-04-03 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2020199705A1 true WO2020199705A1 (en) | 2020-10-08 |
Family
ID=72664899
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/CN2020/070760 Ceased WO2020199705A1 (en) | 2019-04-03 | 2020-01-07 | Bidirectional power device |
Country Status (3)
| Country | Link |
|---|---|
| CN (1) | CN111785771A (en) |
| TW (1) | TWI750626B (en) |
| WO (1) | WO2020199705A1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN112309973A (en) * | 2020-10-27 | 2021-02-02 | 杭州士兰微电子股份有限公司 | Bidirectional power device and manufacturing method thereof |
| CN115101524A (en) * | 2020-10-27 | 2022-09-23 | 杭州士兰微电子股份有限公司 | Bidirectional power device |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN110137243B (en) * | 2019-04-03 | 2024-03-29 | 杭州士兰微电子股份有限公司 | Bidirectional power device and manufacturing method thereof |
| CN112309976B (en) * | 2020-10-27 | 2023-06-20 | 杭州士兰微电子股份有限公司 | Bidirectional power device manufacturing method |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102832247A (en) * | 2011-06-16 | 2012-12-19 | 万国半导体股份有限公司 | Split gate structure in trench-based silicon carbide power devices |
| EP3327791A1 (en) * | 2016-11-24 | 2018-05-30 | ABB Schweiz AG | Junction field-effect transistor |
| CN109037337A (en) * | 2018-06-28 | 2018-12-18 | 华为技术有限公司 | A kind of power semiconductor and manufacturing method |
| CN110120416A (en) * | 2019-04-03 | 2019-08-13 | 杭州士兰微电子股份有限公司 | Bilateral power devices and its manufacturing method |
| CN110137243A (en) * | 2019-04-03 | 2019-08-16 | 杭州士兰微电子股份有限公司 | Bilateral power devices and its manufacturing method |
| CN110137242A (en) * | 2019-04-03 | 2019-08-16 | 杭州士兰微电子股份有限公司 | Bilateral power devices and its manufacturing method |
| CN110310982A (en) * | 2019-04-03 | 2019-10-08 | 杭州士兰微电子股份有限公司 | Bidirectional power device and manufacturing method thereof |
| CN210224039U (en) * | 2019-04-03 | 2020-03-31 | 杭州士兰微电子股份有限公司 | Bidirectional power device |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6465836B2 (en) * | 2001-03-29 | 2002-10-15 | Taiwan Semiconductor Manufacturing Co., Ltd | Vertical split gate field effect transistor (FET) device |
| US7126188B2 (en) * | 2004-05-27 | 2006-10-24 | Skymedi Corporation | Vertical split gate memory cell and manufacturing method thereof |
| US7659570B2 (en) * | 2005-05-09 | 2010-02-09 | Alpha & Omega Semiconductor Ltd. | Power MOSFET device structure for high frequency applications |
| TWI497608B (en) * | 2012-03-13 | 2015-08-21 | Maxpower Semiconductor Inc | Gold - oxygen Half - efficiency Electro - crystal Structure and Process Method |
| US8860130B2 (en) * | 2012-11-05 | 2014-10-14 | Alpha And Omega Semiconductor Incorporated | Charged balanced devices with shielded gate trench |
| US8951867B2 (en) * | 2012-12-21 | 2015-02-10 | Alpha And Omega Semiconductor Incorporated | High density trench-based power MOSFETs with self-aligned active contacts and method for making such devices |
| US8723238B1 (en) * | 2013-03-15 | 2014-05-13 | Semiconductor Components Industries, Llc | Method of forming a transistor and structure therefor |
| TWI544635B (en) * | 2014-03-20 | 2016-08-01 | 帥群微電子股份有限公司 | Trench type power MOS half field effect transistor and manufacturing method thereof |
| TWI570917B (en) * | 2014-12-31 | 2017-02-11 | 帥群微電子股份有限公司 | Trench type power MOS half field effect transistor and manufacturing method thereof |
| TWI567830B (en) * | 2015-07-31 | 2017-01-21 | 帥群微電子股份有限公司 | Trench type power transistor structure and manufacturing method thereof |
| TWI599041B (en) * | 2015-11-23 | 2017-09-11 | 節能元件控股有限公司 | Gold oxygen half field effect transistor power element with bottom gate and manufacturing method thereof |
| CN106024894B (en) * | 2016-05-31 | 2020-02-07 | 上海华虹宏力半导体制造有限公司 | Trench gate power MOSFET structure and manufacturing method thereof |
-
2019
- 2019-04-03 CN CN201910267738.7A patent/CN111785771A/en active Pending
-
2020
- 2020-01-07 WO PCT/CN2020/070760 patent/WO2020199705A1/en not_active Ceased
- 2020-04-01 TW TW109111360A patent/TWI750626B/en active
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102832247A (en) * | 2011-06-16 | 2012-12-19 | 万国半导体股份有限公司 | Split gate structure in trench-based silicon carbide power devices |
| EP3327791A1 (en) * | 2016-11-24 | 2018-05-30 | ABB Schweiz AG | Junction field-effect transistor |
| CN109037337A (en) * | 2018-06-28 | 2018-12-18 | 华为技术有限公司 | A kind of power semiconductor and manufacturing method |
| CN110120416A (en) * | 2019-04-03 | 2019-08-13 | 杭州士兰微电子股份有限公司 | Bilateral power devices and its manufacturing method |
| CN110137243A (en) * | 2019-04-03 | 2019-08-16 | 杭州士兰微电子股份有限公司 | Bilateral power devices and its manufacturing method |
| CN110137242A (en) * | 2019-04-03 | 2019-08-16 | 杭州士兰微电子股份有限公司 | Bilateral power devices and its manufacturing method |
| CN110310982A (en) * | 2019-04-03 | 2019-10-08 | 杭州士兰微电子股份有限公司 | Bidirectional power device and manufacturing method thereof |
| CN210224039U (en) * | 2019-04-03 | 2020-03-31 | 杭州士兰微电子股份有限公司 | Bidirectional power device |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN112309973A (en) * | 2020-10-27 | 2021-02-02 | 杭州士兰微电子股份有限公司 | Bidirectional power device and manufacturing method thereof |
| CN115101524A (en) * | 2020-10-27 | 2022-09-23 | 杭州士兰微电子股份有限公司 | Bidirectional power device |
| CN112309973B (en) * | 2020-10-27 | 2023-11-21 | 杭州士兰微电子股份有限公司 | Bidirectional power device and manufacturing method |
Also Published As
| Publication number | Publication date |
|---|---|
| CN111785771A (en) | 2020-10-16 |
| TW202034527A (en) | 2020-09-16 |
| TWI750626B (en) | 2021-12-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN110137243B (en) | Bidirectional power device and manufacturing method thereof | |
| CN110137242B (en) | Bidirectional power device and manufacturing method thereof | |
| US9099550B2 (en) | Semiconductor device including a MOSFET | |
| US9653596B2 (en) | Superjunction device and semiconductor structure comprising the same | |
| TWI750626B (en) | Bidirectional power device | |
| US20120292691A1 (en) | Vertical mosfet with through-body via for gate | |
| CN110120416B (en) | Bidirectional power device and manufacturing method thereof | |
| US5119159A (en) | Lateral dmosfet semiconductor device with reduced on resistance and device area | |
| CN113054016A (en) | Cell structure of silicon carbide MOSFET device and power semiconductor device | |
| CN102610636A (en) | Vertical semiconductor device and manufacturing method thereof | |
| CN210224039U (en) | Bidirectional power device | |
| CN115377070A (en) | A SiC MOSFET device with low reverse conduction voltage drop | |
| CN110310982B (en) | Bidirectional power device and method for manufacturing the same | |
| CN209896064U (en) | Bidirectional power device | |
| CN210723035U (en) | Bidirectional power device | |
| CN209912875U (en) | Bidirectional Power Devices | |
| CN210224040U (en) | Bidirectional Power Devices |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 20784593 Country of ref document: EP Kind code of ref document: A1 |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 20784593 Country of ref document: EP Kind code of ref document: A1 |