WO2019080293A1 - 显示面板及其应用的显示装置 - Google Patents

显示面板及其应用的显示装置

Info

Publication number
WO2019080293A1
WO2019080293A1 PCT/CN2017/115857 CN2017115857W WO2019080293A1 WO 2019080293 A1 WO2019080293 A1 WO 2019080293A1 CN 2017115857 W CN2017115857 W CN 2017115857W WO 2019080293 A1 WO2019080293 A1 WO 2019080293A1
Authority
WO
WIPO (PCT)
Prior art keywords
line segment
driving line
driving
substrate
display panel
Prior art date
Application number
PCT/CN2017/115857
Other languages
English (en)
French (fr)
Inventor
黄北洲
Original Assignee
惠科股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 惠科股份有限公司 filed Critical 惠科股份有限公司
Priority to US16/758,344 priority Critical patent/US11300839B2/en
Publication of WO2019080293A1 publication Critical patent/WO2019080293A1/zh

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1345Conductors connecting electrodes to cell terminals
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1345Conductors connecting electrodes to cell terminals
    • G02F1/13452Conductors connecting driver circuitry and terminals of panels
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136286Wiring, e.g. gate line, drain line
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/1368Active matrix addressed cells in which the switching element is a three-electrode device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits

Definitions

  • the present application relates to a circuit structure in a display, and more particularly to an array circuit of a display panel and a display device thereof.
  • LCDs Liquid crystal displays
  • driving technology With the improvement of driving technology, they have the advantages of low power consumption, light weight, low voltage driving, etc., and have been widely used in video recording and playback.
  • the gate driver circuit When the panel of the active switch-liquid crystal display (TFT-LCD) is normally displayed, the gate driver circuit (Gate driver) is required to be combined with the gate line (gate line), the source driver line (Source Driver) and the data line (data line).
  • a common electrode color film common electrode, CF Com
  • the pixel electrode signal is supplied by the data line after being turned on by the active switch (TFT).
  • the storage electrode signal is supplied from an array sharing line (AA Com) at the periphery of the effective display area to form a storage capacitor (Cst) with the pixel electrode.
  • the color film common electrode signal is supplied to the color filter substrate by a common voltage line of an array substrate (Wire On Array, WOA), and a liquid crystal capacitor (Clc) is formed between the color film common electrode and the pixel electrode.
  • the gate drive circuit, the gate line and the data line are often fabricated on the same display substrate, and the display substrate and the flip chip for transmitting the gate drive signal are used by the array line (Chip On Film, COF) connection.
  • the array lines include: Class A traces that provide a common voltage to the color filter substrate; Class B traces that provide power drive signals to the chip; and Class C traces that provide a working signal to the chip.
  • the signal of the gate line is transmitted to the chips (Chip) and integrated circuit (IC) of each level step by step through the array line, so the power driving signal supplied to the chip/integrated circuit through the class B trace cannot be distorted.
  • these chips are required / The resistance of Class B traces of integrated circuits is reduced.
  • the space of the array line becomes smaller and smaller, which also causes the wiring space of the driving traces of the chips/integrated circuits to become smaller and smaller, and the wiring is thinner. Not only is it getting thinner and longer, but the corresponding impedance value is greater. Not only the driving signal is seriously distorted, but also affects the display panel uniformity.
  • the purpose of the present application is to provide a circuit array circuit structure, which can reduce the resistance of a type B trace of an array line (WOA) in a narrow bezel, thereby improving product quality. And improve the reliability and service life of the product.
  • WOA array line
  • a display panel includes: a first substrate having a display area and a wiring area, wherein a plurality of active switches and a plurality of pixel units are disposed in a display area of the first substrate, and the plurality of pixel units are respectively coupled Connecting to the plurality of active switches; the second substrate is disposed opposite to the first substrate; the first driving line segment is disposed on the wiring area of the first substrate, and the first driving line segment includes a plurality of first circuits a second driving line segment disposed on the wiring area of the first substrate, the second driving line segment includes a plurality of second circuit pins, and a first guiding unit disposed on the first driving line segment Between the second driving line segments; wherein the first guiding unit is respectively connected to the plurality of first circuit pins and the plurality of second circuit pins, so that the second driving line segments are electrically coupled Connected to the first drive line segment to form a parallel circuit.
  • the second driving line segment is electrically coupled to the first driving line segment by a single layer metal wiring manner or a double layer metal wiring manner.
  • the second driving line segments are electrically coupled to the plurality of dummy bit guiding units and the first receiving unit, respectively.
  • the third driving line segment is further included, and the third driving line segment is electrically
  • the plurality of dummy bit routing units are coupled to form a parallel circuit with the first driving line segment.
  • the plurality of dummy bit guiding units are disposed in a single layer metal wiring manner or a double layer metal wiring.
  • the plurality of first circuit pins are connected to a driving chip.
  • the driving chip is a source driving chip.
  • the driving chip is a gate driving chip.
  • the display panel further includes: a fourth driving line segment disposed on the wiring area of the first substrate; and a flexible circuit board having a first line, the first line electrical The first driving line segment and the fourth driving line segment are coupled.
  • the flexible circuit board further includes a second line, and the second line is connected to the first line to form a parallel line.
  • the second line is electrically coupled to the plurality of virtual bit connection units and the first connection unit, respectively.
  • the flexible circuit board is a flexible printed circuit film or a flexible printed circuit board.
  • the display panel further includes: a fourth driving line segment disposed on the wiring area of the first substrate; and a flexible circuit board having a first line and a second line, wherein the The two lines are connected to the first line to form a parallel line, and the first guiding unit electrically couples the first driving line segment and the fourth driving line segment to the plurality of virtual bit guiding units.
  • the plurality of third driving line segments are electrically coupled to the plurality of dummy bit guiding units, respectively, to form a parallel circuit with the first driving line segment and the fourth driving segment line, respectively.
  • the display panel further includes: a fourth driving line segment disposed on the wiring area of the first substrate; and a flexible circuit board having a first line and a second line, wherein the The two lines are connected to the first line to form a parallel line, and the first line is electrically coupled to the first driving line segment and the fourth driving line segment, the first driving line segment and the fourth driving line segment Electrically coupled to the second driving line segment and the plurality of virtual bit receiving orders by the first guiding unit
  • the second driving line segment is electrically coupled between the plurality of virtual bit routing units.
  • the plurality of third driving line segments are electrically coupled to the plurality of dummy bit guiding units, respectively, to form a parallel circuit with the first driving line segment and the fourth driving segment line, respectively.
  • a display panel comprising: a first substrate having a display area and a wiring area, wherein a plurality of active switches and a plurality of pixel units are disposed in a display area of the first substrate, the plurality of pixel units
  • the second driving substrate is disposed opposite to the first substrate; the first driving line segment is disposed on the wiring area of the first substrate, and the first driving line segment includes multiple a circuit pin; a second driving line segment disposed on the wiring area of the first substrate, the second driving line segment includes a plurality of second circuit pins; and a first guiding unit respectively connecting the plurality of first a circuit pin; and a dummy bit connection unit respectively connected to the plurality of second circuit pins; wherein the first connection unit is connected to the dummy bit connection unit to make the second drive line segment electrically Coupling to the first driving line segment to form a parallel circuit; the first driving line segment further includes a first alignment mark, the first alignment mark is used to connect the first circuit pin;
  • the second drive line segment is
  • the materials of the first and second alignment marks are selected from the group consisting of aluminum, molybdenum, chromium, and alloys thereof.
  • the materials of the first and second dummy units are selected from the group consisting of aluminum, molybdenum, chromium, and alloys thereof.
  • Still another object of the present application is a display device comprising: a control unit and a display panel, the display panel comprising: a first substrate having a display area and a wiring area, and a plurality of active switches and a plurality of display areas in the display area of the first substrate Each of the plurality of pixel units is coupled to the plurality of active switches; the second substrate is disposed opposite to the first substrate; the first driving line segment is disposed in the wiring area of the first substrate, The first driving line segment includes a plurality of first circuit pins; the second driving line segment is disposed on a wiring area of the first substrate, and the second driving line segment includes a plurality of second circuit pins; And the first receiving unit is disposed between the first driving line segment and the second driving line segment; wherein the first guiding unit respectively connects the plurality of first circuit pins and the plurality of a second circuit pin electrically coupling the second driving line segment to the first driving line segment to form a parallel circuit.
  • the application can reduce the resistance of the B-type traces of the Wire On Array (WOA) in the narrow frame, thereby improving the product quality and improving the reliability and service life of the product.
  • WOA Wire On Array
  • FIG. 1a is a schematic diagram of the architecture of an exemplary display device.
  • Figure 1b is a schematic diagram of traces of an exemplary line array.
  • Figure 1c is a schematic diagram of a Class B trace in an exemplary line array.
  • FIG. 2 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 2b is a schematic diagram of a design of a B-type trace with a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 3 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 4 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 5 is a schematic diagram of a design of a B-type trace with a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 6 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 7 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 8 is a schematic diagram of a design of a class B trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • FIG. 9 is a schematic structural diagram of a display device according to an embodiment of the present application.
  • the word “comprising” is to be understood to include the component, but does not exclude any other component.
  • “on” means located above or below the target component, and does not mean that it must be on the top based on the direction of gravity.
  • FIG. 1a is a schematic diagram of the architecture of an exemplary display device.
  • a display device 200 includes a control board 100 including a Timing Controller (TCON) 101, a printed circuit board 103, and a flexible flat cable passing through the control board 100 (
  • the flexible flat cable (FFC) 102 is connected to each other; the source driving unit 104 and the gate driving unit 105 are disposed in the wiring region 109, and are respectively connected to the data line 104a and the gate line 105a in the display region 106.
  • the gate driving unit 105 and the source driving unit 104 include, but are not limited to, a form of a flip chip.
  • the driving manner of the display device 200 includes: the system mainboard provides color (for example, R/G/B) compression signals, control signals, and power transmission to the control board 100.
  • the Timing Controller (TCON) 101 on the control board 100 after processing the signals, is transmitted to the printed circuit board through a flexible flat cable (FFC) 102 together with the power source processed by the driving circuit.
  • the gate driving unit 105 and the source driving unit 104 of the 103, the gate driving unit 105 and the source driving unit 104 transmit necessary data and power to the display area 106, thereby causing the display device 200 to obtain a power supply for presenting a picture, signal.
  • FIG. 1b is a schematic diagram of a trace of a line array of an exemplary display panel.
  • circuits such as the driving unit (104, 105), the gate line 105a, and the data line 104a are fabricated on the same display substrate, and the display substrate is used to transmit the driving signal by using the array line 120.
  • the drive units (104, 105) are connected.
  • array line 120 includes a class A trace 120a that transmits a common voltage, a class B trace 120b that provides a power drive signal to the chip, and a class C trace 120c that provides a working signal to the chip.
  • FIG. 1c is a schematic diagram of a Class B trace of an exemplary display panel. Please refer to FIG. 1c, which illustrates an exemplary array structure of a display panel (B-type trace 120b) having a plurality of drive line segments (B-type traces 120b), each of which includes a plurality of circuit pins and Pilot unit.
  • the signal of the gate line 105a is transferred to the chip and the integrated circuit (IC) of the gate driving unit 105 of each level step by step via the array line 120, and thus is supplied to the chip through the class B trace 120b.
  • the power drive signal of the integrated circuit cannot be severely distorted.
  • the array line 120 between the gate driving units 105 for example, Gate to Gate, GG
  • FIG. 2 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate (not shown) having a display area and a wiring area, and a plurality of display areas in the display area of the first substrate An active switch and a plurality of pixel units respectively coupled to the plurality of active switches; a second substrate (not shown) disposed opposite to the first substrate; the first driving line segment 121, being disposed In the wiring area of the first substrate, the first driving line segment 121 has a plurality of first circuit pins (121a, 121b); the second driving line segment 122 is disposed in the wiring area of the first substrate, and the second driving line segment 122 has a plurality of second circuit pins (122a, 122b); and a first guiding unit 151 disposed between the first driving line segment and the second driving line segment; wherein the first guiding
  • the first driving line segment 121 further includes a first alignment mark (not shown) for connecting the first circuit pins (121a, 121b).
  • the second driving line segment 122 further includes a second alignment mark (not shown) for connecting the second circuit pins (122a, 122b).
  • the material of the first para-marker is selected from the group consisting of aluminum, molybdenum, chromium, and alloys thereof.
  • the material of the second alignment mark is selected from the group consisting of aluminum, molybdenum, chromium, and alloys thereof.
  • the material of the first guiding unit 151 and the dummy receiving unit 153 is selected from the group consisting of aluminum, molybdenum, chromium and alloys thereof.
  • the first circuit pins (121a, 121b) are coupled to a driver chip (160, FIG. 5).
  • the driving chip 160 is a source driving chip.
  • the driving chip 160 is a gate driving chip.
  • the second driving line segment 122 is electrically coupled to the first driving line segment 121 by using a single-layer metal wiring. This method can minimize the influence of the outer frame or the air when a display panel is normally displayed.
  • the second driving line segment 122 is electrically coupled to the first driving line segment 121 by using a two-layer metal wiring manner. This method can minimize the resistance of the line array.
  • FIG. 2b is a schematic diagram of a design of a B-type trace with a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate (not shown), an active switch and a pixel unit are disposed on the first substrate; a second substrate (not shown), and the a first driving circuit segment 121 is disposed on a wiring area of the first substrate, the first driving line segment 121 has a plurality of first circuit pins (121a, 121b), and the plurality of first circuit pins (121a, 121b) extending in a direction toward the edge of the first substrate; a second driving line segment 122 disposed in a wiring area of the first substrate, the second driving line segment 122 having a plurality of second circuit pins (122a, 122b), the plurality of second circuit pins (122a, 122b) are oriented toward an inner side of the first substrate to be disposed opposite to the plurality of first circuit pins (121
  • FIG. 3 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate, a wiring area including a display area and a periphery thereof, and a plurality of active switches and a plurality of pixel units are disposed in the display area of the first substrate, The plurality of pixel units are respectively coupled to the plurality of active switches; the first driving line segment 121 is disposed in the wiring area; the first driving line segment 121 is electrically coupled to the plurality of the first driving line segments 151 The dummy driving unit 153 is electrically coupled to the plurality of dummy receiving units 153 to form a parallel circuit with the first driving line segment 121.
  • a display panel includes: a first substrate, a wiring area including a display area and a periphery thereof, and a plurality of active switches and a plurality of pixel units are disposed in the display area of the first substrate, The plurality of pixel units are respectively coupled to the plurality of active switches; the first driving line segment 121 and the second driving line segment 122 are disposed in the wiring area; and the second driving line segments 122 are electrically coupled to the plurality of virtual bit connections respectively
  • the first driving line segment 121 is electrically coupled to the first guiding unit 151, and the third driving line segment 123 is electrically coupled to the plurality of virtual
  • the bit connection unit 153 forms a parallel circuit with the first driving line segment 121.
  • the second driving line segment 122, the first guiding unit 151 and the dummy bit guiding unit 153 are disposed in a single layer metal wiring manner or a double layer metal wiring.
  • FIG. 5 is a schematic diagram of a design of a B-type trace with a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate, a wiring area including a display area and a periphery thereof, and a plurality of active switches and a plurality of pixel units are disposed in the display area of the first substrate, The plurality of pixel units are respectively coupled to the plurality of active switches; the second substrate is disposed opposite to the first substrate; the first driving line segment 121 and the fourth driving line segment 124 are disposed on the wiring area of the first substrate a flexible circuit board 140 having a first line 141 electrically coupled to the first driving line segment 121 and the fourth driving line segment 124; wherein the flexible circuit board 140 includes Two lines 142, which are connected in parallel to the first line 141 to form a parallel line. In this way, the parallel line serves as an extension line of the first driving line segment 121 and the fourth driving line segment 124,
  • the flexible circuit board 140 refers to a flexible printed circuit film or a flexible printed circuit board.
  • the second line 142 is electrically coupled to the plurality of dummy bit guiding units 153 and the first receiving unit 151, respectively.
  • FIG. 6 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate, including a plurality of active switches and a plurality of pixel units are disposed on the display area of the first substrate, and the plurality of pixel units are respectively coupled to the plurality of active switches; the second substrate is The first driving line segment 121, the second driving line segment 122 and the fourth driving line segment 124 are disposed on the wiring area of the first substrate; the first guiding unit 151 is configured to connect to the first substrate a first driving line segment 121 and the second driving line segment 122; the flexible circuit board 140 has a first line 141 and a second line 142; wherein the first driving line segment 121 and the fourth driving line segment 124 pass through The first line 141 is electrically coupled; the second line 142 is connected to the first line 141 to form a parallel line.
  • FIG. 7 is a schematic diagram of a design of a B-type trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate, a wiring area including a display area and a periphery thereof, and a plurality of active switches and a plurality of pixel units are disposed in the display area of the first substrate, The plurality of pixel units are respectively coupled to the plurality of active switches; the first driving line segment 121, the third driving line segment 123 and the fourth driving line segment 124 are disposed on the wiring area of the first substrate; the flexible circuit board 140, Having a first line 141 and a second line 142, the second line 142 is connected to the first line 141 to form a parallel line; a first guiding unit 151, the first driving line segment 121 and the fourth driving line segment The plurality of third driving line segments 123 are electrically coupled to the plurality of virtual bit routing units 153 to respectively correspond to the first driving
  • FIG. 8 is a schematic diagram of a design of a class B trace and a flexible circuit board trace of a display panel according to an embodiment of the present application.
  • a display panel includes: a first substrate, a wiring area including a display area and a periphery thereof, and a plurality of active switches and a plurality of pixel units are disposed in the display area of the first substrate, The plurality of pixel units are respectively coupled to the plurality of active switches; the first driving line segment 121 and the fourth driving line segment 124 are disposed in the wiring area; and the flexible circuit board 140 has the first line 141 and the second line 142.
  • the second line 142 is connected to the first line 141 to form a parallel line.
  • the first line 141 is electrically coupled to the first driving line segment 121 and the fourth driving line segment 124.
  • the first driving line segment 121 and the fourth driving line segment 124 pass the first
  • the driving unit 151 is electrically coupled to the second driving line segment 122 and the dummy bit guiding unit 153;
  • the second driving line segment 122 is electrically coupled between the virtual bit guiding unit 153;
  • the third driving line segment 123 is electrically coupled to the plurality of dummy bit routing units 153 to form a parallel circuit with the first driving line segment 121 and the fourth driving segment line 124, respectively.
  • FIG. 9 is a schematic structural diagram of a display device according to an embodiment of the present application.
  • a display device 200 of the present application includes: a control unit 190 for transmitting a common voltage, a driving power source and an operation signal through a transmission line, and the control unit 190 includes but is not limited to The timing module, the source driving unit 104 and the gate driving unit 105; and the display panel 201, which includes the display panel of any of the foregoing embodiments.
  • the display panel of the present application may be, for example, a liquid crystal display panel.
  • the display panel may be an OLED display panel, a W-OLED display panel, a QLED display panel, a plasma display panel, or a curved surface. Display panel or other type of display panel.
  • the application can reduce the resistance of the B-type traces of the Wire On Array (WOA) in the narrow frame, thereby improving the product quality and improving the reliability and service life of the product.
  • WOA Wire On Array

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • General Physics & Mathematics (AREA)
  • Optics & Photonics (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Chemical & Material Sciences (AREA)
  • Mathematical Physics (AREA)
  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

一种显示面板及其应用的显示装置(200),显示面板包括:第一基板,具有显示区(106)和布线区(109),在第一基板的显示区(106)设置多个主动开关和多个像素单元,多个像素单元分别耦接于多个主动开关;第二基板,与第一基板相对配置;第一驱动线段(121),设置于第一基板的布线区(109),第一驱动线段(121)包括多个第一电路引脚(121a、121b);第二驱动线段(122),设置于第一基板的布线区(109),第二驱动线段(122)包括多个第二电路引脚(122a、122b);以及第一接引单元(151),设置于第一驱动线段(121)与第二驱动线段(122)之间;其中,第一接引单元(151)分别连接多个第一电路引脚(121a、121b)与多个第二电路引脚(122a、122b),使第二驱动线段(122)电性耦接至第一驱动线段(121)以形成并联电路。

Description

显示面板及其应用的显示装置 技术领域
本申请涉及一种显示器中的电路结构,特别是涉及一种显示面板的阵列线路及其应用的显示装置。
背景技术
液晶显示器(Liquid Crystal Display,LCD)近来已被广泛的运用,随着驱动技术的改良,使其具有低的消耗电功率、薄型量轻、低电压驱动等优点,目前已经广泛的应用在摄录放影机、笔记本电脑、桌上型显示器及各种投影设备上。
主动开关-液晶显示器(TFT-LCD)的面板正常显示时,需要栅级驱动线路(Gate Driver)结合栅极线(Gate line)、源极驱动线路(Source Driver)结合数据线(Data line)配合彩色滤光片基板的共同电极(彩膜共同电极,CF Com)和存储电极。其中像素(pixel)电极信号由数据线通过主动开关(TFT)打开后供给。存储电极信号由有效显示区外围的阵列共享线(AA Com)供给,以与像素电极之间形成存储电容(Cst)。彩膜共同电极信号由阵列基板的阵列线路(Wire On Array,WOA)的共同电压线路供给彩色滤光片基板,彩膜共同电极与像素电极之间形成液晶电容(Clc)。
为了节省成本,经常将栅极驱动电路、栅极线和数据线等电路制作在同一块显示基板上,再利用阵列线路将该显示基板与用于传输栅极驱动信号的覆晶薄膜(Chip On Film,COF)连接。一般而言,阵列线路包括:给彩色滤光片基板共同电压的A类走线;给芯片提供电源驱动信号的B类走线;给芯片提供工作信号的C类走线。然而,栅极线的信号是经由阵列线路,逐层逐级传递至各层级的芯片(Chip)与集成电路(IC),因此通过B类走线提供给芯片/集成电路的电源驱动信号不能失真严重,在设计上,需将此等芯片/ 集成电路的B类走线的阻值降低。
但是,随着显示面板的窄边框越来越窄的要求,阵列线路的空间也就越来越小,此也造成此等芯片/集成电路的驱动走线的布线空间越来越小,走线不但越来越细,也越来越长,相应的阻抗值就越大。不但造成驱动信号严重失真,进而影响到显示面板显示均齐性。
发明内容
为了解决上述技术问题,本申请的目的在于,提供一种线路阵列电路结构,能降低在窄边框中的阵列线路(Wire On Array,WOA)的B类走线的阻值,进而提升产品质量,并提高产品的信赖性和使用寿命。
本申请的目的及解决其技术问题是采用以下技术方案来实现的。依据本申请提出的一种显示面板包括:第一基板,具有显示区和布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第二基板,与所述第一基板相对配置;第一驱动线段,设置于所述第一基板的布线区,所述第一驱动线段包括多个第一电路引脚;第二驱动线段,设置于所述第一基板的布线区,所述第二驱动线段包括多个第二电路引脚;以及第一接引单元,设置于所述第一驱动线段与所述第二驱动线段之间;其中,所述第一接引单元分别连接所述多个第一电路引脚与所述多个第二电路引脚,使所述第二驱动线段电性耦接至所述第一驱动线段以形成并联电路。
本申请解决其技术问题还可采用以下技术措施进一步实现。
在本申请的一实施例中,所述第二驱动线段是以单层金属布线方式或双层金属布线方式电性耦接至所述第一驱动线段。
在本申请的一实施例中,所述第二驱动线段分别电性耦接多个虚位接引单元与所述第一接引单元。
在本申请的一实施例中,还包括第三驱动线段,所述第三驱动线段电性 耦接所述多个虚位接引单元,以与所述第一驱动线段形成并联电路。
在本申请的一实施例中,所述多个虚位接引单元是以单层金属布线方式或双层金属布线设置。
在本申请的一实施例中,所述多个第一电路引脚连接至一驱动芯片。
在本申请的一实施例中,所述驱动芯片为源极驱动芯片。
在本申请的一实施例中,所述驱动芯片为栅极驱动芯片。
在本申请的一实施例中,所述显示面板还包括:第四驱动线段,设置于所述第一基板的布线区;以及软性电路板,具有第一线路,所述第一线路电性耦接所述第一驱动线段及所述第四驱动线段。
在本申请的一实施例中,所述软性电路板还包括第二线路,所述第二线路并接所述第一线路以形成并联线路。
在本申请的一实施例中,所述第二线路分别电性耦接所述多个虚位接引单元与所述第一接引单元。
在本申请的一实施例中,所述软性电路板为可挠性印刷电路薄膜或柔性印刷电路板。
在本申请的一实施例中,所述显示面板还包括:第四驱动线段,设置于所述第一基板的布线区;以及软性电路板,具有第一线路和第二线路,所述第二线路并接所述第一线路以形成并联线路,所述第一接引单元将所述第一驱动线段与第四驱动线段电性耦接至所述多个虚位接引单元。
在本申请的一实施例中,多个第三驱动线段分别电性耦接至所述多个虚位接引单元,以分别与所述第一驱动线段及第四驱动段线形成并联电路。
在本申请的一实施例中,所述显示面板还包括:第四驱动线段,设置于所述第一基板的布线区;以及软性电路板,具有第一线路和第二线路,所述第二线路并接所述第一线路以形成并联线路,所述第一线路电性耦接所述第一驱动线段及所述第四驱动线段,所述第一驱动线段与所述第四驱动线段通过第一接引单元分别电性耦接至所述第二驱动线段与所述多个虚位接引单 元,所述第二驱动线段电性耦接于所述多个虚位接引单元之间。
在本申请的一实施例中,多个第三驱动线段分别电性耦接至所述多个虚位接引单元,以分别与所述第一驱动线段及第四驱动段线形成并联电路。
本申请的另一目的一种显示面板,包括:第一基板,具有显示区和布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第二基板,与所述第一基板相对配置;第一驱动线段,设置于所述第一基板的布线区,所述第一驱动线段包括多个第一电路引脚;第二驱动线段,设置于所述第一基板的布线区,所述第二驱动线段包括多个第二电路引脚;第一接引单元,分别连接所述多个第一电路引脚;以及虚位接引单元,分别连接所述多个第二电路引脚;其中,所述第一接引单元连接所述虚位接引单元,使所述第二驱动线段电性耦接至所述第一驱动线段以形成并联电路;所述第一驱动线段还包括一第一对位标记,所述第一对位标记用以连接所述第一电路引脚;所述第二驱动线段还包括一第二对位标记,所述第二对位标记用以连接所述第二电路引脚;所述第二驱动线段的边缘具有一主动开关阵列;所述第一接引单元与所述第二驱动线段采用单层或双层金属布线方式电性耦接所述第一驱动线段。
在本申请的一实施例中,所述第一对位标记和第二对位标记的材料选自铝、钼、铬及其合金所组成的群组。
在本申请的一实施例中,所述第一接引单元和所述虚位接引单元的材料选自铝、钼、铬及其合金所组成的群组。
本申请的又一目的一种显示装置,包括:控制部件以及显示面板,显示面板包括:第一基板,具有显示区和布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第二基板,与所述第一基板相对配置;第一驱动线段,设置于所述第一基板的布线区,所述第一驱动线段包括多个第一电路引脚;第二驱动线段,设置于所述第一基板的布线区,所述第二驱动线段包括多个第二电路引脚; 及第一接引单元,设置于所述第一驱动线段与所述第二驱动线段之间;其中,所述第一接引单元分别连接所述多个第一电路引脚与所述多个第二电路引脚,使所述第二驱动线段电性耦接至所述第一驱动线段以形成并联电路。
本申请能降低在窄边框中的阵列线路(Wire On Array,WOA)的B类走线的阻值,进而提升产品质量,并提高产品的信赖性和使用寿命。
附图说明
图1a为范例性的显示装置的架构示意图。
图1b是范例性的线路阵列的走线示意图。
图1c是范例性的线路阵列中的B类走线示意图。
图2a为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图2b为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图3为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图4为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图5为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图6为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图7为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图8为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。
图9为依据本申请一实施例的显示装置的架构示意图。
具体实施方式
以下各实施例的说明是参考附加的图式,用以例示本申请可用以实施的特定实施例。本申请所提到的方向用语,例如「上」、「下」、「前」、「后」、「左」、「右」、「内」、「外」、「侧面」等,仅是参考附加图式的方向。因此,使用的方向用语是用以说明及理解本申请,而非用以限制本申请。
附图和说明被认为在本质上是示出性的,而不是限制性的。在图中,结构相似的单元是以相同标号表示。另外,为了理解和便于描述,附图中示出的每个组件的尺寸和厚度是任意示出的,但是本申请不限于此。
在附图中,为了清晰起见,夸大了层、膜、面板、区域等的厚度。在附图中,为了理解和便于描述,夸大了一些层和区域的厚度。将理解的是,当例如层、膜、区域或基底的组件被称作“在”另一组件“上”时,所述组件可以直接在所述另一组件上,或者也可以存在中间组件。
另外,在说明书中,除非明确地描述为相反的,否则词语“包括”将被理解为意指包括所述组件,但是不排除任何其它组件。此外,在说明书中,“在......上”意指位于目标组件上方或者下方,而不意指必须位于基于重力方向的顶部上。
为更进一步阐述本申请为达成预定发明目的所采取的技术手段及功效,以下结合附图及实施例,对依据本申请提出的一种显示面板及其应用的显示装置,其具体实施方式、结构、特征及其功效,详细说明如后。
图1a为范例性的显示装置的架构示意图。请参照图1a,一种显示装置200包括:控制板100,所述控制板100包括时序模块(Timing Controller,TCON)101;印刷电路板103,与所述控制板100之间通过柔性扁平电缆(Flexible Flat Cable,FFC)102相连接;源极驱动单元104与栅极驱动单元105配置于布线区109,分别与显示区106内的数据线104a及栅极线105a连接。在一些实施 例中,栅极驱动单元105及源极驱动单元104包括但不限制为覆晶薄膜形式。
显示装置200的驱动方式包括:系统主板提供颜色(例如:R/G/B)压缩信号、控制信号及电源传输至控制板100。控制板100上的时序控制器(Timing Controller,TCON)101于处理此等信号后,连同被驱动电路处理的电源,通过柔性扁平电缆(Flexible Flat Cable,FFC)102,一并传输至印刷电路板103的栅极驱动单元105及源极驱动单元104,栅极驱动单元105及源极驱动单元104将必要性的数据与电源传输于显示区106,从而使得显示装置200获得呈现画面需求的电源、信号。
图1b为范例性的显示面板的线路阵列的走线示意图。请配合参阅图1a以利于理解。在某些实施例中,将驱动单元(104,105)、栅极线105a和数据线104a等电路会制作在同一块显示基板上,再利用阵列线路120将显示基板与用于传输驱动信号的驱动单元(104,105)连接。一般而言,阵列线路120包括:传输共同电压的A类走线120a;给芯片提供电源驱动信号的B类走线120b;给芯片提供工作信号的C类走线120c。
图1c为范例性的显示面板的B类走线示意图。请参照图1c,其绘示范例性的显示面板的阵列线路结构(B类走线120b),其具有多个驱动线段(B类走线120b),每一驱动线段包括多个电路引脚及接引单元。
然而,栅极线105a的信号是经由阵列线路120,逐层逐级传递至各层级的栅极驱动单元105的芯片(Chip)与集成电路(IC),因此通过B类走线120b提供给芯片/集成电路的电源驱动信号不能失真严重。但实际使用上,由于栅极驱动单元105之间(例如Gate to Gate,G-G)的阵列线路120存在阻抗,故阵列线路120越长,相应的阻抗值就越大,这会让显示信号爬升和幅值。故在设计上,需将此等芯片/集成电路的B类走线120b的阻值降低。
图2a为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。请参照图2a,本申请一实施例中,一种显示面板包括:第一基板(图未示),具有显示区和布线区,在所述第一基板的显示区设置多个 主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第二基板(图未示),与所述第一基板相对设置;第一驱动线段121,设置于所述第一基板的布线区,第一驱动线段121具有多个第一电路引脚(121a、121b);第二驱动线段122,设置于所述第一基板的布线区,第二驱动线段122具有多个第二电路引脚(122a、122b);以及第一接引单元151,设置于所述第一驱动线段与所述第二驱动线段之间;其中,所述第一接引单元151分别连接该些第一电路引脚(121a、121b)及该些第二电路引脚(122a、122b);其中,使所述第二驱动线段122电性耦接至所述第一驱动线段121以形成并联电路。
在一实施例中,所述第一驱动线段121还包括第一对位标记(图未示),所述第一对位标记用以连接所述第一电路引脚(121a、121b)。
在一实施例中,所述第二驱动线段122还包括第二对位标记(图未示),所述第二对位标记用以连接所述第二电路引脚(122a、122b)。
在一实施例中,所述第一对位标记的材料选自铝、钼、铬及其合金所组成的群组。
在一实施例中,所述第二对位标记的材料选自铝、钼、铬及其合金所组成的群组。
在一实施例中,所述第一接引单元151、虚位接引单元153(图2b)的材料选自铝、钼、铬及其合金所组成的群组。
在一实施例中,该些第一电路引脚(121a、121b)连接至一驱动芯片(160,图5)。
在一实施例中,所述驱动芯片160为源极驱动芯片。
在一实施例中,所述驱动芯片160为栅极驱动芯片。
在一实施例中,所述第二驱动线段122采用单层金属布线方式电性耦接第一驱动线段121。此方式可使一显示面板在正常显示时会最大程度的避免外框或空气的影响。
在一实施例中,所述第二驱动线段122采用双层金属布线方式电性耦接第一驱动线段121。此方式可造成最大限度的减小线路阵列的阻值。
图2b为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。在本申请的一实施例中,一种显示面板包括:第一基板(图未示),在所述第一基板设置主动开关和像素单元;第二基板(图未示),与所述第一基板相对设置;第一驱动线段121,设置于所述第一基板的布线区,第一驱动线段121具有多个第一电路引脚(121a、121b),所述多个第一电路引脚(121a、121b)朝向所述第一基板边缘的方向延伸配置;第二驱动线段122,设置于所述第一基板的布线区,第二驱动线段122具有多个第二电路引脚(122a、122b),所述多个第二电路引脚(122a、122b)朝向所述第一基板内侧,以与所述多个第一电路引脚(121a、121b)相对方向配置;以及第一接引单元151,用以分别连接第一电路引脚(121a、121b);虚位接引单元153,分别连接第二电路引脚(122a、122b);其中,所述第一接引单元151连接所述虚位接引单元153,使所述第二驱动线段122电性耦接至所述第一驱动线段121以形成并联电路;所述第一驱动线段121还包括一第一对位标记,所述第一对位标记用以连接所述第一电路引脚121a、121b;所述第二驱动线段122还包括一第二对位标记,所述第二对位标记用以连接所述第二电路引脚122a、122b;所述第二驱动线段122的边缘具有一主动开关阵列。
图3为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。在本申请一实施例中,一种显示面板包括:第一基板,包括显示区及其外围的布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第一驱动线段121,设置于所述布线区;所述第一驱动线段121通过所述第一接引单元151电性耦接至多个虚位接引单元153;第三驱动线段123分别电性耦接至所述多个虚位接引单元153,以与所述第一驱动线段121形成并联电路。
图4为依据本申请一实施例的显示面板的B类走线配合软性电路板走线 的设计示意图。在本申请一实施例中,一种显示面板包括:第一基板,包括显示区及其外围的布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第一驱动线段121与第二驱动线段122设置于所述布线区;所述第二驱动线段122分别电性耦接多个虚位接引单元153与所述第一接引单元151,所述第一驱动线段121分别电性耦接所述第一接引单元151;第三驱动线段123分别电性耦接至所述多个虚位接引单元153,以与所述第一驱动线段121形成并联电路。
在一些实施例中,所述第二驱动线段122、所述第一接引单元151与所述虚位接引单元153是以单层金属布线方式或双层金属布线设置。
图5为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。在本申请一实施例中,一种显示面板包括:第一基板,包括显示区及其外围的布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第二基板,与所述第一基板相对配置;第一驱动线段121与第四驱动线段124,设置于所述第一基板的布线区;软性电路板140,具有第一线路141,所述第一线路141电性耦接所述第一驱动线段121及所述第四驱动线段124;其中,所述软性电路板140包括第二线路142,所述第二线路142并接所述第一线路141以形成并联线路。如此,所述并联线路作为所述第一驱动线段121及第四驱动线段124的延伸线路,扩张三者彼此的线宽及面积,而且通过并联线路的并联阻抗原理,相对较能辅助降低驱动线段的阻值。
在一些实施例中,所述软性电路板140是指可挠性印刷电路薄膜或柔性印刷电路板。
在一些实施例中,所述第二线路142分别电性耦接多个虚位接引单元153与所述第一接引单元151。
图6为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。在本申请一实施例中,一种显示面板包括:第一基板,包括 显示区及其外围的布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第二基板,与所述第一基板相对配置;第一驱动线段121、第二驱动线段122与第四驱动线段124,设置于所述第一基板的布线区;第一接引单元151,用以连接所述第一驱动线段121与所述第二驱动线段122;软性电路板140,具有第一线路141与第二线路142;其中,所述第一驱动线段121与所述第四驱动线段124通过所述第一线路141形成电性耦接;所述第二线路142并接所述第一线路141以形成并联线路。
图7为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。在本申请一实施例中,一种显示面板包括:第一基板,包括显示区及其外围的布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第一驱动线段121、第三驱动线段123与第四驱动线段124,设置于所述第一基板的布线区;软性电路板140,具有第一线路141与第二线路142,所述第二线路142并接所述第一线路141以形成并联线路;第一接引单元151,将所述第一驱动线段121与第四驱动线段124电性耦接至多个虚位接引单元153;其中,多个第三驱动线段123分别电性耦接至所述多个虚位接引单元153,以分别与所述第一驱动线段121及第四驱动段线124形成并联电路。
图8为依据本申请一实施例的显示面板的B类走线配合软性电路板走线的设计示意图。在本申请一实施例中,一种显示面板包括:第一基板,包括显示区及其外围的布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;第一驱动线段121与第四驱动线段124,设置于所述布线区;软性电路板140,具有第一线路141与第二线路142,所述第二线路142并接所述第一线路141以形成并联线路;所述第一线路141电性耦接所述第一驱动线段121及所述第四驱动线段124;其中,所述第一驱动线段121与所述第四驱动线段124,通过第一 接引单元151分别电性耦接至第二驱动线段122与虚位接引单元153;所述第二驱动线段122电性耦接于所述虚位接引单元153之间;第三驱动线段123分别电性耦接至所述多个虚位接引单元153,以分别与所述第一驱动线段121及第四驱动段线124形成并联电路。
图9为依据本申请一实施例的显示装置的架构示意图。请同时参考图2至图8,在一实施例中,本申请的一种显示装置200包括:控制部件190,通过传输线路以传输共同电压、驱动电源与工作信号,控制部件190包括但不限于先前所述时序模块、源极驱动单元104与栅极驱动单元105;以及显示面板201,其包括前述各实施例中的任一种显示面板。
在某些实施例中,本申请所述显示面板可例如为液晶显示面板,然不限于此,其亦可为OLED显示面板、W-OLED显示面板、QLED显示面板、等离子体显示面板、曲面型显示面板或其他类型显示面板。
本申请能降低在窄边框中的阵列线路(Wire On Array,WOA)的B类走线的阻值,进而提升产品质量,并提高产品的信赖性和使用寿命。
“在一些实施例中”及“在各种实施例中”等用语被重复地使用。所述用语通常不是指相同的实施例;但它亦可以是指相同的实施例。“包含”、“具有”及“包括”等用词是同义词,除非其前后文意显示出其它意思。
以上所述,仅是本申请具体的实施例而已,并非对本申请作任何形式上的限制,虽然本申请已以实施例揭露如上,然而并非用以限定本申请,任何熟悉本专业的技术人员,在不脱离本申请技术方案范围内,当可利用上述揭示的技术内容作出些许还动或修饰为等同变化的等效实施例,但凡是未脱离本申请技术方案的内容,依据本申请的技术实质对以上实施例所作的任何简单修改、等同变化与修饰,均仍属于本申请技术方案的范围内。

Claims (20)

  1. 一种显示面板,包括:
    第一基板,具有显示区和布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;
    第二基板,与所述第一基板相对配置;
    第一驱动线段,设置于所述第一基板的布线区,所述第一驱动线段包括多个第一电路引脚;
    第二驱动线段,设置于所述第一基板的布线区,所述第二驱动线段包括多个第二电路引脚;以及
    第一接引单元,设置于所述第一驱动线段与所述第二驱动线段之间;
    其中,所述第一接引单元分别连接所述多个第一电路引脚与所述多个第二电路引脚,使所述第二驱动线段电性耦接至所述第一驱动线段以形成并联电路。
  2. 如权利要求1所述的显示面板,其中所述第二驱动线段是以单层金属布线方式或双层金属布线方式设置。
  3. 如权利要求1所述的显示面板,其中所述第二驱动线段分别电性耦接多个虚位接引单元与所述第一接引单元。
  4. 如权利要求3所述的显示面板,其中还包括第三驱动线段,所述第三驱动线段电性耦接所述多个虚位接引单元,以与所述第一驱动线段形成并联电路。
  5. 如权利要求4所述的显示面板,其中所述多个虚位接引单元是以单层金属布线方式或双层金属布线设置。
  6. 如权利要求1所述的显示面板,其中所述多个第一电路引脚连接至一驱动芯片。
  7. 如权利要求6所述的显示面板,其中所述驱动芯片为源极驱动芯片。
  8. 如权利要求6所述的显示面板,其中所述驱动芯片为栅极驱动芯片。
  9. 如权利要求3所述的显示面板,还包括:
    第四驱动线段,设置于所述第一基板的布线区;以及
    软性电路板,具有第一线路,所述第一线路电性耦接所述第一驱动线段及所述第四驱动线段。
  10. 如权利要求9所述的显示面板,其中所述软性电路板还包括第二线路,所述第二线路并接所述第一线路以形成并联线路。
  11. 如权利要求10所述的显示面板,其中所述第二线路分别电性耦接所述多个虚位接引单元与所述第一接引单元。
  12. 如权利要求9所述的显示面板,其中所述软性电路板为可挠性印刷电路薄膜或柔性印刷电路板。
  13. 如权利要求4所述的显示面板,还包括:
    第四驱动线段,设置于所述第一基板的布线区;以及
    软性电路板,具有第一线路和第二线路,所述第二线路并接所述第一线路以形成并联线路,所述第一接引单元将所述第一驱动线段与第四驱动线段电性耦接至所述多个虚位接引单元。
  14. 如权利要求13所述的显示面板,其中多个第三驱动线段分别电性耦接至所述多个虚位接引单元,以分别与所述第一驱动线段及第四驱动段线形成并联电路。
  15. 如权利要求4所述的显示面板,还包括:
    第四驱动线段,设置于所述第一基板的布线区;以及
    软性电路板,具有第一线路和第二线路,所述第二线路并接所述第一线路以形成并联线路,所述第一线路电性耦接所述第一驱动线段及所述第四驱动线段,所述第一驱动线段与所述第四驱动线段通过第一接引单元分别电性耦接至所述第二驱动线段与所述多个虚位接引单元,所述第二驱动线段电性耦接于所述多个虚位接引单元之间。
  16. 如权利要求15所述的显示面板,其中多个第三驱动线段分别电性耦 接至所述多个虚位接引单元,以分别与所述第一驱动线段及第四驱动段线形成并联电路。
  17. 一种显示面板,包括:
    第一基板,具有显示区和布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;
    第二基板,与所述第一基板相对配置;
    第一驱动线段,设置于所述第一基板的布线区,所述第一驱动线段包括多个第一电路引脚,所述多个第一电路引脚朝向所述第一基板边缘的方向延伸配置;
    第二驱动线段,设置于所述第一基板的布线区,所述第二驱动线段包括多个第二电路引脚,所述多个第二电路引脚朝向所述第一基板内侧延伸,以与所述多个第一电路引脚相对方向配置;
    第一接引单元,分别连接所述多个第一电路引脚;以及
    虚位接引单元,分别连接所述多个第二电路引脚;
    其中,所述第一接引单元连接所述虚位接引单元,使所述第二驱动线段电性耦接至所述第一驱动线段以形成并联电路;
    其中,所述第一驱动线段还包括一第一对位标记,所述第一对位标记用以连接所述第一电路引脚;所述第二驱动线段还包括一第二对位标记,所述第二对位标记用以连接所述第二电路引脚;
    其中,所述第一接引单元与所述第二驱动线段采用单层或双层金属布线方式电性耦接所述第一驱动线段。
  18. 如权利要求17所述的显示面板,其中所述第一对位标记和第二对位标记的材料选自铝、钼、铬及其合金所组成的群组。
  19. 如权利要求17所述的显示面板,其中所述第一接引单元和所述虚位接引单元的材料选自铝、钼、铬及其合金所组成的群组。
  20. 一种显示装置,包括:
    控制部件;以及
    显示面板,包括:
    第一基板,具有显示区和布线区,在所述第一基板的显示区设置多个主动开关和多个像素单元,所述多个像素单元分别耦接于所述多个主动开关;
    第二基板,与所述第一基板相对配置;
    第一驱动线段,设置于所述第一基板的布线区,所述第一驱动线段包括多个第一电路引脚;
    第二驱动线段,设置于所述第一基板的布线区,所述第二驱动线段包括多个第二电路引脚;及
    第一接引单元,设置于所述第一驱动线段与所述第二驱动线段之间;
    其中,所述第一接引单元分别连接所述多个第一电路引脚与所述多个第二电路引脚,使所述第二驱动线段电性耦接至所述第一驱动线段以形成并联电路。
PCT/CN2017/115857 2017-10-26 2017-12-13 显示面板及其应用的显示装置 WO2019080293A1 (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/758,344 US11300839B2 (en) 2017-10-26 2017-12-13 Display panel and display device applying the same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN201711010957.4 2017-10-26
CN201711010957.4A CN107783344B (zh) 2017-10-26 2017-10-26 显示面板及其应用的显示装置

Publications (1)

Publication Number Publication Date
WO2019080293A1 true WO2019080293A1 (zh) 2019-05-02

Family

ID=61435255

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2017/115857 WO2019080293A1 (zh) 2017-10-26 2017-12-13 显示面板及其应用的显示装置

Country Status (3)

Country Link
US (1) US11300839B2 (zh)
CN (1) CN107783344B (zh)
WO (1) WO2019080293A1 (zh)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11699163B2 (en) * 2018-07-26 2023-07-11 Ncr Corporation Real-time integration of analytics for online services

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1484067A (zh) * 2002-09-17 2004-03-24 友达光电股份有限公司 以旁通排线增进电性连结的显示器面板
CN1512251A (zh) * 2002-12-30 2004-07-14 ���ǵ�����ʽ���� 具有信号线的显示面板及液晶显示器
US20060146112A1 (en) * 2004-12-31 2006-07-06 Mun-Chul Kim Liquid crystal display device
US20080013029A1 (en) * 2006-06-29 2008-01-17 Lg. Philips Lcd Co., Ltd. Liquid crystal panel and liquid crystal display device having the same
CN101673016A (zh) * 2009-10-23 2010-03-17 友达光电股份有限公司 主动元件阵列基板以及显示装置
CN104216182A (zh) * 2014-08-22 2014-12-17 京东方科技集团股份有限公司 阵列基板及其制造方法和显示面板

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101308462B1 (ko) * 2007-08-09 2013-09-16 엘지디스플레이 주식회사 액정 표시 장치
CN102110685B (zh) * 2010-11-05 2013-07-10 友达光电股份有限公司 像素结构以及显示面板
CN104076544A (zh) * 2014-07-22 2014-10-01 深圳市华星光电技术有限公司 显示装置

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1484067A (zh) * 2002-09-17 2004-03-24 友达光电股份有限公司 以旁通排线增进电性连结的显示器面板
CN1512251A (zh) * 2002-12-30 2004-07-14 ���ǵ�����ʽ���� 具有信号线的显示面板及液晶显示器
US20060146112A1 (en) * 2004-12-31 2006-07-06 Mun-Chul Kim Liquid crystal display device
US20080013029A1 (en) * 2006-06-29 2008-01-17 Lg. Philips Lcd Co., Ltd. Liquid crystal panel and liquid crystal display device having the same
CN101673016A (zh) * 2009-10-23 2010-03-17 友达光电股份有限公司 主动元件阵列基板以及显示装置
CN104216182A (zh) * 2014-08-22 2014-12-17 京东方科技集团股份有限公司 阵列基板及其制造方法和显示面板

Also Published As

Publication number Publication date
CN107783344B (zh) 2020-07-10
US11300839B2 (en) 2022-04-12
CN107783344A (zh) 2018-03-09
US20200264467A1 (en) 2020-08-20

Similar Documents

Publication Publication Date Title
US9753346B2 (en) Horizontal stripe liquid crystal display device
US10176776B2 (en) Display device and driving circuit
KR102681173B1 (ko) 표시 장치
JP3708467B2 (ja) 表示装置
WO2018112997A1 (zh) Goa电路结构
KR101931248B1 (ko) 표시장치 및 그 제조방법
US10366659B2 (en) Array substrates for enhancing gate driver on array (GOA) reliability
US20200176480A1 (en) Display panel and display device
WO2019080291A1 (zh) 显示面板及其应用的显示装置
WO2019080290A1 (zh) 显示面板及其应用的显示装置
US7414694B2 (en) Liquid crystal display device
US11520200B2 (en) Display device and method of manufacturing the same
US7532266B2 (en) Active matrix substrate
WO2019071814A1 (zh) 阵列基板及其应用的显示面板
WO2019080293A1 (zh) 显示面板及其应用的显示装置
KR20110049094A (ko) 액정표시장치
WO2019242213A1 (zh) 显示面板及其应用的显示装置
US10719157B2 (en) Display panel and display module
WO2020220466A1 (zh) 印刷电路板及显示装置
JP2010108981A (ja) 半導体装置、電気光学装置及び電子機器
KR20200053720A (ko) 표시장치
JP2007178474A (ja) 表示装置
JP5540502B2 (ja) 液晶表示パネル及びそれを備えた電子機器
WO2016078137A1 (zh) 具阵列背板线路架构的液晶显示装置
JP2007227579A (ja) 表示装置

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 17929568

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 17929568

Country of ref document: EP

Kind code of ref document: A1