WO2015117645A1 - A frequency multiplier and a method therein for generating an output signal with a specific frequency - Google Patents

A frequency multiplier and a method therein for generating an output signal with a specific frequency Download PDF

Info

Publication number
WO2015117645A1
WO2015117645A1 PCT/EP2014/052225 EP2014052225W WO2015117645A1 WO 2015117645 A1 WO2015117645 A1 WO 2015117645A1 EP 2014052225 W EP2014052225 W EP 2014052225W WO 2015117645 A1 WO2015117645 A1 WO 2015117645A1
Authority
WO
WIPO (PCT)
Prior art keywords
frequency
specific frequency
stage
multiplier
signal
Prior art date
Application number
PCT/EP2014/052225
Other languages
French (fr)
Inventor
Mingquan Bao
Original Assignee
Telefonaktiebolaget L M Ericsson (Publ)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Telefonaktiebolaget L M Ericsson (Publ) filed Critical Telefonaktiebolaget L M Ericsson (Publ)
Priority to PCT/EP2014/052225 priority Critical patent/WO2015117645A1/en
Publication of WO2015117645A1 publication Critical patent/WO2015117645A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B19/00Generation of oscillations by non-regenerative frequency multiplication or division of a signal from a separate source
    • H03B19/06Generation of oscillations by non-regenerative frequency multiplication or division of a signal from a separate source by means of discharge device or semiconductor device with more than two electrodes
    • H03B19/14Generation of oscillations by non-regenerative frequency multiplication or division of a signal from a separate source by means of discharge device or semiconductor device with more than two electrodes by means of a semiconductor device
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B5/00Generation of oscillations using amplifier with regenerative feedback from output to input
    • H03B5/08Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance
    • H03B5/12Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device
    • H03B5/1206Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device using multiple transistors for amplification
    • H03B5/1212Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device using multiple transistors for amplification the amplifier comprising a pair of transistors, wherein an output terminal of each being connected to an input terminal of the other, e.g. a cross coupled pair
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B5/00Generation of oscillations using amplifier with regenerative feedback from output to input
    • H03B5/08Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance
    • H03B5/12Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device
    • H03B5/1228Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device the amplifier comprising one or more field effect transistors

Definitions

  • Embodiments herein relate to a frequency multiplier and a method therein.
  • they relate to a frequency multiplier for generating an output signal with a specific frequency from an input signal in a wireless communication device.
  • Wireless communication devices usually comprise transceivers which comprise receivers and transmitters.
  • a frequency multiplier together with a low frequency oscillator, is able to provide high purity and stable signal sources for a transceiver in a wireless communication device.
  • d n is an integer multiplication factor.
  • the multiplication factor is probably large.
  • a sixtupler which comprises a frequency tripler, a buffer amplifier, and a cascaded frequency doubler.
  • P ou t denotes the output signal power at a frequency of 6*fj n and ⁇
  • denotes the input signal power at frequency fj n
  • PDC denotes Direct Current (DC) power
  • the power efficiency of the existing frequency sixtupler is less than or equal to 1 %. Adding a power amplifier can boost the sixtulper's output power and conversion gain, but cannot improve the power efficiency.
  • the object is achieved by a frequency multiplier for generating an output signal with a specific frequency from an input signal.
  • the frequency multiplier comprises a first stage to receive the input signal and generate even-order harmonics of the input signal.
  • the frequency multiplier further comprises a second stage to receive the generated even-order harmonics and generate signals with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics.
  • the second stage 202 further combines the generated signals with the specific frequency to generate the output signal with the specific frequency.
  • an impedance matching circuit is connected between the first and second stages.
  • the frequency multiplier may further comprise a high pass or band pass filter to suppress signals with undesired frequencies.
  • the object is also achieved by corresponding embodiments of a method in a frequency multiplier for generating an output signal with a specific frequency from an input signal.
  • the method comprises generating even-order harmonics of an input signal in a first stage of the frequency multiplier.
  • the method further comprises receiving the generated even-order harmonics in a second stage of the frequency multiplier via an impedance matching circuit comprised in the frequency multiplier.
  • the method further comprises generating signals with the specific frequency in the second stage by multiplying, mixing and amplifying the received even-order harmonics.
  • the method further comprises combining the generated signals with the specific frequency in the second stage to generate the output signal with the specific frequency.
  • the method may further comprise selecting the output signal with the specific frequency by a high pass or band pass filter comprised in the frequency multiplier and suppressing signals with undesired frequencies.
  • the frequency multiplier herein achieves good conversion gain.
  • embodiments herein provide a frequency multiplier with improved
  • Figure 1 is a simplified circuit schematic of a frequency-multiplier-by-six according to prior art.
  • Figure 2 is a general view of a frequency multiplier according to embodiments herein.
  • Figure 3 is a schematic diagram illustrating a frequency multiplier according to
  • Figure 4 is a flowchart depicting a method in a frequency multiplier according to
  • Figure 5 is a diagram illustrating an output signal at a frequency of 6 times of the input signal frequency originating from different even-order harmonics.
  • Figure 6 is a diagram showing conversion gain and power efficiency versus length of a transmission line according to embodiments herein.
  • Figure 7 is a diagram showing spectrum for an output signal of a frequency-multiplier-by-
  • Figure 8 is a diagram showing conversion gain and power efficiency versus input signal frequencies according to embodiments herein.
  • Figure 9 is a diagram showing output signal powers of different order harmonics versus input signal frequencies according to embodiments herein.
  • Figure 10 is a diagram showing conversion gain and power efficiency versus input signal power at input signal frequency of 25GHz according to embodiments herein.
  • Figure 1 1 is a diagram showing output signal powers of different order harmonics versus input signal power at input signal frequency of 25GHz according to
  • Figure 12 is a block diagram illustrating a wireless communication device in which
  • a general view of a frequency multiplier 200 for generating an output signal with a specific frequency from an input signal is shown in Figure 2.
  • the specific frequency is a desired frequency generated by the frequency multiplier 200.
  • the frequency multiplier 200 comprises two cascaded stages, a first stage 201 and a second stage 202.
  • the first stage 201 is an even-order harmonic generator, which produces a 2nd, a 4th, and a 6th, ... order harmonics of the input signal.
  • the second stage 202 is a nonlinear converter, which receives the generated even-order harmonics and generates signals with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics.
  • the second stage 202 further combines the generated signals with the specific frequency to generate the output signal with the specific frequency. Then, the generated output signal with the specific frequency is selected by a high pass or band pass filter 204 and signals with undesired frequencies are suppressed. Further, there is an impedance matching circuit 203 connected between the first and second stages 201 ,202. The impedance matching circuit 203 is to match an output impedance of the first stage 201 to an input impedance of the second stage 202 for different frequencies.
  • a frequency multiplier 300 may be implemented by circuits shown in Figure 3, where the first stage 201 may be implemented by a circuit referred to as a first stage 301 , the second stage 202 may be implemented by a circuit referred to as a second stage 302, and the impedance matching circuit 203 may be implemented by a circuit referred to as a impedance matching circuit 303.
  • the first stage 301 comprises a capacitive cross coupled transistor pair Q-
  • is shown as a Bipolar transistor having a base, a collector and an emitter, other type of transistor, such as Field-effect transistor having a gate, a drain and a source may be used.
  • the first stage 301 also comprises coupled degeneration inductors L at the emitters or sources of the transistor pair Q-
  • Two inductors at the emitters are coupled with a mutual inductance, M.
  • the coupled inductors are able to transfer a sing-ended input signal into differential signal outputs to drive two transistors Q1/Q1 with 180 phase difference. Therefore, no balun is needed for the first stage 301 .
  • are connected together.
  • the first stage 301 in Figure 3 is an even-order harmonic generator, where the generated 2nd and other high even-order harmonics are components which will be used in the second stage 302.
  • the second stage 302 comprises a common-emitter or common-source transistor Q 2 .
  • transistor Q 2 is shown as a Bipolar transistor, other type of transistor, such as Field-effect transistor may be used.
  • the impedance matching circuit 303 comprising a Direct Current (DC) decoupling capacitor C 2 and a piece of transmission line TL.
  • the transmission line TL acts as an impedance converter, to transfer a high input impedance to a low one.
  • the frequency multiplier 300 further comprises a high pass or band pass filter 304, connected between an output of the second stage 302 and an output of the frequency multiplier 300.
  • the output signal of the frequency multiplier 300 is taken from the collector or drain of the transistor Q 2 at the second stage
  • the high pass or band pass filter is used to suppress signals with undesired frequencies at the output of the frequency multiplier 300.
  • transistors Qi and Q 2 shown in Figure 3 are configured to operate in class-B or C configuration, in a strong nonlinear manner, and therefore consumes very litter DC power.
  • the frequency multiplier 200,300 may be a frequency-multiplier-by-six and the specific frequency of the output signal is 6 times of a frequency of the input signal.
  • the second stage 202,302 may be configured to receive the generated even-order harmonicas, such as the 2nd, 4th and 6th order harmonics.
  • the second stage 202, 302 is configured to multiply the received 2nd order harmonic to a first signal with the frequency of 6 times the input signal frequency.
  • the second stage 202, 302 is configured to mix the received 2nd and 4th order harmonics to a second signal with the frequency of 6 times the input signal frequency.
  • the second stage 202, 302 is configured to amplify the received 6 th order harmonic to a third signal with the frequency of 6 times the input signal frequency.
  • the second stage 202, 302 is further configured to combine the first, the second and the third signals to generate the output signal with the specific frequency.
  • the frequency-multiplier-by-six also uses a high pass or band pass filter to suppress signals with undesired frequencies.
  • the frequency multiplier 200,300 may be a frequency-multiplier-by-8.
  • the specific frequency of the output signal is 8 times of a frequency of the input signal.
  • the second stage 202,302 is configured to receive the generated even-order harmonics, such as the 2nd, the 4th, the 6th and the 8th order harmonics.
  • the second stage 202,302 is configured to multiply the received 2nd and/or 4th order harmonics to a first signal with the frequency of 8 times the input signal frequency.
  • the second stage 202,302 is configured to mix the received 2nd and 6th order harmonics to a second signal with the frequency of 8 times the input signal frequency.
  • the second stage 202,302 is configured to amplify the received 8th harmonic to a third signal with the frequency of 8 times the input signal frequency.
  • the second stage 202,302 is configured to combine the first, the second and the third signals to generate the output signal with the specific frequency.
  • the frequency-multiplier-by-eight also uses a high pass or band pass filter to suppress signals with undesired frequencies.
  • the frequency multiplier 200, 300 comprises the first stage 201 ,301 , the second stage 202,302, the impedance matching circuit 203,303 and the high pass or band pass filter 204,304.
  • the method comprises the following actions.
  • the first stage 201 ,301 of the frequency multiplier 200,300 receives an input signal and generates even-order harmonics of the input signal.
  • the second stage 202,302 of the frequency multiplier 200,300 receives the generated even-order harmonics via the impedance matching circuit 203,303.
  • the second stage 202,302 of the frequency multiplier 200,300 generates signals 5 with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics.
  • the second stage 202,302 of the frequency multiplier 200,300 combines the generated signals to generate the output signal with the specific frequency.
  • the high pass or band pass filter 204,304 of the frequency multiplier 200,300 selects the output signal with the specific frequency and supresses signals with undesired frequencies.
  • the frequency multiplier 200, 300 is a frequency- multiplier-by-six
  • the specific frequency of the output signal is 6 times of a frequency of the input signal
  • the received harmonics by the second stage 202,302 comprises at least the 2nd, the 4th and the 6th order harmonics.
  • Action 403 performed by the second stage 202,302 of the frequency multiplier 200,300 comprises
  • the specific frequency of the output signal is 8 times of a frequency of the input signal
  • the received harmonics by the second stage 202,302 comprises at least the 2nd, the 4th, the 6th and the 8th order harmonics.
  • Action 403 performed by the second stage 202,302 of the frequency multiplier 200,300 comprises multiplying the received 2nd order harmonic by 4 and/or 4 th order harmonic by 2 to a first 30 signal with the specific frequency; mixing the received 2nd and 6th harmonics to a second signal with the specific frequency; and amplifying the received 8th harmonic to a third signal with the specific frequency.
  • the first stage 201 ,301 is an even-order harmonics generator.
  • a differential low noise amplifier may be modified to be an even-order harmonic generator.
  • the differential outputs of the low noise amplifier may be combined. As shown in Figure 3, the collectors or drains of the transistor pair are connected together so that the differential outputs are combined.
  • the odd-order harmonics are suppressed due to phase cancellation, and the even-order harmonics are added in phase.
  • the even-order harmonic generator is put at the first stage so that the output power of the first stage 201 ,301 can be lower than that of the second stage 202,302, to get a good power efficiency.
  • Two transistors in the transistor pair operate in class-C
  • the power consumption of the first stage 201 , 301 is low, for example, when biased at a low base voltage of 0.63V, the DC current consumption of two transistors is 3 mA only at 1 .5V DC supply voltage, and the power consumption is only 4.5 mW.
  • the second stage 202,302 is a nonlinear converter.
  • the even-order harmonics generated at the first stage 201 ,301 are fed into the second stage 302 which is a common-emitter or common-source transistor.
  • Figure 5 shows how the output signal with a specific frequency, for example 6fo, originates from different even-order harmonics generated by the first stage 201 ,301 , where fo denotes the fundamental frequency of the input signal, 2fo, 4fo, and 6fo denote the 2nd, 4th and 6th order harmonics of the input signal respectively.
  • the second stage 202,302 acts as a trans-conductance mixer. Furthermore, the second stage 202, 302 may also act as a single device frequency tripler, generating a signal at the desired or specific frequency of 6fo from the 2nd order harmonic.
  • the second stage 202,302 may also function as an amplifier to amplify the 6th order harmonic at the input of the second stage 202,302 and generates a signal at the desired or specific frequency of 6fo-
  • the signals with the specific frequency of 6fo originated from different mechanisms are added inherently by the transistor at the second stage 202,302. Consequently, a high conversion gain is obtained.
  • harmonic balance simulations will be carried out in order to understand the contributions of each mechanism to the frequency multiplier output.
  • the output signal with the frequency of 6fo that is the 6th order harmonic of the input signal, obtained by means of multiplying, mixing, as well as amplifying, in a frequency-multiplier-by-6, will be calculated separately.
  • the input signal has a power of -1 dBm and is at a frequency of 25 GHz.
  • the base and collector bias voltages for the transistor ( 3 ⁇ 4 at the second stage 302 are 0.69 V and 1 .5 V, respectively.
  • the DC current consumption is 7 mA.
  • the transistor Q 2 operates in class-B or C configuration which demonstrates strong nonlinearity.
  • the certain frequency components generated at the first stage are removed intentionally by using a series connected LC resonator with a ground terminal.
  • the other terminal of the LC resonator is connected with the base or gate of the second transistor Q 2 at the second stage 302.
  • the magnitude of impedance of the LC resonator is 0 ⁇ at a resonate frequency, and larger than 600 ⁇ at other harmonic frequencies.
  • the LC resonator does not affect the impedance between two stages except at the resonate frequency, since its impedance is much larger than the parallel connected base impedance of the transistor ( 3 ⁇ 4 at the second stage 302.
  • the impedance matching circuit 203,303 is connected between the first stage 10 201 ,301 and the second stage 202,302.
  • the impedance matching circuit 203,303 is connected between the first stage 10 201 ,301 and the second stage 202,302.
  • the transmission line acts as an impedance converter, to transfer a high input impedance to a low one.
  • Using the transmission line makes it possible to up-convert impedances of the 2nd and the 4th order harmonics simultaneously.
  • the length of the transmission line may
  • Figure 6 plots the conversion gain and power efficiency of a frequency-multiplier-by-six versus the length of the transmission line, where x-axis represents length of the transmission line, y-axis to the right represents power efficiency and y-axis to the left represents conversion gain.
  • the frequency-multiplier-by-six At the optimal length of the transmission line, for example, around 1450 ⁇ , the frequency-multiplier-by-six
  • the conversion gain is -0.4 dB and the total DC power consumption is 15 mW only.
  • the power efficiency is 4.2% which is the highest power efficiency among the published sixtuplers.
  • the conversion gain versus the input signal frequency is shown in Figure 8, where x-axis represents frequency, y-axis to the right represents power efficiency and y-axis to the left represents conversion gain.
  • the 3-dB bandwidth of the conversion gain is from 22.9GHz to 26.25GHz for the input signal, corresponding to the output signal frequency from 137.4 GHz to 157.5 GHz.
  • the conversion gain peaks as the input signal power is around -1 dBm.
  • the maximum power efficiency is 4.3% when the input signal power is 0 dBm.
  • Figure 11 shows the output signal powers of different harmonics versus input signal power, where x-axis represents input signal power and y-axis represents output signal power . It can be seen that the output signal power will be saturated at 0.85 dBm. Further, it can be seen that the rejection of undesired harmonics is almost unchanged with input signal power.
  • the frequency multiplier for example the frequency-multiplier-by-six according embodiments herein has following unique features:
  • an impedance matching circuit comprising a piece of transmission line and a DC decoupling capacitor is connected between the two stages.
  • the second stage has multi-function, for example, multiplying the 2nd order harmonic, mixing the 2nd and the 4th order harmonics, and amplifying the 6th order harmonic.
  • the first stage is an even-order harmonics generator without utilizing balun.
  • All transistors in the frequency multiplier according to embodiments herein operate in class-B or C configuration with a low DC power consumption, while the output signal with a specific frequency is obtained via transistor's nonlinear converting.
  • the even-order harmonic generator without balun saves the chip area comparing with that of using a passive or an active balun, respectively.
  • the frequency multiplier 200,300 is suitable for millimeter or macro wave transceivers as an RF signal source generator, for example to generate E-band or D-band signals, in a wireless communication device 1200 as shown in Figure 12.
  • the wireless communication device 1200 comprises a Transceiver 1210, wherein the frequency multiplier 200,300 may be implemented in.
  • the wireless communication device 1200 further comprises a Memory 1220 and a Processing unit 1230.
  • , ( 3 ⁇ 4 in the frequency multiplier 300 as shown in Figures 3 and 4 are Bipolar Junction Transistors (BJT)
  • the frequency multiplier 300 may comprise any other types of transistors, such as Field-Effect Transistor (FET), Metal-Oxide-Semiconductor FET (MOSFET), Junction FET (JFET), etc.
  • FET Field-Effect Transistor
  • MOSFET Metal-Oxide-Semiconductor FET
  • JFET Junction FET

Abstract

A frequency multiplier (200;300) for generating an output signal with a specific frequency from an input signal. The frequency multiplier (200;300) comprises a first stage (201;301) which is an even-order harmonic generator to produce a 2nd, a 4th, a 6th … order harmonics of the input signal. The frequency multiplier (200;300) further comprises a second stage (202;302) which is a nonlinear converter configured to receive the generated even-order harmonics and generate signals with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics. The second stage (202;302) further combines the generated signals to generate the output signal with a specific frequency. Further, there is an impedance matching circuit (203;303) connected between the first and second stages, and also a high pass or band pass filter (204;304) at the output of the frequency multiplier (200;300) to supress signals with undesired frequency.

Description

A FREQUENCY MULTIPLIER AND A METHOD THEREIN FOR GENERATING AN OUTPUT SIGNAL WITH A SPECIFIC FREQUENCY
TECHNICAL FIELD
Embodiments herein relate to a frequency multiplier and a method therein. In particular, they relate to a frequency multiplier for generating an output signal with a specific frequency from an input signal in a wireless communication device.
BACKGROUND
Wireless communication devices usually comprise transceivers which comprise receivers and transmitters. A frequency multiplier, together with a low frequency oscillator, is able to provide high purity and stable signal sources for a transceiver in a wireless communication device. The frequency multiplier multiplies an input signal with a low frequency fjn, to an output signal with a desired high frequency fout, where fout=n* fin. ar,d n is an integer multiplication factor. As the operation frequency of a wireless transceiver increases, e.g., at E-band or at D-band, the multiplication factor is probably large. For instance, a D-band signal source of 130 GHz to 160 GHz needs a frequency-multiplier-by- six, n=6, which is also called as a sixtupler, as the input signal frequency is from 21 .6 GHz to 26.6 GHz.
In ABBASI, M. et al., Single-Chip Frequency Multiplier Chains for Millimeter-Wave Signal Generation, IEEE TRANSACTIONS ON MICROWA VE THEORY AND
TECHNIQUES, December 2009, vol. 57, no. 12, a sixtupler is disclosed which comprises a frequency tripler, a buffer amplifier, and a cascaded frequency doubler.
There are many ways to obtain a frequency sixtupler by cascading a frequency tripler with a frequency doubler. For example, in KALLFASS, I. et al., A W-band Active Frequency-multiplier-by-six in Waveguide Package, German Microwave Conference, 2010, a frequency-multiplier-by-six is disclosed, as shown in Figure 1 . In order to avoid a bandwidth limitation of λ/4 stubs at an output of a doubler, a balanced topology is described, where a single-ended input signal is transferred into differential outputs by an active balun. The exiting frequency-multiplier-by-six has a problem of low power efficiency which is defined as:
Figure imgf000003_0001
where Pout denotes the output signal power at a frequency of 6*fjn and Ρ,η denotes the input signal power at frequency fjn, PDC denotes Direct Current (DC) power
consumption. The power efficiency of the existing frequency sixtupler is less than or equal to 1 %. Adding a power amplifier can boost the sixtulper's output power and conversion gain, but cannot improve the power efficiency.
SUMMARY
Therefor it is an object of embodiments herein to provide a frequency multiplier with improved performance. According to a first aspect of embodiments herein, the object is achieved by a frequency multiplier for generating an output signal with a specific frequency from an input signal. The frequency multiplier comprises a first stage to receive the input signal and generate even-order harmonics of the input signal. The frequency multiplier further comprises a second stage to receive the generated even-order harmonics and generate signals with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics. The second stage 202 further combines the generated signals with the specific frequency to generate the output signal with the specific frequency. Further, an impedance matching circuit is connected between the first and second stages. The frequency multiplier may further comprise a high pass or band pass filter to suppress signals with undesired frequencies.
According to a second aspect of embodiments herein, the object is also achieved by corresponding embodiments of a method in a frequency multiplier for generating an output signal with a specific frequency from an input signal. The method comprises generating even-order harmonics of an input signal in a first stage of the frequency multiplier. The method further comprises receiving the generated even-order harmonics in a second stage of the frequency multiplier via an impedance matching circuit comprised in the frequency multiplier. The method further comprises generating signals with the specific frequency in the second stage by multiplying, mixing and amplifying the received even-order harmonics. The method further comprises combining the generated signals with the specific frequency in the second stage to generate the output signal with the specific frequency. The method may further comprise selecting the output signal with the specific frequency by a high pass or band pass filter comprised in the frequency multiplier and suppressing signals with undesired frequencies.
Since the output signal with the specific frequency is generated from different mechanisms and combined at the second stage, the frequency multiplier herein achieves good conversion gain.
Thus, embodiments herein provide a frequency multiplier with improved
performance on conversion gain and power efficiency. BRIEF DESCRIPTION OF THE DRAWINGS
Examples of embodiments herein are described in more detail with reference to attached drawings in which:
Figure 1 is a simplified circuit schematic of a frequency-multiplier-by-six according to prior art.
Figure 2 is a general view of a frequency multiplier according to embodiments herein. Figure 3 is a schematic diagram illustrating a frequency multiplier according to
embodiments herein.
Figure 4 is a flowchart depicting a method in a frequency multiplier according to
embodiments herein.
Figure 5 is a diagram illustrating an output signal at a frequency of 6 times of the input signal frequency originating from different even-order harmonics.
Figure 6 is a diagram showing conversion gain and power efficiency versus length of a transmission line according to embodiments herein.
Figure 7 is a diagram showing spectrum for an output signal of a frequency-multiplier-by-
6 according to embodiments herein.
Figure 8 is a diagram showing conversion gain and power efficiency versus input signal frequencies according to embodiments herein. Figure 9 is a diagram showing output signal powers of different order harmonics versus input signal frequencies according to embodiments herein.
Figure 10 is a diagram showing conversion gain and power efficiency versus input signal power at input signal frequency of 25GHz according to embodiments herein. Figure 1 1 is a diagram showing output signal powers of different order harmonics versus input signal power at input signal frequency of 25GHz according to
embodiments herein.
Figure 12 is a block diagram illustrating a wireless communication device in which
embodiments herein may be implemented.
DETAILED DESCRIPTION
According to some embodiments, a general view of a frequency multiplier 200 for generating an output signal with a specific frequency from an input signal is shown in Figure 2. The specific frequency is a desired frequency generated by the frequency multiplier 200. The frequency multiplier 200 comprises two cascaded stages, a first stage 201 and a second stage 202. The first stage 201 is an even-order harmonic generator, which produces a 2nd, a 4th, and a 6th, ... order harmonics of the input signal. The second stage 202 is a nonlinear converter, which receives the generated even-order harmonics and generates signals with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics. The second stage 202 further combines the generated signals with the specific frequency to generate the output signal with the specific frequency. Then, the generated output signal with the specific frequency is selected by a high pass or band pass filter 204 and signals with undesired frequencies are suppressed. Further, there is an impedance matching circuit 203 connected between the first and second stages 201 ,202. The impedance matching circuit 203 is to match an output impedance of the first stage 201 to an input impedance of the second stage 202 for different frequencies.
According to some embodiments, the frequency multiplier 200 in these
embodiments referred to as a frequency multiplier 300, may be implemented by circuits shown in Figure 3, where the first stage 201 may be implemented by a circuit referred to as a first stage 301 , the second stage 202 may be implemented by a circuit referred to as a second stage 302, and the impedance matching circuit 203 may be implemented by a circuit referred to as a impedance matching circuit 303. As shown in Figure 3, the first stage 301 comprises a capacitive cross coupled transistor pair Q-|/Q-| . Although transistor Q-| is shown as a Bipolar transistor having a base, a collector and an emitter, other type of transistor, such as Field-effect transistor having a gate, a drain and a source may be used. The first stage 301 also comprises coupled degeneration inductors L at the emitters or sources of the transistor pair Q-|/Q-| . Two inductors at the emitters are coupled with a mutual inductance, M. The coupled inductors are able to transfer a sing-ended input signal into differential signal outputs to drive two transistors Q1/Q1 with 180 phase difference. Therefore, no balun is needed for the first stage 301 . As shown in Figure 3, the collectors or drains of the transistor pair Q-|/Q-| are connected together. As the first stage 201 in Figure 2, the first stage 301 in Figure 3 is an even-order harmonic generator, where the generated 2nd and other high even-order harmonics are components which will be used in the second stage 302. The second stage 302 comprises a common-emitter or common-source transistor Q2.
Although transistor Q2 is shown as a Bipolar transistor, other type of transistor, such as Field-effect transistor may be used. Between the first stage 301 and the second stage 302, there is the impedance matching circuit 303 comprising a Direct Current (DC) decoupling capacitor C2 and a piece of transmission line TL. The transmission line TL acts as an impedance converter, to transfer a high input impedance to a low one.
As the frequency multiplier 200, the frequency multiplier 300 further comprises a high pass or band pass filter 304, connected between an output of the second stage 302 and an output of the frequency multiplier 300. The output signal of the frequency multiplier 300 is taken from the collector or drain of the transistor Q2 at the second stage
302 via the high pass or band pass filter 304. The high pass or band pass filter is used to suppress signals with undesired frequencies at the output of the frequency multiplier 300.
According to some embodiments herein , transistors Qi and Q2 shown in Figure 3 are configured to operate in class-B or C configuration, in a strong nonlinear manner, and therefore consumes very litter DC power.
According to some embodiments herein, the frequency multiplier 200,300 may be a frequency-multiplier-by-six and the specific frequency of the output signal is 6 times of a frequency of the input signal. The second stage 202,302 may be configured to receive the generated even-order harmonicas, such as the 2nd, 4th and 6th order harmonics. The second stage 202, 302 is configured to multiply the received 2nd order harmonic to a first signal with the frequency of 6 times the input signal frequency. The second stage 202, 302 is configured to mix the received 2nd and 4th order harmonics to a second signal with the frequency of 6 times the input signal frequency. The second stage 202, 302 is configured to amplify the received 6th order harmonic to a third signal with the frequency of 6 times the input signal frequency. The second stage 202, 302 is further configured to combine the first, the second and the third signals to generate the output signal with the specific frequency. The frequency-multiplier-by-six also uses a high pass or band pass filter to suppress signals with undesired frequencies. According to some embodiments herein, the frequency multiplier 200,300 may be a frequency-multiplier-by-8. In these embodiments, the specific frequency of the output signal is 8 times of a frequency of the input signal. The second stage 202,302 is configured to receive the generated even-order harmonics, such as the 2nd, the 4th, the 6th and the 8th order harmonics. The second stage 202,302 is configured to multiply the received 2nd and/or 4th order harmonics to a first signal with the frequency of 8 times the input signal frequency. The second stage 202,302 is configured to mix the received 2nd and 6th order harmonics to a second signal with the frequency of 8 times the input signal frequency. The second stage 202,302 is configured to amplify the received 8th harmonic to a third signal with the frequency of 8 times the input signal frequency. And further the second stage 202,302 is configured to combine the first, the second and the third signals to generate the output signal with the specific frequency. The frequency-multiplier-by-eight also uses a high pass or band pass filter to suppress signals with undesired frequencies.
Corresponding embodiments of a method in the frequency multiplier 200,300 for generating an output signal with a specific frequency from an input signal will now be described with reference to Figure 4. As mentioned above, the frequency multiplier 200, 300 comprises the first stage 201 ,301 , the second stage 202,302, the impedance matching circuit 203,303 and the high pass or band pass filter 204,304. The method comprises the following actions.
Action 401
The first stage 201 ,301 of the frequency multiplier 200,300 receives an input signal and generates even-order harmonics of the input signal.
Action 402 The second stage 202,302 of the frequency multiplier 200,300 receives the generated even-order harmonics via the impedance matching circuit 203,303.
Action 403
The second stage 202,302 of the frequency multiplier 200,300 generates signals 5 with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics.
Action 404
The second stage 202,302 of the frequency multiplier 200,300 combines the generated signals to generate the output signal with the specific frequency.
10 Action 405
The high pass or band pass filter 204,304 of the frequency multiplier 200,300 selects the output signal with the specific frequency and supresses signals with undesired frequencies.
15 In some embodiments wherein the frequency multiplier 200, 300 is a frequency- multiplier-by-six, then the specific frequency of the output signal is 6 times of a frequency of the input signal, the received harmonics by the second stage 202,302 comprises at least the 2nd, the 4th and the 6th order harmonics. In these embodiments, Action 403 performed by the second stage 202,302 of the frequency multiplier 200,300 comprises
20 multiplying the received 2nd harmonic to a first signal with the specific frequency; mixing the received 2nd and 4th harmonics to a second signal with the specific frequency; and amplifying the received 6th harmonic to a third signal with the specific frequency.
In some embodiments wherein the frequency multiplier 200,300 is a frequency- 25 multiplier-by-8, then the specific frequency of the output signal is 8 times of a frequency of the input signal, the received harmonics by the second stage 202,302 comprises at least the 2nd, the 4th, the 6th and the 8th order harmonics. In these embodiments, Action 403 performed by the second stage 202,302 of the frequency multiplier 200,300 comprises multiplying the received 2nd order harmonic by 4 and/or 4th order harmonic by 2 to a first 30 signal with the specific frequency; mixing the received 2nd and 6th harmonics to a second signal with the specific frequency; and amplifying the received 8th harmonic to a third signal with the specific frequency.
In order to show unique features and advantages of the frequency multiplier
35 200,300 according embodiments herein, architectures and functions of the first stage 201 ,301 , the second stage 202, 302 and the impedance matching circuit 203,303 will be discussed in more detail in combination with some simulation results.
The first stage 201 ,301 is an even-order harmonics generator. In order to avoid using a balun to transfer a single-ended input into differential outputs, a differential low noise amplifier may be modified to be an even-order harmonic generator. The differential outputs of the low noise amplifier may be combined. As shown in Figure 3, the collectors or drains of the transistor pair are connected together so that the differential outputs are combined. Thus, the odd-order harmonics are suppressed due to phase cancellation, and the even-order harmonics are added in phase.
The even-order harmonic generator is put at the first stage so that the output power of the first stage 201 ,301 can be lower than that of the second stage 202,302, to get a good power efficiency. Two transistors in the transistor pair operate in class-C
configuration, in a harmonic-rich manner, which consumes very little DC power. As a result, the power consumption of the first stage 201 , 301 is low, for example, when biased at a low base voltage of 0.63V, the DC current consumption of two transistors is 3 mA only at 1 .5V DC supply voltage, and the power consumption is only 4.5 mW.
The second stage 202,302 is a nonlinear converter. The even-order harmonics generated at the first stage 201 ,301 are fed into the second stage 302 which is a common-emitter or common-source transistor. Figure 5 shows how the output signal with a specific frequency, for example 6fo, originates from different even-order harmonics generated by the first stage 201 ,301 , where fo denotes the fundamental frequency of the input signal, 2fo, 4fo, and 6fo denote the 2nd, 4th and 6th order harmonics of the input signal respectively. Due to the transistor's nonlinearity, the 2nd and the 4th order harmonics, for example, will be mixed, generating a signal at the desired or specific frequency of 6fo- In this case, the second stage 202,302 acts as a trans-conductance mixer. Furthermore, the second stage 202, 302 may also act as a single device frequency tripler, generating a signal at the desired or specific frequency of 6fo from the 2nd order harmonic. Probably the second stage 202,302 may also function as an amplifier to amplify the 6th order harmonic at the input of the second stage 202,302 and generates a signal at the desired or specific frequency of 6fo- The signals with the specific frequency of 6fo originated from different mechanisms are added inherently by the transistor at the second stage 202,302. Consequently, a high conversion gain is obtained.
However, it is difficult to investigate the operation of the second stage 302 by an analytic method. Instead, harmonic balance simulations will be carried out in order to understand the contributions of each mechanism to the frequency multiplier output. For example, the output signal with the frequency of 6fo, that is the 6th order harmonic of the input signal, obtained by means of multiplying, mixing, as well as amplifying, in a frequency-multiplier-by-6, will be calculated separately.
In example of simulations, the input signal has a power of -1 dBm and is at a frequency of 25 GHz. The base and collector bias voltages for the transistor (¾ at the second stage 302 are 0.69 V and 1 .5 V, respectively. The DC current consumption is 7 mA. The transistor Q2 operates in class-B or C configuration which demonstrates strong nonlinearity.
In the simulations, the certain frequency components generated at the first stage are removed intentionally by using a series connected LC resonator with a ground terminal. The other terminal of the LC resonator is connected with the base or gate of the second transistor Q2 at the second stage 302. In ideal case, the magnitude of impedance of the LC resonator is 0 Ω at a resonate frequency, and larger than 600 Ω at other harmonic frequencies. The LC resonator does not affect the impedance between two stages except at the resonate frequency, since its impedance is much larger than the parallel connected base impedance of the transistor (¾ at the second stage 302.
Firstly, two LC resonators with resonate frequency of 4fo and 6fo are used. Thus, the input of the second stage is dominated by the 2nd harmonic. The simulated output signal power at frequency of 6fo is -1 .83 dBm, that is 0.65 mW, via frequency
multiplication, for example, multiplying by 3, χ3. Secondly, the 2nd and the 4th order harmonics are filtered out, the 6th order harmonic, 6fo at the input of the second stage is amplified and an output signal with power of -37.9 dBm is obtained. This output signal is so small that the amplification function of the second stage can be ignored in this special case. Thirdly, keeping all harmonics at the input of the second stage in the simulation, an output signal with power of -1 .40 dBm, that is 0.72 mW, at frequency of 6fo is obtained, which is originated mainly from nonlinear converting, i.e., multiplying and mixing. The simulation results are shown in Table 1 , where "Y" indicates that the particular harmonic presents at the input of the second stage, "N" indicates that the particular harmonic does not present at the input of the second stage. It can be found that the power of the output signal at frequency 6fo increases about 10% (from 0.65mW to 0.72 mW) when the 4th order harmonic at the input of the second stage is kept.
5
Table 1 Simulated output signal power at different cases
Figure imgf000011_0001
The impedance matching circuit 203,303 is connected between the first stage 10 201 ,301 and the second stage 202,302. The impedance matching circuit 203,303
comprises a piece of transmission line T|_ and a DC decoupling capacitor C-2. The transmission line acts as an impedance converter, to transfer a high input impedance to a low one. Using the transmission line makes it possible to up-convert impedances of the 2nd and the 4th order harmonics simultaneously. The length of the transmission line may
15 be determined by optimization of the conversion gain. Figure 6 plots the conversion gain and power efficiency of a frequency-multiplier-by-six versus the length of the transmission line, where x-axis represents length of the transmission line, y-axis to the right represents power efficiency and y-axis to the left represents conversion gain. At the optimal length of the transmission line, for example, around 1450 μιτι, the frequency-multiplier-by-six
20 achieves maximum conversion gain and power efficiency simultaneously.
The spectrum of the output signal of the frequency-multiplier-by-six according to embodiments herein is shown in Figure 7, for an input signal at frequency fo=25 GHz with a power of -1 dBm, where x-axis represents frequency and y-axis represents output signal
25 power. The output signal with the desired frequency of 6 fo=150 GHz, has a power of -1 .4 dBm, which is 15.7 dB larger than undesired harmonics ,e.g. the odd-orders and the 4th, 8th,.. order harmonics. The conversion gain is -0.4 dB and the total DC power consumption is 15 mW only. The power efficiency is 4.2% which is the highest power efficiency among the published sixtuplers.
The conversion gain versus the input signal frequency is shown in Figure 8, where x-axis represents frequency, y-axis to the right represents power efficiency and y-axis to the left represents conversion gain. The 3-dB bandwidth of the conversion gain is from 22.9GHz to 26.25GHz for the input signal, corresponding to the output signal frequency from 137.4 GHz to 157.5 GHz.
The output signal powers of the 2nd to the 6th order harmonics are shown in
Figure 9, where x-axis represents frequency and y-axis represents output signal power . The output signal power at the 1 st harmonic is below -100 dBm. It can be found that the rejection of undesired harmonics, e.g., the 2nd, 3rd, 4th, 5th is larger than 13 dB in the 3- dB bandwidth.
Figure 10 plots the conversion gain and power efficiency as a function of the input signal power at frequency fo=25GHz, where x-axis represents input signal power, y-axis to the right represents power efficiency and y-axis to the left represents conversion gain. The conversion gain peaks as the input signal power is around -1 dBm. The maximum power efficiency is 4.3% when the input signal power is 0 dBm. Figure 11 shows the output signal powers of different harmonics versus input signal power, where x-axis represents input signal power and y-axis represents output signal power . It can be seen that the output signal power will be saturated at 0.85 dBm. Further, it can be seen that the rejection of undesired harmonics is almost unchanged with input signal power.
In summary, the frequency multiplier, for example the frequency-multiplier-by-six according embodiments herein has following unique features:
There is no filter or buffer amplifier between two stages, instead an impedance matching circuit comprising a piece of transmission line and a DC decoupling capacitor is connected between the two stages.
The second stage has multi-function, for example, multiplying the 2nd order harmonic, mixing the 2nd and the 4th order harmonics, and amplifying the 6th order harmonic.
The first stage is an even-order harmonics generator without utilizing balun.
These unique features of the frequency multiplier according to embodiments herein result in following advantages: 1 . Good conversion gain and power efficiency without utilizing amplifiers.
2. All transistors in the frequency multiplier according to embodiments herein operate in class-B or C configuration with a low DC power consumption, while the output signal with a specific frequency is obtained via transistor's nonlinear converting.
3. The even-order harmonic generator without balun saves the chip area comparing with that of using a passive or an active balun, respectively.
The frequency multiplier 200,300 according to embodiments herein is suitable for millimeter or macro wave transceivers as an RF signal source generator, for example to generate E-band or D-band signals, in a wireless communication device 1200 as shown in Figure 12. The wireless communication device 1200 comprises a Transceiver 1210, wherein the frequency multiplier 200,300 may be implemented in. The wireless communication device 1200 further comprises a Memory 1220 and a Processing unit 1230.
Those skilled in the art will understand that although transistors Q-| , (¾ in the frequency multiplier 300 as shown in Figures 3 and 4 are Bipolar Junction Transistors (BJT), the frequency multiplier 300 may comprise any other types of transistors, such as Field-Effect Transistor (FET), Metal-Oxide-Semiconductor FET (MOSFET), Junction FET (JFET), etc. When using the word "comprise" or "comprising" it shall be interpreted as non- limiting, i.e. meaning "consist at least of".
The embodiments herein are not limited to the above described preferred embodiments. Various alternatives, modifications and equivalents may be used.
Therefore, the above embodiments should not be taken as limiting the scope of the invention, which is defined by the appending claims.

Claims

1 . A frequency multiplier (200;300) for generating an output signal with a specific frequency from an input signal, the frequency multiplier (200;300) comprising: a first stage (201 ;301 ) to receive the input signal and generate even-order harmonics of the input signal;
a second stage (202;302) to receive the generated even-order harmonics and generate signals with the specific frequency by multiplying, mixing and amplifying the received even-order harmonics; and wherein the second stage (202;302) further combines the generated signals with the specific frequency to generate the output signal with the specific frequency; and
an impedance matching circuit (203;303) connected between the first and second stages.
2. The frequency multiplier (200;300) according to claim 1 , wherein the frequency multiplier (200;300) is a frequency-multiplier-by-six and the specific frequency of the output signal is 6 times of a frequency of the input signal, and wherein the generated even-order harmonics comprises at least a 2nd, a 4th and a 6th order harmonics, and wherein
the second stage (202;302) comprises a common-emitter or common-source transistor, which common-emitter or common-source transistor is configured to receive the generated even-order harmonics and generate signals with the specific frequency by:
multiplying the received 2nd order harmonic to a first signal with the specific frequency;
mixing the received 2nd and 4th order harmonics to a second signal with the specific frequency; and
amplifying the received 6th order harmonic to a third signal with the specific frequency.
3. The frequency multiplier (200;300) according to claim 1 , wherein the frequency multiplier (200;300) is a frequency-multiplier-by-eight and the specific frequency of the output signal is 8 times of a frequency of the input signal, and wherein the generated even-order harmonics comprises at least 2nd, 4th, 6th and 8th order harmonics, and wherein the second stage (202;302) comprises a common-emitter or common-source transistor, which common-emitter or common-source transistor is configured to receive the generated even-order harmonics and generate signals with the specific frequency by:
multiplying the received 2nd and/or 4th order harmonic to a first signal with the specific frequency;
mixing the received 2nd and 6th order harmonics to a second signal with the specific frequency; and
amplifying the received 8th order harmonic to a third signal with the specific frequency.
The frequency multiplier (200;300) according to any of the claims 1 -3, wherein the first stage (201 ;301 ) comprises two capacitive cross coupled transistors with emitter degeneration inductors, collectors or drains of the two transistors are connected together.
The frequency multiplier (200;300) according to any of the claims 2-4, wherein the transistors operate in class B or C configuration.
The frequency multiplier (200;300) according to any of the claims 1 -5, wherein the impedance matching circuit (203;303) comprises a capacitor and a transmission line connected in series.
The frequency multiplier (200;300) according to any of the claims 2-6, wherein the output signal with the specific frequency is outputted from a collector of the common-emitter transistor or a drain of the common-source transistor via a high pass or a band pass filter (204;304).
A microwave transceiver (1210) comprising a frequency multiplier (200;300) according to any of the claims 1 -7.
A wireless communication device (1200) comprising a frequency multiplier (200;300) according to any of the claims 1 -7.
10. A method in a frequency multiplier (200;300) for generating an output signal with specific frequency from an input signal, the method comprising: generating (401) even-order harmonics of an input signal in a first stage (201 ;301 ) of the frequency multiplier (200;300);
receiving (402) the generated even-order harmonics in a second stage (202;302) of the frequency multiplier (200;300) via an impedance matching circuit (203;303) comprised in the frequency multiplier (200;300);
generating (403) signals with the specific frequency in the second stage (202;302) by multiplying, mixing and amplifying the received even-order harmonics; and
combining (404) the generated signals in the second stage (202;302) to generate the output signal with the specific frequency.
1 1 . The method according to claim 10, further comprising:
selecting (405) the output signal with the specific frequency by a high pass or band pass filter (204;304) of the frequency multiplier (200;300) and supressing signals with undesired frequencies.
12. The method according to any of the claims 10-1 1 , wherein the specific frequency of the output signal is 6 times of a frequency of the input signal, and wherein the generated even-order harmonics comprises at least 2nd, 4th and 6th order harmonics, and wherein generating (403) signals with the specific frequency in the second stage (202;302) by multiplying, mixing and amplifying the received even- order harmonics comprises:
multiplying the received 2nd harmonic to a first signal with the specific frequency;
mixing the received 2nd and 4th harmonics to a second signal with the specific frequency; and
amplifying the received 6th harmonic to a third signal with the specific frequency.
13. The method according to any of the claims 10-1 1 , wherein the specific frequency of the output signal is 8 times of a frequency of the input signal, and wherein the generated even-order harmonics comprises at least 2nd, 4th, 6th, and 8th order harmonics, and wherein generating (403) signals with the specific frequency in the second stage (202;302) by multiplying, mixing and amplifying the received even- order harmonics comprises: multiplying the received 2nd and/or 4th harmonics to a first signal with the specific frequency;
mixing the received 2nd and 6th harmonics to a second signal with the specific frequency; and
amplifying the received 8th harmonic to a third signal with the specific frequency.
PCT/EP2014/052225 2014-02-05 2014-02-05 A frequency multiplier and a method therein for generating an output signal with a specific frequency WO2015117645A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
PCT/EP2014/052225 WO2015117645A1 (en) 2014-02-05 2014-02-05 A frequency multiplier and a method therein for generating an output signal with a specific frequency

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/EP2014/052225 WO2015117645A1 (en) 2014-02-05 2014-02-05 A frequency multiplier and a method therein for generating an output signal with a specific frequency

Publications (1)

Publication Number Publication Date
WO2015117645A1 true WO2015117645A1 (en) 2015-08-13

Family

ID=50070542

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2014/052225 WO2015117645A1 (en) 2014-02-05 2014-02-05 A frequency multiplier and a method therein for generating an output signal with a specific frequency

Country Status (1)

Country Link
WO (1) WO2015117645A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105897170A (en) * 2016-04-27 2016-08-24 加驰(厦门)微电子技术有限公司 Edge combined digital frequency multiplier based on on-chip transformer
CN112671346A (en) * 2020-12-18 2021-04-16 电子科技大学 Broadband frequency multiplier with transconductance enhancement technology and double LC matching networks
CN113472293A (en) * 2021-05-21 2021-10-01 航天恒星科技有限公司 Low-phase noise quadruple frequency clock generation method and circuit for aerospace navigation

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4130765A (en) * 1977-05-31 1978-12-19 Rafi Arakelian Low supply voltage frequency multiplier with common base transistor amplifier
CA2281343A1 (en) * 1998-09-04 2000-03-04 Masahiro Kiyokawa Method and apparatus for cascading frequency doublers
US20060152257A1 (en) * 2005-01-11 2006-07-13 Mitsubishi Denki Kabushiki Kaisha Frequency multiplier
WO2009120117A1 (en) * 2008-03-25 2009-10-01 Telefonaktiebolaget Lm Ericsson (Publ) A combined mixer and balun design
US20120133400A1 (en) * 2010-11-30 2012-05-31 Denso Corporation Frequency multiplier

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4130765A (en) * 1977-05-31 1978-12-19 Rafi Arakelian Low supply voltage frequency multiplier with common base transistor amplifier
CA2281343A1 (en) * 1998-09-04 2000-03-04 Masahiro Kiyokawa Method and apparatus for cascading frequency doublers
US20060152257A1 (en) * 2005-01-11 2006-07-13 Mitsubishi Denki Kabushiki Kaisha Frequency multiplier
WO2009120117A1 (en) * 2008-03-25 2009-10-01 Telefonaktiebolaget Lm Ericsson (Publ) A combined mixer and balun design
US20120133400A1 (en) * 2010-11-30 2012-05-31 Denso Corporation Frequency multiplier

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
ABBASI, M. ET AL.: "Single-Chip Frequency Multiplier Chains for Millimeter-Wave Signal Generation", IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, vol. 57, no. 12, December 2009 (2009-12-01), XP011284569, DOI: doi:10.1109/TMTT.2009.2034344
KALLFASS, . ET AL.: "A W-band Active Frequency-multiplier-by-six in Waveguide Package", GERMAN MICROWAVE CONFERENCE, 2010

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105897170A (en) * 2016-04-27 2016-08-24 加驰(厦门)微电子技术有限公司 Edge combined digital frequency multiplier based on on-chip transformer
CN112671346A (en) * 2020-12-18 2021-04-16 电子科技大学 Broadband frequency multiplier with transconductance enhancement technology and double LC matching networks
CN113472293A (en) * 2021-05-21 2021-10-01 航天恒星科技有限公司 Low-phase noise quadruple frequency clock generation method and circuit for aerospace navigation

Similar Documents

Publication Publication Date Title
US8554162B2 (en) High efficiency power amplifier
US20130285715A1 (en) Transconductance-Enhancing Passive Frequency Mixer
US8786330B1 (en) System and method for a frequency doubler
US8660514B1 (en) Multiple mode RF circuit
Lee et al. A 120 GHz I/Q transmitter front-end in a 40 nm CMOS for wireless chip to chip communication
KR20010106456A (en) Semiconductor circuit
CN107659278A (en) A kind of Ka wave bands SiGe BiCMOS radio-frequency power amplifiers
US8258827B2 (en) Frequency doubler
US8629708B2 (en) High conversion gain high suppression balanced cascode frequency quadrupler
WO2015117645A1 (en) A frequency multiplier and a method therein for generating an output signal with a specific frequency
US20190348974A1 (en) A Broadband Frequency Tripler
CN111010090B (en) Broadband active frequency doubler
WO2016041575A1 (en) A power efficient frequency multiplier
Bao et al. A D-band frequency sixtupler MMIC with very low DC power consumption
EP2885871A1 (en) Device for frequency tripling
CN116582090A (en) Reconfigurable frequency conversion circuit and wireless communication equipment
US7944308B2 (en) Amplifier circuit and the controlling method thereof
Alizadeh et al. A V-band MMIC doubler using a 4th harmonic mixing technique
Mensah et al. A High-Efficiency W-Band Frequency Quadrupler With Current-Reusing Stacked Push–Push Stages
US9912293B2 (en) Sub-harmonic mixer and a method therein for converting radio frequency signals to intermediate frequency signals
Banerjee et al. Efficiency improvement techniques for RF power amplifiers in deep submicron CMOS
You et al. A Novel Power Mixer for NB-IoT Transmitter in 65-nm CMOS
Saeed et al. Exploiting graphene quantum capacitance in subharmonic parametric downconversion
CN111181493B (en) Millimeter wave dual-band dual-mode mixer
Zijie et al. Design and stability analysis of a low-voltage subharmonic cascode FET mixer

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 14703331

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 14703331

Country of ref document: EP

Kind code of ref document: A1