WO2014094913A1 - Sigma-delta analog-to-digital converter - Google Patents
Sigma-delta analog-to-digital converter Download PDFInfo
- Publication number
- WO2014094913A1 WO2014094913A1 PCT/EP2012/076814 EP2012076814W WO2014094913A1 WO 2014094913 A1 WO2014094913 A1 WO 2014094913A1 EP 2012076814 W EP2012076814 W EP 2012076814W WO 2014094913 A1 WO2014094913 A1 WO 2014094913A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- sigma
- digital
- adc
- delta
- delta adc
- Prior art date
Links
- 238000001914 filtration Methods 0.000 claims abstract description 32
- 238000000034 method Methods 0.000 claims abstract description 22
- 238000004519 manufacturing process Methods 0.000 claims abstract description 6
- 238000012546 transfer Methods 0.000 claims description 51
- 230000004044 response Effects 0.000 claims description 27
- 238000012937 correction Methods 0.000 claims description 14
- 238000013461 design Methods 0.000 claims description 12
- 238000013139 quantization Methods 0.000 claims description 10
- 238000007493 shaping process Methods 0.000 abstract description 9
- 238000006243 chemical reaction Methods 0.000 description 3
- 229920005994 diacetyl cellulose Polymers 0.000 description 3
- 230000003595 spectral effect Effects 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 230000010363 phase shift Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 238000013459 approach Methods 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000000354 decomposition reaction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000012892 rational function Methods 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
- 238000013519 translation Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
- H03M3/464—Details of the digital/analogue conversion in the feedback path
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/181—Low-frequency amplifiers, e.g. audio preamplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/39—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
- H03M3/436—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type
- H03M3/438—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/39—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
- H03M3/436—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type
- H03M3/438—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path
- H03M3/44—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path with provisions for rendering the modulator inherently stable
- H03M3/446—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path with provisions for rendering the modulator inherently stable by a particular choice of poles or zeroes in the z-plane, e.g. by positioning zeroes outside the unit circle, i.e. causing the modulator to operate in a chaotic regime
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/03—Indexing scheme relating to amplifiers the amplifier being designed for audio applications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/331—Sigma delta modulation being used in an amplifying circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45116—Feedback coupled to the input of the differential amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45138—Two or more differential amplifiers in IC-block form are combined, e.g. measuring amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/39—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
- H03M3/412—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution
- H03M3/422—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only
- H03M3/43—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a single bit one
Definitions
- the present invention is related to a sigma-delta analog-to-digital converter (ADC) . It further relates to a method for designing and manufacturing a sigma-delta ADC, and to a digital control loop comprising the same.
- ADC analog-to-digital converter
- An example of a digital control loop, to which the present invention particularly relates, is a digital audio
- amp1ifier amp1ifier
- a digital audio amplifier amplifies a digital input signal and drives one or more speakers for outputting the amplified signal.
- Digital audio amplifiers may be based on a negative feedback control loop in which the analog output is first converted by an analog-to-digital converter (ADC) and then subsequently compared, at the input of the amplifier, with the original digital input signal.
- ADC analog-to-digital converter
- the analog signal at the output tracks the corresponding digital input.
- Unstable operation may for instance occur if the latency is too high.
- Figure 1 illustrates a typical sigma-delta ADC known in the art. It comprises a filtering stage 1, a quantization stage 2, a feedback path including a digital-to-analog converter (DAC) 3, and a summing junction 4 at the input.
- DAC digital-to-analog converter
- a digital bit or word stream emerges.
- the spacing between adjacent "l"'s in the bit stream is indicative of the amplitude of the analog input signal, e.g. a portion of the bit stream comprising only "l"'s relates to a high amplitude of the input signal. Due to the feedback used, the average value of the bit stream tracks the amplitude of the analog input signal.
- more resolution is used to express the difference determined by the quantization stage.
- the time averaged signal at the output follows the amplitude of the analog input signal .
- Filtering stage 1 is configured to keep track of the difference between the analog signal at the input and the DAC converted bit/word stream at the output. As a result, the signal content in the output bit/word stream is the same as the signal content in the analog input signal within the pass band of filtering stage 1. Filtering stage 1 can have low pass, high pass or band pass characteristics.
- Filtering stage 1 can comprise an integrator for integrating the error between the input signal, which is normally an analog signal, and the output signal that is fed back via DAC 3. Multiple integrators may also be used for higher-order filtering.
- Quantization stage 2 may comprise a clocked comparator, for instance a gated D latch 5 having its data input
- the process of quantization introduces quantization noise.
- One advantage of the sigma-delta ADC is that by use of oversampling the contribution of the quantization noise in the band of interest can be manipulated. In figure 1, oversampling can be achieved by using a high enough clock rate .
- noise shaping technique in which a filter is used in the forward path.
- a filter is used in the forward path.
- multiple integrators are used to provide suitable low-pass filter characteristics to improve the signal-to-noise ratio.
- a drawback of the known high order sigma-delta ADC is that, without complex additional circuitry, the use of multiple integrator stages inherently increases the latency of the converter. A trade-off therefore exists between obtaining a high signal-to-noise ratio and obtaining a low latency .
- a further drawback of the known sigma-delta ADC is that the low resolution of the ADC, typically in the order of 1-5 bits, introduces a significant amount of quantization noise, which can only be removed using filtering. However, this filtering introduces latency.
- An object of the present invention is to provide a different topology for sigma-delta ADCs which allows a lower latency to be obtained while maintaining or improving the signal-to-noise ratio compared to prior art sigma-delta ADCs .
- the sigma-delta ADC comprises a forward path connected to an input of the sigma-delta ADC comprising a filtering stage and a quantization stage, the forward path having a transfer function H ff .
- the converter further comprises a feedback path from an output of the forward path to the input of the sigma-delta ADC, wherein the feedback path comprises a DAC and a digital filter for converting the output of the forward path.
- the feedback path itself has a transfer function H fb .
- the sigma-delta ADC has a stable noise transfer
- H is the loop transfer function.
- H(z) will be referred to as H. Similar considerations apply to other transfer functions unless otherwise stated.
- NTF is typically expressed as a rational function comprising the ratio of a numerator polynomial and a
- Zeros z z of the numerator polynomial are referred to as zero's, wherein, in case abs(z z ) ⁇ l, the zero is called a damped zero, and an undamped zero in other cases.
- zeros z p of the denominator polynomial are referred to as poles, wherein, in case abs(z p ) ⁇ l, the pole is called a damped pole, and an undamped pole in other cases.
- NTF has at least one damped zero
- H ff comprises all the undamped poles of H
- H fb comprises at least one damped pole associated with one of said at least one damped zero.
- a zero in the NTF will transform into a pole for the loop transfer function. More in particular, a damped or undamped zero in NTF will become a damped or undamped pole in H, respectively.
- H ff comprises all the undamped poles of
- H fb comprises at least one damped pole that corresponds to one of the at least one damped zero in the
- NTF NTF. It further comprises the remaining zeros and poles that are not already implemented in H ff . It may be efficient to realize only the high frequency poles in the feedback path because they can be realized more easily using FIR filters.
- ADC can be ensured.
- the sigma-delta ADC may further comprise a correction filter connected to the output of the forward path.
- This correction filter preferably has a transfer function H cor substantially given by:
- the correction filter may be advantageous to include to obtain an overall wideband unity gain transfer, thereby obtaining low latency at least in the band of interest.
- the correction filter has low-pass
- H ff and H fb When both H ff and H fb have low-pass characteristics, suitable noise shaping can be achieved for low frequency signals.
- H ff and H fb may have band-pass or high pass characteristics to provide an ADC that is adapted for other frequencies or frequency bands.
- suitable noise-shaping can be achieved.
- the converter comprises a first order low-pass filter or characteristics thereof in both H ff and 3 ⁇ 4, second order noise shaping can be obtained. Compared to a converter with a second order low-pass filter realized in H ff only, latency will be less.
- the feedback path may comprise a finite impulse
- FIR finite impulse response
- FIRDAC field-effect transistor DAC
- FIRDAC also known as a DAC with a semidigital DAC
- the filtering in the filtering stage can be achieved by one or more active filters such as the integrator ( s ) .
- the filtering can additionally or alternatively be achieved with one or more passive filters.
- the sigma-delta ADC according to the invention allows for a relatively simple configuration of the forward path as a significant part of the required filtering is intentionally implemented in the feedback path. Such configuration could for instance comprise a single integrator in the filtering stage, which eases for example the linearity requirements.
- the present invention provides a digital control loop.
- the loop comprises a forward path connected to an input of the digital control loop comprising an amplifier for amplifying a difference between a digital input signal and a second digital signal and for converting the amplified signal into an analog output signal. It additionally comprises a feedback path from an output of the forward path to the input of the digital control loop.
- the feedback path comprises the sigma- delta ADC as defined above for converting the analog output signal into the second digital signal.
- the present invention provides a digital audio amplifier.
- the amplifier comprises the digital control loop as defined above for driving a speaker, when connected to the digital audio amplifier, in accordance with the digital input signal.
- the present invention provides a method for designing the sigma-delta ADC as described above.
- the method comprises the steps of defining a desired stable noise transfer function NTF(z) of the sigma-delta ADC that comprises at least one damped zero.
- NTF(z) is
- H is split into H ff and 3 ⁇ 4, wherein H ff comprises all the undamped poles of H, and wherein H fb comprises at least one damped pole associated with one of said at least one damped zero .
- the method may further comprise approximating an impulse response associated with H fb with a finite impulse response, and implementing this finite impulse response with a finite impulse response (FIR) filter.
- FIR finite impulse response
- an output of the forward path may be corrected using the aforementioned correction filter connected to the output of the forward path.
- the present invention provides a method for manufacturing a sigma-delta ADC. This method comprises designing the ADC as defined above and manufacturing the ADC according to the design of the
- Figure 1 illustrates a known sigma-delta ADC
- Figure 2 schematically illustrates an embodiment of a sigma-delta ADC according to the present invention
- Figures 3A-3B illustrate bode plots of a possible NTF and H according to the invention, respectively;
- Figure 4 depict the coefficients of a possible FIRDAC according to the invention
- Figures 5A-5B show power spectral density plots of a possible ADC according to the invention before and after the correction filter, respectively;
- Figures 6A and 6B illustrate different applications of the sigma-delta ADC of the present invention.
- FIG. 2 schematically illustrates an embodiment of a sigma-delta ADC according to the present invention.
- the converter comprises an integrator 10, (or in other
- a quantizer 12 responsive to the signals integrated by the integrator 10
- bit stream conditioner 15 that manipulates the digital output in order to be suited input for a finite impulse response digital-to-analog converter (FIRDAC) 13, and optionally a correction filter 16 that equalizes the
- figure 2 illustrates a single bit converter, multi-bit converters outputting a word stream are not excluded .
- FIRDACs are known as good DACs .
- FIRDACs are relatively simple one-bit DACs that behave like multi-bit converters. They are highly insensitive to mismatch, jitter, ISI and distortion and show high suppression of out-of-band-noise .
- the filtering stage and/or integrator 10 takes care of that part of the filtering that is not or cannot be done in FIRDAC 13. To achieve good noise-shaping performance, the filtering stage and/or integrator should be of at least first-order and can be implemented with active and/or passive circuits.
- FIRDAC 13 provides the conversion from digital-to- analog while at the same time providing a filter function specified by the finite impulse response filter (FIR-filter) coefficients. Since FIRDAC 13 features a filter function, this filter function is utilized to implement components of the required loop dynamics of the system.
- FIR-filter finite impulse response filter
- Quantizer 12 converts the analog signal resulting from the filtering stage and/or integrator 10 in a digital representation at clock intervals defined by a clock signal.
- Quantizer 12 may comprise a clocked comparator.
- Bit stream conditioner 15 takes the digital output of quantizer 12 and manipulates these in order to be suited for FIRDAC 13. Operations that could be performed inside this block are for example conversion to return-to-zero format in order to suppress inter-symbol-interference and negation in order to have both polarities of the output signal
- Optional correction filter 16 could compensate for the signal transfer function of the ADC, thereby creating a unity gain transfer from input to output. This can be done without adding phase shift ensuring low latency of the ADC.
- NTF filter function of the FIRDAC in the feedback path
- the FIRDAC is related to part of NTF. According to the present invention, NTF is therefore chosen in such a way that it enables a FIRDAC as part of the filter.
- filtering in the feedback path is not deliberately used for noise shaping. Instead, the feedback path in the known sigma-delta modulator is implemented such, that it would best represent the digital output code in analog form.
- signal transfer functions in de DAC are normally designed to be as flat as possible and any deviation thereof, which would affect the signal transfer function STF, is considered unwanted and a serious risk with respect to stability of the entire system.
- the present invention identified the filter function of the FIRDAC, or other filtering means, in the feedback path as a possibility to implement components of the noise transfer function.
- the stability criteria still have to be maintained in order to end up with an ADC with stable behaviour.
- a design procedure was developed, which is described next.
- the design procedure starts with the noise transfer function NTF as is common for sigma- delta converter design.
- the design procedure comprises the following steps: 1. Define/design a desired (stable) noise transfer function NTF(z) with the additional criteria that it contains at least one damped zero. This criteria ensures that the resulting loop transfer function H(z) can be decomposed into components with damped response that can be implemented in a FIRDAC. Traditionally a NTF is chosen without considering the possibility of decomposition into components with damped response and therefore results in a loop transfer function which does not have transfer
- H ff should contain all the undamped poles of H. It may further contain zeros and damped poles as desired.
- H fb should contain the remaining poles and zeros and should at least comprise at least one damped pole associated with one of said at least one damped zero.
- FIR frequency response
- the present invention enables FIRDACs with a large number of coefficients to be used without conflicting with the stability criteria.
- the poles of this loop transfer function (the roots of the denominator of H) are: 1, 0.987 + 0.012i and 0.987 - 0.012i
- the first and only real pole is implemented as an integrator in the forward path.
- the first order of the 3rd order transfer function H is implemented.
- the remaining two complex poles are damped poles and are implemented in the FIRDAC in the feedback path.
- the implementation is done by translation of the transfer function with the 2 poles and the zeros, i.e. 0.8070+0.1570i and 0.8070-0.1570i, to an impulse response.
- Only the first N coefficients of the impulse response are implemented by the FIR filter in the FIRDAC, see figure 4.
- N is chosen such that the transfer still highly resembles the desired transfer. In this example, the number of
- Figure 5B again shows a power spectral density plot, but now with the output taken after a correction filter which corrects the transfer to get an overall in-/output transfer of substantially unity gain. From this figure it can be deduced that the out-of-band noise ( ⁇ 20kHz to half the clock frequency) is highly suppressed (-45dB) compared to a single bit sigma-delta modulator. It can also be deduced that the performance quantified by the signal-to- noise-and-distortion ratio (SNDR) still equals 116dB.
- SNDR signal-to- noise-and-distortion ratio
- the feed forward path is simple since it comprises only one integrator and one comparator, wherein the
- a single bit comparator generates a single-bit data stream, which is perfectly linear by definition due to the fact that they have only two defined levels, unlike multi-bit quantizers, reflecting in system performance such as total harmonic distortion (THD) and SNDR.
- TDD total harmonic distortion
- the combination of the signal transfer of the ADC and the correction filter at its output is powerful. This combination features a unity gain transfer without phase shift, thus having low latency. This system further has low out-of-band noise and behaves as a multi-bit (>8bit) converter. This is an important feature for application in closed-loop digital amplifiers.
- a single higher order FIRDAC with a large number of taps can be used without stability issues and thus without additional measures required to maintain stable.
- the system with the FIRDAC enables a good jitter tolerance and a very high SNDR.
- Figure 6A illustrates the sigma-delta ADC of the present invention used in a digital control loop.
- This loop comprises a digital control algorithm 101 that controls its output based on a digital input and a digital feedback signal, a DAC 102 that converts the signal to a form
- Figure 6B illustrates the sigma-delta ADC of the present invention used in a digitally controlled audio amplifier.
- the amplifier comprises a filter 201 that controls its output based on the difference between a digital input signal and a digital feedback signal, an amplifier 202 that translates the digital input to an analog output with suitable power characteristics for the load, being a speaker 203, the ADC converter according to the present invention 204, and a summing junction 205 that generates a difference between the digital input signal and the digital feedback signal.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Multimedia (AREA)
- Power Engineering (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201280078140.XA CN105009459B (en) | 2012-12-21 | 2012-12-21 | Σ Δ analog-digital converters |
EP12809825.8A EP2936688B1 (en) | 2012-12-21 | 2012-12-21 | Sigma-delta analog-to-digital converter |
JP2015548240A JP5922316B2 (en) | 2012-12-21 | 2012-12-21 | Sigma-Delta Analog-to-Digital Converter |
KR1020157019865A KR101624933B1 (en) | 2012-12-21 | 2012-12-21 | Sigma-delta analog-to-digital converter |
PCT/EP2012/076814 WO2014094913A1 (en) | 2012-12-21 | 2012-12-21 | Sigma-delta analog-to-digital converter |
US14/654,432 US9602126B2 (en) | 2012-12-21 | 2012-12-21 | Sigma-delta analog-to-digital converter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/EP2012/076814 WO2014094913A1 (en) | 2012-12-21 | 2012-12-21 | Sigma-delta analog-to-digital converter |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2014094913A1 true WO2014094913A1 (en) | 2014-06-26 |
Family
ID=47501273
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP2012/076814 WO2014094913A1 (en) | 2012-12-21 | 2012-12-21 | Sigma-delta analog-to-digital converter |
Country Status (6)
Country | Link |
---|---|
US (1) | US9602126B2 (en) |
EP (1) | EP2936688B1 (en) |
JP (1) | JP5922316B2 (en) |
KR (1) | KR101624933B1 (en) |
CN (1) | CN105009459B (en) |
WO (1) | WO2014094913A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3145088A1 (en) * | 2015-09-16 | 2017-03-22 | Semiconductor Components Industries, LLC | Low-power conversion between analog and digital signals using adjustable feedback filter |
JP2017112610A (en) * | 2015-12-15 | 2017-06-22 | アナログ・デバイシズ・インコーポレーテッド | Signal transfer function equalization in multi-stage delta-sigma analog-to-digital converters |
WO2017179974A1 (en) | 2016-04-14 | 2017-10-19 | Axign B.V. | Digital audio converter and amplifier controller |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9825028B2 (en) * | 2015-01-07 | 2017-11-21 | Nxp B.V. | Ultra linear high voltage resistors |
US9900017B1 (en) | 2017-04-12 | 2018-02-20 | Apple Inc. | Digital to analog conversion using semi-digital FIR filter |
KR102096294B1 (en) * | 2017-06-15 | 2020-04-03 | 선전 구딕스 테크놀로지 컴퍼니, 리미티드 | Noise shaping circuit and sigma-delta digital-to-analog converter |
US10680638B2 (en) * | 2018-07-04 | 2020-06-09 | SiliconIntervention Inc. | Linearity in a quantized feedback loop |
DE102018121895A1 (en) | 2018-09-07 | 2020-03-12 | Intel Corporation | Active filter configured to suppress out-of-band spike and an analog-to-digital converter using the same |
US10425100B1 (en) | 2018-10-03 | 2019-09-24 | Microsoft Technology Licensing, Llc | Continuous time sigma delta analog to digital converter |
CN109542155A (en) * | 2018-11-09 | 2019-03-29 | 中电科仪器仪表有限公司 | A kind of adjustable function generator bias-voltage generating circuit of resolution ratio and method |
KR102102545B1 (en) * | 2018-11-20 | 2020-04-21 | 한양대학교 산학협력단 | Multi stage analog digital converter for compensatng effect of finite gain of oprerational amplifier and method of operating the same |
US10581453B1 (en) * | 2018-12-18 | 2020-03-03 | Robert Bosch Gmbh | Precision current-to-digital converter |
US20240297663A1 (en) * | 2021-06-30 | 2024-09-05 | Silicon Craft Technology Public Company Limited (Sict) | Sigma-delta modulator based analog-to-digital converter and dithering method thereof |
US11846600B2 (en) * | 2021-09-01 | 2023-12-19 | Cirrus Logic Inc. | Circuitry for analyte measurement |
US12088326B2 (en) * | 2021-09-24 | 2024-09-10 | Stmicroelectronics International N.V. | Sigma-delta analog-to-digital converter circuit with data sharing for power saving |
CN114679182A (en) * | 2022-04-20 | 2022-06-28 | 中国科学院半导体研究所 | Sigma-delta type analog-to-digital converter |
CN114928349B (en) * | 2022-06-27 | 2024-02-27 | 奉加微电子(昆山)有限公司 | Continuous time pipeline analog-to-digital converter and digital reconstruction filter thereof |
CN118018025B (en) * | 2024-04-08 | 2024-06-28 | 中国科学技术大学 | Multimode waveform digitizing circuit based on SCA chip and control method |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5055843A (en) * | 1990-01-31 | 1991-10-08 | Analog Devices, Inc. | Sigma delta modulator with distributed prefiltering and feedback |
US7545302B1 (en) * | 2008-03-14 | 2009-06-09 | National Semiconductor Corporation | Sigma-delta difference-of-squares RMS-to-DC converter with forward path multiplier |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1356592B1 (en) * | 2001-01-29 | 2005-06-01 | Siemens Aktiengesellschaft | Sigma-delta modulator for digitizing analog high frequency signals |
DE60215298T2 (en) | 2002-03-20 | 2007-02-08 | Freescale Semiconductor, Inc., Austin | Analog-digital sigma-delta modulator with FIR filter |
WO2005002059A1 (en) * | 2003-06-27 | 2005-01-06 | Koninklijke Philips Electronics N.V. | An analog-to-digital-converter comprising a sigma-delta-modulator and receiver with such analog-to-digital-converter |
CN101326724A (en) * | 2005-12-06 | 2008-12-17 | Nxp股份有限公司 | Analog-to-digital converter of the sigma delta type |
US7307565B1 (en) * | 2005-12-22 | 2007-12-11 | Cirrus Logic, Inc. | Signal processing system with delta-sigma modulation and FIR filter post processing to reduce near out of band noise |
US7183957B1 (en) * | 2005-12-30 | 2007-02-27 | Cirrus Logic, Inc. | Signal processing system with analog-to-digital converter using delta-sigma modulation having an internal stabilizer loop |
DE102006057926A1 (en) * | 2006-12-08 | 2008-06-12 | Robert Bosch Gmbh | Bandpass filter sigma-delta analog-to-digital converter, e.g. for radio receiver, has two cascaded bandpass filters with first receiving feedback via digital-to-analog converter and control module and second direct from another converter |
FI20075299A0 (en) * | 2007-04-30 | 2007-04-30 | Nokia Corp | Improve A / D converter and receiver performance |
US7554473B2 (en) * | 2007-05-02 | 2009-06-30 | Cirrus Logic, Inc. | Control system using a nonlinear delta-sigma modulator with nonlinear process modeling |
US7696913B2 (en) | 2007-05-02 | 2010-04-13 | Cirrus Logic, Inc. | Signal processing system using delta-sigma modulation having an internal stabilizer path with direct output-to-integrator connection |
ATE534193T1 (en) * | 2008-07-01 | 2011-12-15 | Ericsson Telefon Ab L M | DELTA-SIGMA ANALOG TO DIGITAL CONVERTER, RADIO RECEIVER, COMMUNICATION DEVICE, METHOD AND COMPUTER PROGRAM |
US20100045376A1 (en) * | 2008-08-25 | 2010-02-25 | Eric Soenen | Class d amplifier control circuit and method |
JP5279948B2 (en) * | 2009-04-30 | 2013-09-04 | ヴェーデクス・アクティーセルスカプ | Analog-to-digital converter and method, and EEG monitoring system |
JP2011019209A (en) * | 2009-06-12 | 2011-01-27 | Sony Corp | Signal processing apparatus and signal processing method |
US8471743B2 (en) * | 2010-11-04 | 2013-06-25 | Mediatek Inc. | Quantization circuit having VCO-based quantizer compensated in phase domain and related quantization method and continuous-time delta-sigma analog-to-digital converter |
-
2012
- 2012-12-21 CN CN201280078140.XA patent/CN105009459B/en active Active
- 2012-12-21 JP JP2015548240A patent/JP5922316B2/en active Active
- 2012-12-21 WO PCT/EP2012/076814 patent/WO2014094913A1/en active Application Filing
- 2012-12-21 EP EP12809825.8A patent/EP2936688B1/en active Active
- 2012-12-21 KR KR1020157019865A patent/KR101624933B1/en active IP Right Grant
- 2012-12-21 US US14/654,432 patent/US9602126B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5055843A (en) * | 1990-01-31 | 1991-10-08 | Analog Devices, Inc. | Sigma delta modulator with distributed prefiltering and feedback |
US7545302B1 (en) * | 2008-03-14 | 2009-06-09 | National Semiconductor Corporation | Sigma-delta difference-of-squares RMS-to-DC converter with forward path multiplier |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3145088A1 (en) * | 2015-09-16 | 2017-03-22 | Semiconductor Components Industries, LLC | Low-power conversion between analog and digital signals using adjustable feedback filter |
US9780801B2 (en) | 2015-09-16 | 2017-10-03 | Semiconductor Components Industries, Llc | Low-power conversion between analog and digital signals using adjustable feedback filter |
US10050637B2 (en) | 2015-09-16 | 2018-08-14 | Semiconductor Components Industries, Llc | Low-power conversion between analog and digital signals using adjustable feedback filter |
JP2017112610A (en) * | 2015-12-15 | 2017-06-22 | アナログ・デバイシズ・インコーポレーテッド | Signal transfer function equalization in multi-stage delta-sigma analog-to-digital converters |
WO2017179974A1 (en) | 2016-04-14 | 2017-10-19 | Axign B.V. | Digital audio converter and amplifier controller |
US10659028B2 (en) | 2016-04-14 | 2020-05-19 | Axign B.V. | Digital audio converter and amplifier controller |
Also Published As
Publication number | Publication date |
---|---|
KR101624933B1 (en) | 2016-05-27 |
EP2936688B1 (en) | 2017-05-03 |
CN105009459B (en) | 2017-08-11 |
EP2936688A1 (en) | 2015-10-28 |
CN105009459A (en) | 2015-10-28 |
US9602126B2 (en) | 2017-03-21 |
JP5922316B2 (en) | 2016-05-24 |
US20150341046A1 (en) | 2015-11-26 |
JP2016504871A (en) | 2016-02-12 |
KR20150093851A (en) | 2015-08-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9602126B2 (en) | Sigma-delta analog-to-digital converter | |
US9007247B2 (en) | Multi-bit sigma-delta modulator with reduced number of bits in feedback path | |
US8325074B2 (en) | Method and circuit for continuous-time delta-sigma DAC with reduced noise | |
JP6228832B2 (en) | Delta-sigma modulator | |
US7557744B2 (en) | PWM driver and class D amplifier using same | |
US8223051B2 (en) | Multi-bit sigma-delta modulator with reduced number of bits in feedback path | |
EP3158646A1 (en) | Interleaved modulator | |
CN102725963B (en) | Multi-bit delta-sigma modulator | |
KR20150084267A (en) | Delta- sigma modulator | |
US8427350B2 (en) | Sigma-delta modulator | |
JP4823244B2 (en) | converter | |
CN107222216B (en) | Second-order continuous-time SD analog-to-digital converter using self-noise coupling | |
JP2006191176A (en) | Switching amplifier | |
US12088324B2 (en) | Excess loop delay compensation for a delta-sigma modulator | |
EP2157700B1 (en) | Delta-sigma analog-to-digital converter circuit and method for analog-to-digital converting | |
CN114679182A (en) | Sigma-delta type analog-to-digital converter | |
Lu et al. | A high-resolution time-interleaved delta-sigma modulator with low oversampling | |
Maghami et al. | Low-voltage double-sampled hybrid CT/DT ΣΔ modulator for wideband applications | |
van Veldhoven et al. | ΣΔ Modulator Algorithmic Accuracy | |
WO2010046853A2 (en) | Sigma-delta modulator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12809825 Country of ref document: EP Kind code of ref document: A1 |
|
DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
ENP | Entry into the national phase |
Ref document number: 2015548240 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 14654432 Country of ref document: US |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
REEP | Request for entry into the european phase |
Ref document number: 2012809825 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2012809825 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 20157019865 Country of ref document: KR Kind code of ref document: A |