WO2013141865A1 - Apparatus, system, and method for voltage level switching - Google Patents

Apparatus, system, and method for voltage level switching Download PDF

Info

Publication number
WO2013141865A1
WO2013141865A1 PCT/US2012/030163 US2012030163W WO2013141865A1 WO 2013141865 A1 WO2013141865 A1 WO 2013141865A1 US 2012030163 W US2012030163 W US 2012030163W WO 2013141865 A1 WO2013141865 A1 WO 2013141865A1
Authority
WO
WIPO (PCT)
Prior art keywords
node
voltage
transistor
signal
time interval
Prior art date
Application number
PCT/US2012/030163
Other languages
French (fr)
Inventor
Chia How LOW
Luke A. Johnson
Mun Fook LEONG
Original Assignee
Intel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corporation filed Critical Intel Corporation
Priority to CN201280071659.5A priority Critical patent/CN104204985B/en
Priority to PCT/US2012/030163 priority patent/WO2013141865A1/en
Priority to US13/997,104 priority patent/US9318953B2/en
Priority to EP12872267.5A priority patent/EP2828721A4/en
Priority to RU2014139412/28A priority patent/RU2595648C2/en
Priority to CN201710513291.8A priority patent/CN107257236B/en
Publication of WO2013141865A1 publication Critical patent/WO2013141865A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/353Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
    • H03K3/356Bistable circuits
    • H03K3/356086Bistable circuits with additional means for controlling the main nodes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3696Generation of voltages supplied to electrode drivers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
    • H03K17/693Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/353Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
    • H03K3/356Bistable circuits
    • H03K3/356104Bistable circuits using complementary field-effect transistors
    • H03K3/356113Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/0185Coupling arrangements; Interface arrangements using field effect transistors only
    • H03K19/018507Interface arrangements
    • H03K19/018521Interface arrangements of complementary type, e.g. CMOS

Definitions

  • Embodiments of this disclosure relate to integrated circuits.
  • Some embodiments relate to voltage controllers.
  • Integrated circuits are often included in products, such as computers, cellular phones, televisions, memory devices, and many other electronic products. Some integrated circuits may operate with multiple voltages. In some situations, improper control of such voltages may affect operations in the integrated circuits or may lead to operational failures.
  • FIG. 1 shows a block diagram of an apparatus in the form of an integrated circuit, according to some embodiments described herein.
  • FIG. 2A shows a block diagram of an apparatus in the form of a voltage level shifter, according to some embodiments described herein.
  • FIG. 2B is an example timing diagram at some nodes of voltage level shifter of FIG. 2A.
  • FIG. 3A shows a block diagram of apparatus in the form a voltage level shifter including circuits, according to some embodiments described herein.
  • FIG. 3B is an example timing diagram at some nodes of voltage level shifter of FIG. 3A.
  • FIG. 4 shows a schematic diagram of a voltage level shifter, according to some embodiments described herein.
  • FIG. 5 is an example timing diagram at some of the nodes of the voltage level shifter of FIG. 4.
  • FIG. 6 shows the voltage level shifter of FIG. 4 in an operating mode where a signal at an output node of the voltage level shifter switches from a lower voltage to a higher voltage.
  • FIG. 7 shows the voltage level shifter of FIG. 4 in another operating mode where the signal at the output node of the voltage level shifter switches from a higher voltage to a lower voltage.
  • FIG. 8 shows an electronic system, according to some embodiments described herein.
  • FIG. 1 shows a block diagram of integrated circuit (IC) 100 having drivers 110 to transfer information (e.g., in the form of signals) from a functional unit 115 to nodes 120 and 121.
  • Nodes 120 and 121 may form part of input/output (I/O) nodes of IC 100.
  • IC 100 may include a processor, a storage device (e.g., a Universal Serial Bus (USB) compliant storage device), a system on chip (SOC), or other electronic devices or systems.
  • USB Universal Serial Bus
  • SOC system on chip
  • FIG. 1 shows details of only one of drivers 110.
  • Drivers 110 may include similar or identical circuit components.
  • FIG. 1 shows integrated circuit 100 including two drivers 110 and two associated signals
  • each of drivers 110 may include bias voltage units 111, 112, 113, and 114 to provide voltages at corresponding nodes 199, 198, 197, and 196 in order to control (e.g., turn on or off) transistors 131, 132, 133, and 134, respectively.
  • Transistors 131, 132, 133, and 134 may form an output stage to switch signal DOUTO at node 120 in full swing (e.g., rail to rail voltages), such as a swing between zero volts (e.g., ground potential at node 190) and a voltage Vcc (e.g., a supply voltage of IC 100), depending on the states (e.g., on or off) of transistors 131, 132, 133, and 134.
  • full swing e.g., rail to rail voltages
  • Vcc e.g., a supply voltage of IC 100
  • bias voltage units 111, 112, 113, and 114 may operate to turn on transistors 131, 132, 133 and turn off transistor 134 to switch signal DOUTO at node 120 from zero volts (0V) to voltage Vcc (e.g., 3.3V or some other positive voltage).
  • bias voltage units 111, 112, 113, and 114 may operate to turn off transistors 131 and turn on transistors 132, 133, and 134 to switch signal DOUTO from voltage Vcc to 0V.
  • Nodes 197 and 198 may provide voltages such that transistors
  • node 197 may provide a voltage (e.g., a fixed voltage) of 1.8V.
  • Node 198 may provide a voltage (e.g., a fixed voltage) of 1.5V.
  • Node 196 may provide different voltages at different times to turn on or turn off transistor 134.
  • bias voltage unit 114 may operate as a pull-down pre-driver such that node 196 may provide a voltage of 1.8V to turn on transistor 134 and another voltage of 0V to turn off transistor 134.
  • Bias voltage unit 111 may operate to cause a signal at node 199 to switch between different voltages (e.g., non-zero and positive voltages) to turn on and turn off transistor 131.
  • the different voltages at node 199 may not be in a full swing (e.g., not a rail to rail voltages).
  • bias voltage unit 111 may operate as a pull-up pre-driver such that the signal at node 199 may switch between a lower voltage (e.g., 1.8V) and a higher voltage (e.g., 3.3V) to turn on and turn off transistor 131.
  • Transistors 131, 132, 133, and 134 may have an operating voltage tolerance less than voltage Vcc of IC 100.
  • Switching node 199 between different voltages (e.g., 1.8V and 3.3V) to turn on transistor 131, as described above, and arrange transistors 131, 132, 133, and 134 in a stack (as shown in FIG. 1) may allow transistors 131, 132, 133, and 134 to operate safely (e.g., operate in an electrical overstress (EOS) safe condition).
  • EOS electrical overstress
  • At least part of integrated circuit 100 may be configured to operate (e.g., transfer information in the form of signals) according to USB specification.
  • USB-IF Universal Serial Bus Implementers Forum
  • USB-IF In Portland, Oregon, U.S.A., manages and publishes the specifications for USB.
  • USB-IF Universal Serial Bus Implementers Forum
  • USB-IF Several specification revisions of USB have been published by USB-IF.
  • USB specification refers to USB 1.0, USB 2.0, and USB 3.0 and their specification revisions.
  • IC 100 may include circuitry (e.g., a USB controller) to enable drivers 110 to provide DOUTO and DOUTI signals according to USB classic (full speed and low speed) specification.
  • voltage Vcc of IC 100 may be provided with a voltage of 3.3V, such that each of signals DQUTO and D OUTI and may switch between 0V and 3.3V (e.g., from 0V to 3.3.V or from 3.3V to 0V), according to USB classic 3.3V signaling.
  • transistors 131, 132, 133, and 134 may be designed to operate at a specified operating voltage VI (e.g., 1.8V) less than voltage Vcc (e.g., 3.3V), the arrangement of transistors 131, 132, 133, and 134 with bias conditions, as described above, may allow drivers to operate according to USB specification (e.g., USB 2.0 specification).
  • VI e.g., 1.8V
  • Vcc e.g., 3.3V
  • bias voltage units 111, 112, 113, and 114 may include circuit components and operations similar to or identical to a voltage level shifter described below with reference to FIG. 2A through FIG. 7.
  • bias unit 111 may include circuit components and operations similar to or identical to of voltage level shifters of FIG. 2A and FIG. 4.
  • FIG. 2A shows a block diagram of a voltage level shifter 200 including nodes (e.g., supply nodes) 201 and 202 to receive signals INvi and INv 2 respectively, a node 203 to receive a signal IN CTL , and a node (e.g., output node) 299 to provide a signal (e.g., output signal) OUT.
  • Voltage level shifter 200 may respond to signal IN CTL to switch signal OUT between different voltages, such as between the voltages corresponding to signal levels of signals INvi and INv 2 .
  • Voltage level shifter 200 can be included in bias voltage unit 111 of FIG. 1, such that output node 299 in FIG. 2A can correspond to node 199 of FIG. 1.
  • FIG. 2B is an example timing diagram showing waveforms of signals INvi, IN V2 , INC TL , and OUT of FIG. 2A.
  • signals INvi and INv 2 may include signal levels corresponding to voltages VI and V2, respectively.
  • Signals INvi and INv 2 may remain at their respective voltages VI and V2 during different time intervals, such as time intervals 251 and 252.
  • Voltages VI and V2 may include supply voltages (e.g., Vcc) of a device or system that uses voltage level shifter 200.
  • Each of voltages VI and V2 may have a value greater than zero (e.g., greater than a ground potential).
  • voltages VI and V2 may have values of approximately 1.8V and 3.3V, respectively.
  • signal IN CTL may switch between different signal levels, such as between a signal level corresponding to zero volts during time interval 251 and another signal level corresponding to a voltage Vx during a time interval 252.
  • Voltage Vz and voltage VI may have the same value (e.g., 1.8 volts).
  • Signal OUT may switch between different signal levels, such as between a signal level corresponding to voltage V2 during time interval 251 and another signal level corresponding to voltage VI during time interval 252.
  • voltage level shifter 200 may provide voltages (e.g., VI and V2) in the form of signal OUT at output node 299.
  • the voltages at node 299 may not be in a full swing (e.g., not a rail to rail voltages).
  • Voltage level shifter 200 may include circuit components and operations similar to or identical to those of a voltage level shifter described below with reference to FIG. 3A through FIG. 8.
  • FIG. 3 A shows a block diagram of a voltage level shifter 300, according to some embodiments described herein.
  • Voltage level shifter 300 may include circuits 331, 332, and 333, supply nodes 301 and 302 to receive signals INvi and INv 2 , respectively, and a node 303 to receive signal INCTL-
  • Voltage level shifter 300 may include a reference node 309 to receive a reference voltage (e.g., ground potential). As shown in FIG. 3, reference node 309 may include a ground potential node.
  • Voltage level shifter 300 may include a node (e.g., output node) 399 to provide a signal (e.g., output signal) OUT.
  • Signals INvi, INv 2 , INCTL, and OUT may correspond to those of voltage level shifter 200 described above with reference to FIG. 2 A and FIG. 2B.
  • Voltage level shifter 300 can be included in bias voltage unit 111 of FIG. 1, such that output node 399 in FIG. 3 A can correspond to node 199 of FIG. 1.
  • Circuit 331 in FIG. 3 may operate to respond to signal INCTL, and signals BIASA and BIASB at nodes (e.g., input nodes) 322 and 321, respectively.
  • Circuit 331 may provide a signal PreOUT* at a node 312 (e.g., first node).
  • circuit 311 may cause signal PreOUT* to switch between voltages (e.g., 1.8V and 3.3V) greater than a reference voltage (e.g., 0V) at node 309.
  • the voltages provided by signal PreOUT* may correspond to the voltages provided by signals INvi and INv 2 -
  • Circuit 332 may operate to respond to signal IN CTL to provide signals BIAS A and BIAS B to circuit 331.
  • signals BIAS A and BIAS B may provide different voltages at different time intervals. The different voltages may be based on the voltage provided by signal INvi ⁇
  • Circuit 333 may operate to respond to signal PreOUT* to switch signal OUT at node 399 between voltages (e.g., 1.8V and 3.3V) corresponding to the voltages provided by signals INvi and INv 2 -
  • FIG. 3 shows circuits 311, 332, and 333 being separated from each other as an example. Circuits 311, 332, and 333 may be arranged into a single circuit, two circuits, or other number of circuits.
  • FIG. 3B is an example timing diagram showing waveforms of signals INvi, IN V2 , INC TL , OUT, PreOUT*, BIAS A , and BIAS B , of FIG. 3A.
  • the waveforms of signals INvi, INv 2 , IN CTL , OUT in FIG. 3B may have voltages similar to or identical to those of FIG. 2B.
  • signal PreOUT* may switch between voltages VI (provided by signal INvi) and V2 (provided by signal INv 2 ) during time intervals 351 and 352, respectively.
  • Signal BIAS A may have different signal levels corresponding to different voltages, such as Vx and VI (provided by signal INvi).
  • Vx and VI provided by signal INvi.
  • signal BIAS A niay have a signal level corresponding to voltage Vx during time interval 351 and another signal level corresponding to voltage VI during time interval 352.
  • Signal BIAS B may have different signal levels corresponding to different voltages, such as Vy and VI.
  • signal BIAS B may have a signal level corresponding to voltage VI during time interval 351 and another signal level corresponding to voltage Vy during time interval 352.
  • Signal OUT may not have a full swing. For example, a shown in
  • signal OUT may have a signal level corresponding to voltage V2 during time interval 551 and another signal level corresponding to voltage VI during time interval 552.
  • Voltage level shifter 300 may be included in a circuit (e.g., as part of a transmitter in a transceiver circuit) that operates according to USB specification, such as low speed and full speed operations according to USB 2.0 specification.
  • Voltage level shifter 300 may include circuit components and operations similar to or identical to those of a voltage level shifter described below with reference to FIG. 4 through FIG. 8.
  • FIG. 4 shows a schematic diagram of a voltage level shifter 400 including transistors, PI, P2, P3, P4, P5, P6, P7, P8, and P9, transistors Nl, N2, N3, N4, N5, N6, N7, N8, and N9, inverters II and 12, and devices Tl and T2.
  • Voltage level shifter 400 may correspond to voltage level shifter 300 of FIG. 3A, such as forming circuits 331, 332, and 333 of FIG. 3A.
  • transistor PI through P9 may include p-channel field effect transistors, such as p-channel metal-oxide semiconductor (PMOS) transistors.
  • Transistor Nl through N9 may include n-channel field effect transistors, such as n-channel metal-oxide semiconductor (NMOS) transistors.
  • Inverters II and 12 may include complementary metal-oxide semiconductor (CMOS) inverters.
  • Devices Tl and T2 may be configured to operate as capacitive devices.
  • devices Tl and T2 may include capacitors.
  • devices Tl and T2 may include transistors (e.g., PMOS) configured (e.g., having drain and source coupled together) to operate as capacitors.
  • Voltage level shifter 400 may include supply nodes 401 and 402 to receive signals INvi and INv 2 , respectively, a node 403 to receive signal INcTL, and a node (e.g., output node) 499 to provide a signal (e.g., output signal) OUT. These signals can correspond to those of voltage level shifter 200 in FIG. 2A. Voltage level shifter 400 may include a reference node 409 to receive a reference voltage (e.g., ground potential). As shown in FIG. 4, reference node 409 may include a ground potential node. [0044] Voltage level shifter 400 may include nodes 41 1 and 412 to provide signals PreOUT and PreOUT*, respectively.
  • nodes 411 and 412 may correspond to node 312 of FIG. 3A.
  • node 412 may be referred to as a first node and may correspond to node 312 of FIG. 3 A.
  • voltage level shifter 400 may switch each of signals PreOUT and PreOUT* between voltages corresponding to voltages (e.g., 1.8V and 3.3V) provided by signals INvi and ⁇ 2 ⁇ Voltage level shifter 400 may use signal PreOUT* at node 412 to switch signal OUT at node 499 between different voltages (e.g., 1.8V and 3.3V).
  • Voltage level shifter 400 may include nodes 421 and 422 coupled to the gates of transistors P3 and P4, respectively.
  • Nodes 421 and 422 may include voltages presented by signals BIASA and BIASB, respectively.
  • Node 422 may be referred to as a second node and may correspond to node 322 of FIG. 3A.
  • FIG. 5 is an example timing diagram showing waveforms of some of the signals of FIG. 4.
  • the waveforms of signals INvi , INv 2 , INCTL, OUT in FIG. 5 may have voltages similar to or identical to those of FIG. 2B.
  • each of signals PreOUT and PreOUT* may switch between voltages VI and V2.
  • signal PreOUT may have a signal level corresponding to voltage V2 while signal PreOUT* may have a signal level corresponding to voltage VI.
  • signal PreOUT may have a signal level corresponding to voltage VI while signal PreOUT* may have a signal level corresponding to voltage V2.
  • Signals BIASA and BIASB may have signal levels similar to or identical to those of FIG. 3B.
  • signal BIASA niay have signal levels corresponding to voltages Vx and VI during time intervals 551 and 552, respectively.
  • Signal BIASB may have signal levels corresponding to voltages VI and Vy during time intervals 551 and 552, respectively.
  • transistors PI, P2, P3, P4, P5, P6, P7, P8, and P9, transistors Nl, N2, N3, N4, N5, N6, N7, N8, and N9 of voltage level shifter 400 may have an operating voltage tolerance less than a voltage (e.g., V2) provided by signal INv 2 .
  • Switching signals PreOUT and PreOUT* between different voltages may allow transistors PI, P2, P3, and P4 and Nl, N2, N3, and N4 to operate safely (e.g., operate with an electrical overstress safe condition) when a voltage at supply node 402 (e.g., 3.3V) is greater than the operating parameters (e.g., Vgd, Vgs, and Vds) of the transistors of voltage level shifter 400.
  • a voltage at supply node 402 e.g., 3.3V
  • the operating parameters e.g., Vgd, Vgs, and Vds
  • Some conventional voltage level shifters may operate with a specific supply voltage (e.g., 3.3V) and may use transistors (e.g., 3.3V tolerance thick-gate transistors) having an operating voltage tolerance with the same value as that specific supply voltage. However, if such transistors are not preferable or processes of such transistors are unavailable, then a voltage level shifter such as voltage level shifter 400 (FIG. 4) may be used. Thus, voltage level shifter 400 may allow removal of processes that produce transistors (e.g., 3.3V tolerance thick-gate transistors) having an operating voltage tolerance with the same value as that specific supply voltage of some conventional voltage level shifters, if such processes are not preferable or unavailable. This may improve (e.g., speed up) process technology scaling, such as using processes to produce 1.8V tolerance transistors to be included in voltage level shifter 400 that may use a supply voltage of 3.3V.
  • a specific supply voltage e.g., 3.3V
  • transistors e.g., 3.3V tolerance thick-gate transistors
  • Voltage level shifter 400 in FIG. 4 may also have an improved performance in comparison with some conventional voltage level shifters.
  • some conventional voltage level shifters may include cascade transistors similar to transistors P3 and P4 and may use a fixed bias voltage (e.g., 1.5V) to bias the gates of such cascade transistors for EOS protection reason.
  • the conventional voltage level shifters may generate pre-output signals, which may be similar to signals PreOUT and PreOUT* of FIG. 4.
  • using a fixed bias voltage to bias the gates of such cascade transistors may not allow the pre-output signals to settle to steady state. This may degrade the performance of a conventional transmitter that employs conventional voltage shifters.
  • Driver impedance and timing mismatch in such a conventional transmitter may occur. It may also be difficult for such a conventional transmitter to meet USB classic specification, such as rise/fall time, differential rise/fall time mismatch, and output signal crossover voltage for low speed and full speed operations.
  • voltage level shifter 400 may operate at a frequency in the hundreds of megahertz range (e.g., 200 MHz) at some voltage levels of signals INvi and INv 2 -
  • voltage level shifter 400 may be suitable for use in an output buffer that may support data transfers with multiple frequencies.
  • voltage level shifter 400 may be included in a circuit (e.g., as part of a transmitter in a transceiver circuit) that may support not only USB classic operations, but also some other operations, such as high speed 3.3V general purpose input/output (GPIO).
  • a circuit e.g., as part of a transmitter in a transceiver circuit
  • GPIO general purpose input/output
  • FIG. 6 shows example voltages at some nodes of voltage level shifter 400 in an operating mode where signal OUT switches from voltage VI to voltage V2.
  • the operating mode associated with FIG. 6 may occur at least in part during time interval 551 of FIG. 5.
  • 1.8V is used as an example value for voltage VI (FIG.
  • Transistors Nl, N5, N9, P2, P6, and P7, and device T2 in FIG. 6 are shown with dashed lines to indicate that these circuit components may be inactive (e.g., turned off).
  • signal OUT may switch from 1.8V to 3.3V.
  • Detail operation of voltage level shifter 400 is as follows. [0056] When signal IN CTL switches from 1.8V to OV, transistor Nl may be turned off. Transistor N2 may turn on, causing the voltage at node 432 to go from approximately 1.8V (-1.8V) minus Vtn to OV and the voltage at node 442 to go from 3.3V to OV.
  • Device Tl may operate such that its capacitive coupling effect may cause the voltage at node 422 (which is coupled to the gate of transistor P4) to decrease (e.g., from voltage VI) to voltage Vx (FIG. 5).
  • Vx VI - Vtn.
  • Vl 1.8V.
  • Vtn 0.5V
  • Vtn is the threshold voltage of transistor N6
  • the voltage at node 412 may have a value of approximately 1.8V. This may cause transistor PI to fully turn on and pull node 411 to supply node 402.
  • node 411 may be provided with a voltage of 3.3V (which is the voltage at supply node 402), causing transistor P2 to turn off and transistor N8 to turn on.
  • Transistor P8 may turn on when the voltage at node 403 is 0V.
  • transistor N8 when transistor N8 turns on, it pulls node 412 to supply node 401 through transistor P8.
  • Transistor N8 may allow the voltages at node 412 to be less dependent on the threshold voltage.
  • transistor P7 may turn off to isolate (e.g., electrically decouple) supply node 401 from transistor N7 in order to prevent a contention between transistors N7 and PI from happening.
  • transistor N5 may turn off.
  • Transistor P5 may turn on and pull node 421 (which is coupled to the gate of transistor P3) to supply node 401.
  • node 421 may be provided with a voltage of 1.8V (which is the voltage at supply node 401).
  • transistor P3 may be biased at its gate with a voltage of 1.8V and cause the voltage at node 441 to go from 0V to 3.3V with safe electrical overstress condition.
  • transistor N3 may turn on and cause the voltage at node 431 to go from 0V to approximately 1.8V - Vtn.
  • the gates of transistors N3 and N4 may be coupled to supply node 401, such that transistors N3 and N4 turn on during time interval 551 (FIG. 5) to provide safe electrical overstress condition to transistors Nl and N2.
  • Transistor P9 and N9 may form a circuit that responds to signal PreOUT* at node 412 to switch signal OUT between 1.8V and 3.3V.
  • transistor N9 since the voltage at node 412 is approximately 1.8V, transistor N9 may turn off.
  • Transistor P9 may turn on and pull output node 499 to supply node 402.
  • output node 499 may be provided with a voltage of 3.3V.
  • voltage level shifter 400 is included in bias voltage unit 111 of FIG. 1 and node 499 of FIG. 6 corresponds to node 199 of FIG. 1, then a voltage of 3.3V (FIG. 6) may turn off transistor 131 of FIG. 1. This may cause signal DOUTO (FIG. 1) to switch to a level corresponding to a voltage at node 190 (e.g., 0V), as described above with reference to FIG. 1.
  • FIG. 7 shows example voltages at some nodes of voltage level shifter 400 in an operating mode where signal OUT switches from voltage V2
  • Transistors N2, N6, PI, P5, P8, and P9, and device Tl in FIG. 7 are shown with dashed lines to indicate that these circuit components may be inactive (e.g., turned off) during time interval 552 (FIG. 5).
  • signal OUT may switch from 3.3V to 1.8V.
  • Detail operation of voltage level shifter 400 is as follows. [0068] When signal IN CTL switches from 0V to 1.8V, transistor N2 may be turned off. Transistor Nl may turn on, causing the voltage at node 431 to go from approximately 1.8V (-1.8V) minus Vtn to 0V and the voltage at node 441 to go from 3.3V to 0V.
  • Device T2 may operate such that its capacitive coupling effect may cause the voltage at node 421 (which is coupled to the gate of transistor P3) to decrease (e.g., from voltage VI) to voltage Vy.
  • Vtn 0.5V
  • Vtn is threshold voltage of transistor N5
  • the voltage at node 411 may go to Vy + Vtp where Vy is the voltage at node 421.
  • node 412 may be provided with a voltage of 3.3V (which is the voltage at supply node 402), causing transistor PI to turn off and transistor N7 to turn on.
  • Transistor P7 may turn on when the voltage at node 403 is 1.8V.
  • transistor N7 when transistor N7 turns on, it pulls node 411 to supply node 401 through transistor P7.
  • Transistor N7 may allow the voltages at node 411 to be less dependent on the threshold voltage.
  • transistor P8 may turn off to isolate supply node 401 from transistor N8 in order to prevent a contention between transistors N8 and P2 from happening.
  • transistor N6 may turn off.
  • Transistor P6 may turn on and pull node 422 (which is coupled to the gate of transistor P4) to supply node 401.
  • node 422 may be provided with a voltage of 1.8V (which is the voltage at supply node 401).
  • transistor P4 may be biased at its gate with a voltage of 1.8V and cause the voltage at node 442 to go from 0V to 3.3V with safe electrical overstress condition.
  • transistor N4 may turn on and cause the voltage at node 432 to go from 0V to approximately 1.8V - Vtn.
  • the gates of transistors N3 and N4 may be coupled to supply node 401, such that transistors N3 and N4 turn on during time interval 552 (FIG. 5) to provide safe electrical overstress condition to transistors Nl and N2.
  • transistor P9 since the voltage at node 412 is approximately 3.3V, transistor P9 may turn off. Transistor N9 may turn on and pull output node 499 to supply node 401. Thus, output node 499 may be provided with a voltage of 1.8V. If voltage level shifter 400 is included in bias voltage unit 111 of FIG. 1 and node 499 of FIG. 6 corresponds to node 199 of FIG. 1, then a voltage of 1.8V (FIG. 6) may turn on transistor 131 of FIG. 1. This may cause signal DOUTO (FIG. 1) to switch to a level corresponding to a voltage Vcc (e.g., 3.3V), as described above with reference to FIG. 1.
  • Vcc e.g., 3.3V
  • At least part of voltage level shifter 400 may form part (e.g., a transmitter) of a circuit (e.g., a transceiver circuit) that switches signals PreOUT and PreOUT* between different voltages (VI and V2) greater than zero.
  • a circuit e.g., a transceiver circuit
  • At least part of voltage level shifter 400 may form part (e.g., a transmitter) of a circuit (e.g., a transceiver circuit) to apply different voltages to the gate of transistor P4 at different time intervals (e.g., at time intervals 551 and 552 in FIG. 5).
  • a circuit e.g., a transceiver circuit
  • device Tl and transistor N6 may hold the gate of the transistor P4 at voltage Vx (which is less voltage VI) during time interval 551.
  • Transistor P6 may pull the gate of the transistor P4 to supply node 401 during time interval 552, such that the gate of the transistor P4 may be provided with a voltage (e.g., VI) equal to the voltage at supply node 401.
  • At least part of voltage level shifter 400 may form another part of the circuit to apply different voltages to the gate of transistor P3 at different time intervals (e.g., at time intervals 551 and 552 in FIG. 4).
  • transistor P5 may pull the gate of the transistor P3 to supply node 401 during time interval 551, such that the gate of the transistor P3 may be provided with a voltage (e.g., VI) equal to the voltage at supply node 401.
  • device T2 and transistor N5 may hold the gate of the transistor P3 at voltage Vy (which is less voltage VI) during time interval 552.
  • Device Tl in FIG. 4 may be configured to influence a capacitive coupling between node 412 and the gate (at node 422) of transistor P4.
  • device Tl may be configured such that a capacitive coupling between node 422 and a reference node (e.g., reference node 409) may have a value greater than a value of a capacitive coupling between the gate and source (e.g., Cgs) of transistor P4.
  • a transistor configured to operate as a capacitor (e.g., as shown in FIG.
  • such a transistor may have a size, such that a combination of a capacitive coupling between the gate and source (e.g., Cgs) of the transistor and a capacitive coupling between the gate and drain (e.g., Cgd) of the transistor may have a value greater than a value of the capacitive coupling between the gate and source of transistor P4.
  • a capacitive coupling between the gate and source (e.g., Cgs) of the transistor e.g., Cgs
  • a capacitive coupling between the gate and drain (e.g., Cgd) of the transistor may have a value greater than a value of the capacitive coupling between the gate and source of transistor P4.
  • Device T2 in FIG. 4 may be configured to influence a capacitive coupling between node 411 and the gate (at node 421) of transistor P3.
  • device T2 may be configured such that a capacitive coupling between node 421 and a reference node (e.g., reference node 409) may have value greater than a value of the capacitive coupling between the gate and source (e.g., Cgs) of transistor P3.
  • device T2 includes a transistor coupled to operate as a capacitor (e.g., as shown in FIG.
  • the transistor may have a size, such that a combination of a capacitive coupling between the gate and source (e.g., Cgs) of the transistor and a capacitive coupling between the gate and drain (e.g., Cgd) source and the transistor may have a value greater than a value of the capacitive coupling between the gate and source of transistor P3.
  • a capacitive coupling between the gate and source e.g., Cgs
  • Cgd capacitive coupling between the gate and drain
  • the capacitive coupling effect of devices Tl and T2 may prevent nodes 411 and 412 from exceeding the voltage at supply node 401 (e.g., VI) provided by signal INvi- As a result, transistors PI and P2 may properly turn on or turn off and allow voltage level shifter 400 to operate properly.
  • Voltage level shifter 400 may have an improved (e.g., reduced) power consumption over some conventional voltage level shifters.
  • some conventional voltage level shifters may include cascade transistors (e.g., transistors similar to transistors P3 and P4 of FIG. 4) and may bias the gates of such cascade transistors with a fixed bias voltage (e.g., 1.5V) less than a supply voltage in the conventional voltage level shifters.
  • the fixed bias voltage may be provided by, for example, either a supply power generator or a local bias circuitry.
  • Such a supply power generator or local biasing circuitry may consume a significant amount of idle power to keep the cascade transistors turned on for EOS safe reasons.
  • each of transistors P3 and P4 may be biased with a variable voltage (e.g., a variable voltage VI and Vx or a variable voltage VI and Vy) without using an additional supply power generator or bias circuitry.
  • a variable voltage e.g., a variable voltage VI and Vx or a variable voltage VI and Vy
  • voltage level shifter 400 may be less than that of some conventional voltage level shifters.
  • idle power in voltage level shifter 400 may be significantly reduced.
  • the idle power may be reduced to zero or near zero.
  • voltage level shifter 400 may be preferable over some conventional voltage level shifters to be included in devices or systems (e.g., cellular phones, tablet computers, and others) where low power (e.g., low idle power) may be preferable.
  • Voltage level shifter 400 may also have reduced EOS risk and improved performance in comparison to some conventional voltage level shifters.
  • the gates of transistors P3 and P4 may be biased with approximately 1.8V (-1.8V) when their drains is 0V and may be pulled to 1.8V when their sources are 3.3V. This may reduce or remove EOS risk to voltage level shifter 400.
  • Some conventional voltage level shifters may include pre-output signals, which may be similar to signals PreOUT and PreOUT* of FIG. 4.
  • the voltages provided by such pre-output signals may be dependent on the threshold voltage of the transistors of the conventional voltage level shifters.
  • a mismatch in impedances between pullup and pulldown portions of the conventional driver may occur.
  • the pullup portion of the conventional driver may include transistors similar to transistors 131 and 132 of FIG. 1.
  • the pulldown portion of the conventional driver may include transistors similar to transistors 133 and 134 of FIG. 1.
  • a mismatch in timing e.g., rise time and fall time
  • nodes e.g., nodes similar to nodes 196 and 199 in FIG. 1
  • This may lead to variations in output signal crossover voltage and timing mismatch (rise/fall time) at the output node (e.g., node similar to node 120 or 121 in FIG. 1) of the conventional driver that uses conventional voltage level shifters.
  • Voltage level shifter 400 may improve (e.g., reduce) variations in output signal crossover voltage of drivers (e.g., DOUTO signal of drivers 110 of FIG. 1) if voltage level shifter 400 is included in such drivers.
  • bias circuit 114 of drivers 110 may include a basic four-transistor (e.g. 1.8V transistors) level shifter. Such transistors in bias circuit 114 may switch (e.g., turn on or off) the signal at node 196 at a relatively higher speed. As described above with reference to FIG. 6 and FIG. 7, the voltages provided by signals PreOUT and PreOUT* may be less dependent on the threshold voltage of the transistors of voltage level shifter 400.
  • voltage level shifter 400 may reduce a mismatch in impedances between bias circuits 111 and 114 (FIG. 1) and may reduce a mismatch in timing (e.g., rise time and fall time) of the signals at nodes 196 and 199. This in turn may improve (e.g., reduce) variations in output signal crossover voltage of DOUTO signal at node 120 and variations in output signal crossover voltage of DOUTI signal at node 121.
  • voltage level shifter 400 is included in bias circuit 111, and drivers 110 are configured to operate according to USB specification, design effort to meet USB specification (e.g., rise time, fall time, rise/fall time mismatch, and output signal crossover voltage for low speed and full speed operations according to USB 2.0 specification) may be reduced.
  • USB specification e.g., rise time, fall time, rise/fall time mismatch, and output signal crossover voltage for low speed and full speed operations according to USB 2.0 specification
  • FIG. 8 shows a block diagram of a system 800.
  • System 800 may include an interface 801, processing circuitry 830, a memory 840, a display 850, wireless communication circuitry 860, and antennas 861 and 862.
  • Interface 801 may include a transceiver circuit 802 having a transmitter 810 and a receiver 811 to transfer information (e.g., in form of signals) at nodes (e.g., input/output nodes) 820 and 821.
  • Receiver 811 may be configured to operate according to USB specification.
  • receiver 811 may operate to receive signals from nodes 820 and 821 (e.g., sent to system 800 by other devices or systems) according to USB specification, such as low speed and full speed operations according to USB 2.0 specification.
  • receiver 811 may receive signals from nodes 820 and 821 in the form of differential input signals.
  • Transmitter 810 may include drivers 110 of FIG. 1, such that nodes 820 and 821 in FIG. 8 may correspond to nodes 120 and 121, respectively, of FIG. 1.
  • Transmitter 810 may include a voltage level shifter and its associated operations, such as voltage level shifter 200, 300, or 400, described above with referenced to FIG. 2A through FIG. 7.
  • Transmitter 810 may be configured to operate according to USB specification, such as operate according to USB 2.0 specification to transfer signals in low speed and full speed operations.
  • transmitter 810 may provide signals to nodes 820 and 821 in the form of differential output signals.
  • Transceiver circuit 802 may be included in a USB port of interface 801, such that nodes 820 and 821 may be coupled to D+ and D- lines of the USB port.
  • FIG. 8 shows system 800 including one transceiver circuit (e.g., transceiver circuit 802) as an example.
  • System 800 may include multiple transceiver circuits where two or more of the multiple transceiver circuits may include components similar to or identical to those of transceiver circuit 802 and may be configured to operate as multiple USB ports in system 800.
  • Interface 801 may also include an interface controller 803 to control operation of interface 801 and/or control communication (e.g., transferring of signals) between interface 801 with other components within system 800 or between interface 801 and other devices or systems.
  • Interface 801 may be configured to operate according to USB specification, such that interface controller 803 may include a USB controller to enable transmitter 810 to provide signals at node 820 and 821 with voltages according to USB specification (e.g., USB 2.0 specification).
  • Processing circuitry 830 may include a single processor or multiple processors.
  • the processor or processors may include general-purpose processor type, application-specific integrated circuit (ASIC) type, or other types of processor.
  • Processing circuitry 830 may be configured to communicate with interface 801 and wireless communication circuitry 860 to exchange information (e.g., data and other information) with other devices or systems.
  • information e.g., data and other information
  • Memory 840 may include volatile memory, non- volatile memory, or a combination of both.
  • Memory 840 may contain instructions (e.g., firmware programs, software programs, or a combination of both), which when executed by processing circuitry 830 result in system 800 performing operations. Such operations may include operations described above with reference with reference to FIG. 1 through FIG. 8.
  • Display 850 may include a liquid crystal display (LCD) or other types of display.
  • Display 850 may include a touch sensitive screen (commonly referred to as "touchscreen").
  • Wireless communication circuitry 860 may be configured to communicate with a single type of network or with multiple types of networks.
  • wireless communication circuitry 860 may be configured to communicate (e.g., via antennas 861 and 862) with one or more devices or systems in IEEE 802.11 networks, cellular networks, or both IEEE 802.11 networks and cellular networks.
  • Antennas 861 and 862 may include one or more directional or omnidirectional antennas.
  • antennas 861 and 862 may include dipole antennas, monopole antennas, patch antennas, loop antennas, microstrip antennas or other types of antennas suitable for transmission of radio frequency (RF) signals.
  • RF radio frequency
  • system 800 instead of two antennas or more, a single antenna with multiple apertures may be used. In such
  • each aperture may be considered a separate antenna.
  • system 800 is illustrated as having several separate functional elements, one or more of the functional elements may be combined and may be implemented by combinations of software-configured elements, such as processing elements including digital signal processors (DSPs), and/or other hardware elements.
  • processing elements including digital signal processors (DSPs)
  • DSPs digital signal processors
  • a portion of system 800 or entire system 800 may be referred to as a module.
  • inventions e.g., IC 100, voltage level shifters 200, 300, and 400
  • systems e.g., system 800
  • methods e.g., operations associated with IC 100, voltage level shifters 200, 300, and 400, and system 800
  • IC 100, voltage level shifters 200, 300, and 400, and system 800 may be implemented in one or a combination of hardware, firmware and software.
  • a computer-readable storage device may include any non-transitory mechanism for storing information in a form readable by a machine (e.g., a computer).
  • a computer-readable storage device may include read-only memory (ROM), random-access memory (RAM), magnetic disk storage media, optical storage media, flash-memory devices, and other storage devices and media.
  • FIG. 1 The illustrations of apparatuses (e.g., IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800), and methods (e.g., operations associated with IC 100, voltage level shifters 200, 300, and 400, and system 800) are intended to provide a general understanding of the structure of various embodiments and are not intended to provide a complete description of all the elements and features of apparatuses that might make use of the structures described herein.
  • Any of the components described above with reference to FIG. 1 through FIG. 8 can be implemented in a number of ways, including simulation via software.
  • modules may include hardware circuitry, single and/or multi-processor circuits, memory circuits, software program modules and objects and/or firmware, and combinations thereof, as desired by the architect of the apparatuses (e.g., IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800) and as appropriate for particular
  • modules may be included in a system operation simulation package, such as a software electrical signal simulation package, a power usage and ranges simulation package, a capacitance-inductance simulation package, a power/heat dissipation simulation package, a signal transmission-reception simulation package, and/or a combination of software and hardware used to operate or simulate the operation of various potential embodiments.
  • a system operation simulation package such as a software electrical signal simulation package, a power usage and ranges simulation package, a capacitance-inductance simulation package, a power/heat dissipation simulation package, a signal transmission-reception simulation package, and/or a combination of software and hardware used to operate or simulate the operation of various potential embodiments.
  • IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800) described above may be included in apparatuses (e.g., electronic circuitry) such as high-speed computers, communication and signal processing circuitry, single or multi-processor modules, single or multiple embedded processors, multi-core processors, message information switches, and application-specific modules including multilayer, multi-chip modules, and memory devices.
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • apparatuses e.g., electronic circuitry
  • high-speed computers e.g., communication
  • Such apparatuses may further be included as sub-components within a variety of other apparatuses (e.g., electronic systems), such as televisions, cellular telephones, personal computers (e.g., laptop computers, desktop computers, handheld computers, tablet computers, etc.), workstations, radios, video players, audio players (e.g., MP3 (Motion Picture Experts Group, Audio Layer 5) players), vehicles, medical devices (e.g., heart monitor, blood pressure monitor, etc.), set top boxes, and others.
  • other apparatuses e.g., electronic systems
  • televisions e.g., cellular telephones, personal computers (e.g., laptop computers, desktop computers, handheld computers, tablet computers, etc.), workstations, radios, video players, audio players (e.g., MP3 (Motion Picture Experts Group, Audio Layer 5) players), vehicles, medical devices (e.g., heart monitor, blood pressure monitor, etc.), set top boxes, and others.
  • MP3 Motion Picture Experts Group, Audio Layer 5
  • the embodiments described above with reference to FIG. 1 through FIG. 8 include apparatuses, systems, and methods having a reference node to receive a reference voltage, a first node to provide a signal, and a circuit.
  • a circuit may include a second node to receive different voltages greater than the reference voltage and to cause the signal at the first node to switch between a first voltage greater than the reference voltage and a second voltage greater than the reference voltage.
  • Other embodiments including additional apparatuses and methods are described.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Logic Circuits (AREA)

Abstract

Various embodiments include apparatus, systems, and methods having a reference node to receive a reference voltage, a first node to provide a signal, and a circuit. Such a circuit may include a second node to receive different voltages greater than the reference voltage and to cause the signal at the first node to switch between a first voltage greater than the reference voltage and a second voltage greater than the reference voltage. Other embodiments including additional apparatus, systems, and methods are described.

Description

APPARATUS, SYSTEM, AND METHOD FOR VOLTAGE LEVEL
SWITCHING
Field
[0001] Embodiments of this disclosure relate to integrated circuits.
Some embodiments relate to voltage controllers.
Background
[0002] Integrated circuits are often included in products, such as computers, cellular phones, televisions, memory devices, and many other electronic products. Some integrated circuits may operate with multiple voltages. In some situations, improper control of such voltages may affect operations in the integrated circuits or may lead to operational failures.
Brief Description of Drawings
[0003] FIG. 1 shows a block diagram of an apparatus in the form of an integrated circuit, according to some embodiments described herein.
[0004] FIG. 2A shows a block diagram of an apparatus in the form of a voltage level shifter, according to some embodiments described herein.
[0005] FIG. 2B is an example timing diagram at some nodes of voltage level shifter of FIG. 2A.
[0006] FIG. 3A shows a block diagram of apparatus in the form a voltage level shifter including circuits, according to some embodiments described herein.
[0007] FIG. 3B is an example timing diagram at some nodes of voltage level shifter of FIG. 3A.
[0008] FIG. 4 shows a schematic diagram of a voltage level shifter, according to some embodiments described herein.
[0009] FIG. 5 is an example timing diagram at some of the nodes of the voltage level shifter of FIG. 4.
[0010] FIG. 6 shows the voltage level shifter of FIG. 4 in an operating mode where a signal at an output node of the voltage level shifter switches from a lower voltage to a higher voltage. [0011] FIG. 7 shows the voltage level shifter of FIG. 4 in another operating mode where the signal at the output node of the voltage level shifter switches from a higher voltage to a lower voltage.
[0012] FIG. 8 shows an electronic system, according to some embodiments described herein.
Detailed description
[0013] FIG. 1 shows a block diagram of integrated circuit (IC) 100 having drivers 110 to transfer information (e.g., in the form of signals) from a functional unit 115 to nodes 120 and 121. Nodes 120 and 121 may form part of input/output (I/O) nodes of IC 100. IC 100 may include a processor, a storage device (e.g., a Universal Serial Bus (USB) compliant storage device), a system on chip (SOC), or other electronic devices or systems.
[0014] For simplicity, FIG. 1 shows details of only one of drivers 110.
Drivers 110 may include similar or identical circuit components. FIG. 1 shows integrated circuit 100 including two drivers 110 and two associated signals
DOUTO and DOUTI, as an example. The number of drivers may vary. As shown in FIG. 1, each of drivers 110 may include bias voltage units 111, 112, 113, and 114 to provide voltages at corresponding nodes 199, 198, 197, and 196 in order to control (e.g., turn on or off) transistors 131, 132, 133, and 134, respectively.
[0015] Transistors 131, 132, 133, and 134 may form an output stage to switch signal DOUTO at node 120 in full swing (e.g., rail to rail voltages), such as a swing between zero volts (e.g., ground potential at node 190) and a voltage Vcc (e.g., a supply voltage of IC 100), depending on the states (e.g., on or off) of transistors 131, 132, 133, and 134. For example, bias voltage units 111, 112, 113, and 114 may operate to turn on transistors 131, 132, 133 and turn off transistor 134 to switch signal DOUTO at node 120 from zero volts (0V) to voltage Vcc (e.g., 3.3V or some other positive voltage). In another example, bias voltage units 111, 112, 113, and 114 may operate to turn off transistors 131 and turn on transistors 132, 133, and 134 to switch signal DOUTO from voltage Vcc to 0V.
[0016] Nodes 197 and 198 may provide voltages such that transistors
132 and 133 may remain turned on when drivers 110 operate. For example, node 197 may provide a voltage (e.g., a fixed voltage) of 1.8V. Node 198 may provide a voltage (e.g., a fixed voltage) of 1.5V.
[0017] Node 196 may provide different voltages at different times to turn on or turn off transistor 134. For example, bias voltage unit 114 may operate as a pull-down pre-driver such that node 196 may provide a voltage of 1.8V to turn on transistor 134 and another voltage of 0V to turn off transistor 134.
[0018] Bias voltage unit 111 may operate to cause a signal at node 199 to switch between different voltages (e.g., non-zero and positive voltages) to turn on and turn off transistor 131. The different voltages at node 199 may not be in a full swing (e.g., not a rail to rail voltages). For example, bias voltage unit 111 may operate as a pull-up pre-driver such that the signal at node 199 may switch between a lower voltage (e.g., 1.8V) and a higher voltage (e.g., 3.3V) to turn on and turn off transistor 131.
[0019] Transistors 131, 132, 133, and 134 may have an operating voltage tolerance less than voltage Vcc of IC 100. For example, transistors 131, 132, 133, and 134 may have an operating gate-to-drain voltage (e.g., Vgd = 1.8V), gate-to-source voltage (e.g., Vgs = 1.8V), and drain-to-source voltage (e.g., Vds = 1.8V) less than voltage Vcc (e.g., 3.3V) of IC 100. Switching node 199 between different voltages (e.g., 1.8V and 3.3V) to turn on transistor 131, as described above, and arrange transistors 131, 132, 133, and 134 in a stack (as shown in FIG. 1) may allow transistors 131, 132, 133, and 134 to operate safely (e.g., operate in an electrical overstress (EOS) safe condition).
[0020] At least part of integrated circuit 100 (e.g., drivers 110) may be configured to operate (e.g., transfer information in the form of signals) according to USB specification. The Universal Serial Bus Implementers Forum (USB-IF), in Portland, Oregon, U.S.A., manages and publishes the specifications for USB. Several specification revisions of USB have been published by USB-IF. In the description described herein, USB specification refers to USB 1.0, USB 2.0, and USB 3.0 and their specification revisions.
[0021] In FIG. 1, IC 100 may include circuitry (e.g., a USB controller) to enable drivers 110 to provide DOUTO and DOUTI signals according to USB classic (full speed and low speed) specification. For example, voltage Vcc of IC 100 may be provided with a voltage of 3.3V, such that each of signals DQUTO and DOUTI and may switch between 0V and 3.3V (e.g., from 0V to 3.3.V or from 3.3V to 0V), according to USB classic 3.3V signaling. Thus, although transistors 131, 132, 133, and 134 may be designed to operate at a specified operating voltage VI (e.g., 1.8V) less than voltage Vcc (e.g., 3.3V), the arrangement of transistors 131, 132, 133, and 134 with bias conditions, as described above, may allow drivers to operate according to USB specification (e.g., USB 2.0 specification).
[0022] One or more of bias voltage units 111, 112, 113, and 114 may include circuit components and operations similar to or identical to a voltage level shifter described below with reference to FIG. 2A through FIG. 7. For example, bias unit 111 may include circuit components and operations similar to or identical to of voltage level shifters of FIG. 2A and FIG. 4.
[0023] FIG. 2A shows a block diagram of a voltage level shifter 200 including nodes (e.g., supply nodes) 201 and 202 to receive signals INvi and INv2 respectively, a node 203 to receive a signal INCTL, and a node (e.g., output node) 299 to provide a signal (e.g., output signal) OUT. Voltage level shifter 200 may respond to signal INCTL to switch signal OUT between different voltages, such as between the voltages corresponding to signal levels of signals INvi and INv2. Voltage level shifter 200 can be included in bias voltage unit 111 of FIG. 1, such that output node 299 in FIG. 2A can correspond to node 199 of FIG. 1.
[0024] FIG. 2B is an example timing diagram showing waveforms of signals INvi, INV2, INCTL, and OUT of FIG. 2A. As shown in FIG. 2B, signals INvi and INv2 may include signal levels corresponding to voltages VI and V2, respectively. Signals INvi and INv2 may remain at their respective voltages VI and V2 during different time intervals, such as time intervals 251 and 252.
[0025] Voltages VI and V2 may include supply voltages (e.g., Vcc) of a device or system that uses voltage level shifter 200. Each of voltages VI and V2 may have a value greater than zero (e.g., greater than a ground potential). For example, voltages VI and V2 may have values of approximately 1.8V and 3.3V, respectively.
[0026] As shown in FIG. 2B, signal INCTL may switch between different signal levels, such as between a signal level corresponding to zero volts during time interval 251 and another signal level corresponding to a voltage Vx during a time interval 252. Voltage Vz and voltage VI may have the same value (e.g., 1.8 volts).
[0027] Signal OUT may switch between different signal levels, such as between a signal level corresponding to voltage V2 during time interval 251 and another signal level corresponding to voltage VI during time interval 252.
[0028] Thus, as described above with reference to FIG. 2A and FIG. 2B, voltage level shifter 200 may provide voltages (e.g., VI and V2) in the form of signal OUT at output node 299. The voltages at node 299 may have values greater than zero (e.g., VI = 1.8V and V2 = 3.3 V). The voltages at node 299 may not be in a full swing (e.g., not a rail to rail voltages). Voltage level shifter 200 may include circuit components and operations similar to or identical to those of a voltage level shifter described below with reference to FIG. 3A through FIG. 8.
[0029] FIG. 3 A shows a block diagram of a voltage level shifter 300, according to some embodiments described herein. Voltage level shifter 300 may include circuits 331, 332, and 333, supply nodes 301 and 302 to receive signals INvi and INv2, respectively, and a node 303 to receive signal INCTL- Voltage level shifter 300 may include a reference node 309 to receive a reference voltage (e.g., ground potential). As shown in FIG. 3, reference node 309 may include a ground potential node. Voltage level shifter 300 may include a node (e.g., output node) 399 to provide a signal (e.g., output signal) OUT. Signals INvi, INv2, INCTL, and OUT may correspond to those of voltage level shifter 200 described above with reference to FIG. 2 A and FIG. 2B. Voltage level shifter 300 can be included in bias voltage unit 111 of FIG. 1, such that output node 399 in FIG. 3 A can correspond to node 199 of FIG. 1.
[0030] Circuit 331 in FIG. 3 may operate to respond to signal INCTL, and signals BIASA and BIASB at nodes (e.g., input nodes) 322 and 321, respectively. Circuit 331 may provide a signal PreOUT* at a node 312 (e.g., first node). Based on voltages provided by signal BIASA at node 322 (e.g., a second node) and signal BIASB at node 321, circuit 311 may cause signal PreOUT* to switch between voltages (e.g., 1.8V and 3.3V) greater than a reference voltage (e.g., 0V) at node 309. The voltages provided by signal PreOUT* may correspond to the voltages provided by signals INvi and INv2-
[0031] Circuit 332 may operate to respond to signal INCTL to provide signals BIASA and BIASB to circuit 331. Each of signals BIASA and BIASB may provide different voltages at different time intervals. The different voltages may be based on the voltage provided by signal INvi ·
[0032] Circuit 333 may operate to respond to signal PreOUT* to switch signal OUT at node 399 between voltages (e.g., 1.8V and 3.3V) corresponding to the voltages provided by signals INvi and INv2- [0033] FIG. 3 shows circuits 311, 332, and 333 being separated from each other as an example. Circuits 311, 332, and 333 may be arranged into a single circuit, two circuits, or other number of circuits.
[0034] FIG. 3B is an example timing diagram showing waveforms of signals INvi, INV2, INCTL, OUT, PreOUT*, BIASA, and BIASB, of FIG. 3A. The waveforms of signals INvi, INv2, INCTL, OUT in FIG. 3B may have voltages similar to or identical to those of FIG. 2B.
[0035] As shown in FIG. 3B, signal PreOUT* may switch between voltages VI (provided by signal INvi) and V2 (provided by signal INv2) during time intervals 351 and 352, respectively.
[0036] Signal BIASA may have different signal levels corresponding to different voltages, such as Vx and VI (provided by signal INvi). For example, signal BIASA niay have a signal level corresponding to voltage Vx during time interval 351 and another signal level corresponding to voltage VI during time interval 352. Voltage Vx may have a value less than the value voltage VI, such that Vx = VI - Vtn, where Vtn represents the threshold voltage of transistors (not shown in FIG. 3A) of voltage level shifter 300. For example, if VI = 1.8V and Vtn = 0.5V, then Vx = 1.3V.
[0037] Signal BIASB may have different signal levels corresponding to different voltages, such as Vy and VI. For example, signal BIASB may have a signal level corresponding to voltage VI during time interval 351 and another signal level corresponding to voltage Vy during time interval 352. Voltage Vy may have a value less than the value voltage VI, such that Vy = VI - Vtn. For example, if VI = 1.8V and Vtn = 0.5V, then Vy = 1.3V. [0038] Signal OUT may not have a full swing. For example, a shown in
FIG. 3B, signal OUT may have a signal level corresponding to voltage V2 during time interval 551 and another signal level corresponding to voltage VI during time interval 552.
[0039] Voltage level shifter 300 may be included in a circuit (e.g., as part of a transmitter in a transceiver circuit) that operates according to USB specification, such as low speed and full speed operations according to USB 2.0 specification.
[0040] Voltage level shifter 300 may include circuit components and operations similar to or identical to those of a voltage level shifter described below with reference to FIG. 4 through FIG. 8.
[0041] FIG. 4 shows a schematic diagram of a voltage level shifter 400 including transistors, PI, P2, P3, P4, P5, P6, P7, P8, and P9, transistors Nl, N2, N3, N4, N5, N6, N7, N8, and N9, inverters II and 12, and devices Tl and T2. Voltage level shifter 400 may correspond to voltage level shifter 300 of FIG. 3A, such as forming circuits 331, 332, and 333 of FIG. 3A.
[0042] In FIG. 4, transistor PI through P9 may include p-channel field effect transistors, such as p-channel metal-oxide semiconductor (PMOS) transistors. Transistor Nl through N9 may include n-channel field effect transistors, such as n-channel metal-oxide semiconductor (NMOS) transistors. Inverters II and 12 may include complementary metal-oxide semiconductor (CMOS) inverters. Devices Tl and T2 may be configured to operate as capacitive devices. For example, devices Tl and T2 may include capacitors. As shown in FIG. 4, devices Tl and T2 may include transistors (e.g., PMOS) configured (e.g., having drain and source coupled together) to operate as capacitors.
[0043] Voltage level shifter 400 may include supply nodes 401 and 402 to receive signals INvi and INv2, respectively, a node 403 to receive signal INcTL, and a node (e.g., output node) 499 to provide a signal (e.g., output signal) OUT. These signals can correspond to those of voltage level shifter 200 in FIG. 2A. Voltage level shifter 400 may include a reference node 409 to receive a reference voltage (e.g., ground potential). As shown in FIG. 4, reference node 409 may include a ground potential node. [0044] Voltage level shifter 400 may include nodes 41 1 and 412 to provide signals PreOUT and PreOUT*, respectively. One of nodes 411 and 412 may correspond to node 312 of FIG. 3A. For example, node 412 may be referred to as a first node and may correspond to node 312 of FIG. 3 A. In FIG. 4, based on signal INCTL, voltage level shifter 400 may switch each of signals PreOUT and PreOUT* between voltages corresponding to voltages (e.g., 1.8V and 3.3V) provided by signals INvi and ΙΝγ2· Voltage level shifter 400 may use signal PreOUT* at node 412 to switch signal OUT at node 499 between different voltages (e.g., 1.8V and 3.3V).
[0045] Voltage level shifter 400 may include nodes 421 and 422 coupled to the gates of transistors P3 and P4, respectively. Nodes 421 and 422 may include voltages presented by signals BIASA and BIASB, respectively. Node 422 may be referred to as a second node and may correspond to node 322 of FIG. 3A.
[0046] FIG. 5 is an example timing diagram showing waveforms of some of the signals of FIG. 4. The waveforms of signals INvi , INv2, INCTL, OUT in FIG. 5 may have voltages similar to or identical to those of FIG. 2B.
[0047] As shown in FIG. 5, each of signals PreOUT and PreOUT* may switch between voltages VI and V2. For example, a during time interval 551, signal PreOUT may have a signal level corresponding to voltage V2 while signal PreOUT* may have a signal level corresponding to voltage VI. During a time interval 552, signal PreOUT may have a signal level corresponding to voltage VI while signal PreOUT* may have a signal level corresponding to voltage V2.
[0048] Signals BIASA and BIASB may have signal levels similar to or identical to those of FIG. 3B. For example, signal BIASA niay have signal levels corresponding to voltages Vx and VI during time intervals 551 and 552, respectively. Voltage Vx may have a value less than the value voltage VI, such that Vx = VI - Vtn, where Vtn represents the threshold voltage of NMOS transistors (e.g., transistor N6 in FIG. 4) of voltage level shifter 400. Signal BIASB may have signal levels corresponding to voltages VI and Vy during time intervals 551 and 552, respectively. Voltage Vy may have a value less than the value voltage VI, such that Vy = VI - Vtn. The value of voltage Vy can be equal to the value of voltage Vx. [0049] In FIG. 4, transistors PI, P2, P3, P4, P5, P6, P7, P8, and P9, transistors Nl, N2, N3, N4, N5, N6, N7, N8, and N9 of voltage level shifter 400 may have an operating voltage tolerance less than a voltage (e.g., V2) provided by signal INv2. For example, transistors 131, 132, 133, and 134 may have an operating parameters, such as gate-to-drain voltage (e.g., Vgd = 1.8V), gate-to- source voltage (e.g., Vgs = 1.8V), and drain-to-source voltage (e.g., Vds = 1.8V) less than a voltage provided by signal INy2 (e.g., less than V2 = 3.3V)
Switching signals PreOUT and PreOUT* between different voltages (e.g., positive voltages of 1.8V and 3.3V) to turn on respective transistors P2 and PI (as described above) and arrange transistors PI, P2, P3, and P4 and Nl, N2, N3, and N4 in a stack (as shown in FIG. 4) may allow transistors PI, P2, P3, and P4 and Nl, N2, N3, and N4 to operate safely (e.g., operate with an electrical overstress safe condition) when a voltage at supply node 402 (e.g., 3.3V) is greater than the operating parameters (e.g., Vgd, Vgs, and Vds) of the transistors of voltage level shifter 400.
[0050] Some conventional voltage level shifters may operate with a specific supply voltage (e.g., 3.3V) and may use transistors (e.g., 3.3V tolerance thick-gate transistors) having an operating voltage tolerance with the same value as that specific supply voltage. However, if such transistors are not preferable or processes of such transistors are unavailable, then a voltage level shifter such as voltage level shifter 400 (FIG. 4) may be used. Thus, voltage level shifter 400 may allow removal of processes that produce transistors (e.g., 3.3V tolerance thick-gate transistors) having an operating voltage tolerance with the same value as that specific supply voltage of some conventional voltage level shifters, if such processes are not preferable or unavailable. This may improve (e.g., speed up) process technology scaling, such as using processes to produce 1.8V tolerance transistors to be included in voltage level shifter 400 that may use a supply voltage of 3.3V.
[0051] Voltage level shifter 400 in FIG. 4 may also have an improved performance in comparison with some conventional voltage level shifters. For example, some conventional voltage level shifters may include cascade transistors similar to transistors P3 and P4 and may use a fixed bias voltage (e.g., 1.5V) to bias the gates of such cascade transistors for EOS protection reason. The conventional voltage level shifters may generate pre-output signals, which may be similar to signals PreOUT and PreOUT* of FIG. 4. In the conventional voltage level shifters, however, using a fixed bias voltage to bias the gates of such cascade transistors, may not allow the pre-output signals to settle to steady state. This may degrade the performance of a conventional transmitter that employs conventional voltage shifters. Driver impedance and timing mismatch in such a conventional transmitter may occur. It may also be difficult for such a conventional transmitter to meet USB classic specification, such as rise/fall time, differential rise/fall time mismatch, and output signal crossover voltage for low speed and full speed operations.
[0052] In FIG. 4, with proper transistor sizing, voltage level shifter 400 may operate at a frequency in the hundreds of megahertz range (e.g., 200 MHz) at some voltage levels of signals INvi and INv2- For example, with signals INvi and INv2 provided with voltages of VI = 1.8V and V2 = 3.3V, respectively, node 499 of voltage level shifter 400 may toggle signal OUT at frequency at around 200MHz without introducing significant signal distortion. Thus, voltage level shifter 400 may be suitable for use in an output buffer that may support data transfers with multiple frequencies. For example, voltage level shifter 400 may be included in a circuit (e.g., as part of a transmitter in a transceiver circuit) that may support not only USB classic operations, but also some other operations, such as high speed 3.3V general purpose input/output (GPIO).
[0053] FIG. 6 shows example voltages at some nodes of voltage level shifter 400 in an operating mode where signal OUT switches from voltage VI to voltage V2. The operating mode associated with FIG. 6 may occur at least in part during time interval 551 of FIG. 5.
[0054] In FIG. 6, 1.8V is used as an example value for voltage VI (FIG.
5) provided by signal INvi, and 3.3 is used as an example value for voltage V2 (FIG. 5) provided by signal INv2. Other values may be used. Transistors Nl, N5, N9, P2, P6, and P7, and device T2 in FIG. 6 are shown with dashed lines to indicate that these circuit components may be inactive (e.g., turned off).
[0055] In the operating mode associated with FIG. 6, signal OUT may switch from 1.8V to 3.3V. Detail operation of voltage level shifter 400 is as follows. [0056] When signal INCTL switches from 1.8V to OV, transistor Nl may be turned off. Transistor N2 may turn on, causing the voltage at node 432 to go from approximately 1.8V (-1.8V) minus Vtn to OV and the voltage at node 442 to go from 3.3V to OV.
[0057] Device Tl may operate such that its capacitive coupling effect may cause the voltage at node 422 (which is coupled to the gate of transistor P4) to decrease (e.g., from voltage VI) to voltage Vx (FIG. 5). As described above, Vx = VI - Vtn. In this example, Vl= 1.8V. Thus, if Vtn = 0.5V, then Vx = 1.8V - 0.5 = 1.3V.
[0058] If the voltage at node 422 decreases (e.g., due to device Tl discharging) to a value lower than that of voltage Vx (e.g., lower than 1.3V), transistor N6 may turn on and pull (e.g. electrically couple) node 422 to supply node 401. This causes the voltage at node 422 to be equal to 1.8V - Vtn = Vx (Vtn is the threshold voltage of transistor N6). Thus, when signal INCTL switches from 1.8V to 0V, device Tl and transistor N6 operate to bias the gate of transistor P4 with voltage Vx (which is less than voltage VI = 1.8V in this example).
[0059] The voltage at node 412 may go to Vx + Vtp where Vx is the voltage at node 422 and Vtp represents the threshold voltage of PMOS transistors (e.g., transistor P4) of voltage level shifter 400. Since Vx = VI - Vtn, as described above), Vx + Vtp = (VI - Vtn) + Vtp. Vtn and Vtp may have values approximately equal to each other. Thus, (VI - Vtn) + Vtp is
approximately equal to VI. Therefore, in this example, the voltage at node 412 may have a value of approximately 1.8V. This may cause transistor PI to fully turn on and pull node 411 to supply node 402. Thus, node 411 may be provided with a voltage of 3.3V (which is the voltage at supply node 402), causing transistor P2 to turn off and transistor N8 to turn on.
[0060] Transistor P8 may turn on when the voltage at node 403 is 0V.
Thus, when transistor N8 turns on, it pulls node 412 to supply node 401 through transistor P8. Transistor N8 may allow the voltages at node 412 to be less dependent on the threshold voltage.
[0061] Near the beginning of the operating mode associated with FIG. 6
(e.g., before transistor PI turns on), transistor P7 may turn off to isolate (e.g., electrically decouple) supply node 401 from transistor N7 in order to prevent a contention between transistors N7 and PI from happening.
[0062] Since the voltage at node 403 is 0V, transistor N5 may turn off.
Transistor P5 may turn on and pull node 421 (which is coupled to the gate of transistor P3) to supply node 401. Thus, node 421 may be provided with a voltage of 1.8V (which is the voltage at supply node 401). As a result, transistor P3 may be biased at its gate with a voltage of 1.8V and cause the voltage at node 441 to go from 0V to 3.3V with safe electrical overstress condition.
[0063] As shown in FIG. 6, transistor N3 may turn on and cause the voltage at node 431 to go from 0V to approximately 1.8V - Vtn. The gates of transistors N3 and N4 may be coupled to supply node 401, such that transistors N3 and N4 turn on during time interval 551 (FIG. 5) to provide safe electrical overstress condition to transistors Nl and N2.
[0064] Transistor P9 and N9 may form a circuit that responds to signal PreOUT* at node 412 to switch signal OUT between 1.8V and 3.3V. In this example, since the voltage at node 412 is approximately 1.8V, transistor N9 may turn off. Transistor P9 may turn on and pull output node 499 to supply node 402. Thus, output node 499 may be provided with a voltage of 3.3V. If voltage level shifter 400 is included in bias voltage unit 111 of FIG. 1 and node 499 of FIG. 6 corresponds to node 199 of FIG. 1, then a voltage of 3.3V (FIG. 6) may turn off transistor 131 of FIG. 1. This may cause signal DOUTO (FIG. 1) to switch to a level corresponding to a voltage at node 190 (e.g., 0V), as described above with reference to FIG. 1.
[0065] FIG. 7 shows example voltages at some nodes of voltage level shifter 400 in an operating mode where signal OUT switches from voltage V2
(e.g., 3.3V) to voltage VI (e.g., 1.8V). The operating mode associated with FIG.
7 may occur at least in part during time interval 552 of FIG. 5.
[0066] Transistors N2, N6, PI, P5, P8, and P9, and device Tl in FIG. 7 are shown with dashed lines to indicate that these circuit components may be inactive (e.g., turned off) during time interval 552 (FIG. 5).
[0067] In the operating mode associated with FIG. 7, signal OUT may switch from 3.3V to 1.8V. Detail operation of voltage level shifter 400 is as follows. [0068] When signal INCTL switches from 0V to 1.8V, transistor N2 may be turned off. Transistor Nl may turn on, causing the voltage at node 431 to go from approximately 1.8V (-1.8V) minus Vtn to 0V and the voltage at node 441 to go from 3.3V to 0V.
[0069] Device T2 may operate such that its capacitive coupling effect may cause the voltage at node 421 (which is coupled to the gate of transistor P3) to decrease (e.g., from voltage VI) to voltage Vy. In this example, if Vtn = 0.5V, then Vy = 1.8V - 0.5 = 1.3V.
[0070] If the voltage at node 421 decreases (e.g., due to device T2 discharging) to a value lower than that of voltage Vy (e.g., lower than 1.3V), transistor N5 may turn on and pull node 421 to supply node 401. This causes the voltage at node 421 to be equal to 1.8V - Vtn = Vy (Vtn is threshold voltage of transistor N5). Thus, when signal INCTL switches from 0V to 1.8V, device T2 and transistor N5 operate to bias the gate of transistor P4 with voltage Vy (which is less than voltage VI = 1.8V in this example).
[0071] The voltage at node 411 may go to Vy + Vtp where Vy is the voltage at node 421. Vy + Vtp = (VI - Vtn) + Vtp = VI. Therefore, in this example, the voltage at node 411 may have a value of approximately 1.8 V. This may cause transistor P2 to fully turn on and pull node 412 to supply node 402. Thus, node 412 may be provided with a voltage of 3.3V (which is the voltage at supply node 402), causing transistor PI to turn off and transistor N7 to turn on.
[0072] Transistor P7 may turn on when the voltage at node 403 is 1.8V.
Thus, when transistor N7 turns on, it pulls node 411 to supply node 401 through transistor P7. Transistor N7 may allow the voltages at node 411 to be less dependent on the threshold voltage.
[0073] Near the beginning of the operating mode associated with FIG. 7
(e.g., before transistor P2 turns on), transistor P8 may turn off to isolate supply node 401 from transistor N8 in order to prevent a contention between transistors N8 and P2 from happening.
[0074] Since the voltage at node 403 is 1.8V, transistor N6 may turn off.
Transistor P6 may turn on and pull node 422 (which is coupled to the gate of transistor P4) to supply node 401. Thus, node 422 may be provided with a voltage of 1.8V (which is the voltage at supply node 401). As a result, transistor P4 may be biased at its gate with a voltage of 1.8V and cause the voltage at node 442 to go from 0V to 3.3V with safe electrical overstress condition.
[0075] As shown in FIG. 7, transistor N4 may turn on and cause the voltage at node 432 to go from 0V to approximately 1.8V - Vtn. The gates of transistors N3 and N4 may be coupled to supply node 401, such that transistors N3 and N4 turn on during time interval 552 (FIG. 5) to provide safe electrical overstress condition to transistors Nl and N2.
[0076] In this example, since the voltage at node 412 is approximately 3.3V, transistor P9 may turn off. Transistor N9 may turn on and pull output node 499 to supply node 401. Thus, output node 499 may be provided with a voltage of 1.8V. If voltage level shifter 400 is included in bias voltage unit 111 of FIG. 1 and node 499 of FIG. 6 corresponds to node 199 of FIG. 1, then a voltage of 1.8V (FIG. 6) may turn on transistor 131 of FIG. 1. This may cause signal DOUTO (FIG. 1) to switch to a level corresponding to a voltage Vcc (e.g., 3.3V), as described above with reference to FIG. 1.
[0077] As described above with reference to FIG. 4 through FIG. 7, at least part of voltage level shifter 400 (e.g., transistors PI, P2, P3, P4, P7, P8, Nl, N2, N3, N4, N7, and N8) may form part (e.g., a transmitter) of a circuit (e.g., a transceiver circuit) that switches signals PreOUT and PreOUT* between different voltages (VI and V2) greater than zero.
[0078] At least part of voltage level shifter 400 (e.g., device Tl and transistors N6 and P6) may form part (e.g., a transmitter) of a circuit (e.g., a transceiver circuit) to apply different voltages to the gate of transistor P4 at different time intervals (e.g., at time intervals 551 and 552 in FIG. 5). For example, device Tl and transistor N6 may hold the gate of the transistor P4 at voltage Vx (which is less voltage VI) during time interval 551. Transistor P6 may pull the gate of the transistor P4 to supply node 401 during time interval 552, such that the gate of the transistor P4 may be provided with a voltage (e.g., VI) equal to the voltage at supply node 401.
[0079] At least part of voltage level shifter 400 (e.g., device T2 and transistors N5 and P7) may form another part of the circuit to apply different voltages to the gate of transistor P3 at different time intervals (e.g., at time intervals 551 and 552 in FIG. 4). For example, transistor P5 may pull the gate of the transistor P3 to supply node 401 during time interval 551, such that the gate of the transistor P3 may be provided with a voltage (e.g., VI) equal to the voltage at supply node 401. In another example, device T2 and transistor N5 may hold the gate of the transistor P3 at voltage Vy (which is less voltage VI) during time interval 552.
[0080] Device Tl in FIG. 4 may be configured to influence a capacitive coupling between node 412 and the gate (at node 422) of transistor P4. For example, device Tl may be configured such that a capacitive coupling between node 422 and a reference node (e.g., reference node 409) may have a value greater than a value of a capacitive coupling between the gate and source (e.g., Cgs) of transistor P4. If device Tl includes a transistor configured to operate as a capacitor (e.g., as shown in FIG. 4), then such a transistor may have a size, such that a combination of a capacitive coupling between the gate and source (e.g., Cgs) of the transistor and a capacitive coupling between the gate and drain (e.g., Cgd) of the transistor may have a value greater than a value of the capacitive coupling between the gate and source of transistor P4.
[0081] Device T2 in FIG. 4 may be configured to influence a capacitive coupling between node 411 and the gate (at node 421) of transistor P3. For example, device T2 may be configured such that a capacitive coupling between node 421 and a reference node (e.g., reference node 409) may have value greater than a value of the capacitive coupling between the gate and source (e.g., Cgs) of transistor P3. If device T2 includes a transistor coupled to operate as a capacitor (e.g., as shown in FIG. 4), then the transistor may have a size, such that a combination of a capacitive coupling between the gate and source (e.g., Cgs) of the transistor and a capacitive coupling between the gate and drain (e.g., Cgd) source and the transistor may have a value greater than a value of the capacitive coupling between the gate and source of transistor P3.
[0082] Greater capacitive coupling associated with devices Tl and T2, as described above, may allow voltage level shifter 400 to operate properly. For example, if devices Tl and T2 are omitted from voltage level shifter 400 in FIG. 4, the voltage at node 412 (or node 411) may exceed the voltage (e.g., VI) provided by signal INvi at node supply 401 in some situations, such as in a situation when voltages at supply node 401 or 402, or both, deviates from the normal operating values. In such a situation, transistor PI or P2 may have a difficulty in turning on or may fail to turn on. The capacitive coupling effect of devices Tl and T2 (e.g., greater than Cgs of transistor P3 or P4), as described above, may prevent nodes 411 and 412 from exceeding the voltage at supply node 401 (e.g., VI) provided by signal INvi- As a result, transistors PI and P2 may properly turn on or turn off and allow voltage level shifter 400 to operate properly.
[0083] Voltage level shifter 400 may have an improved (e.g., reduced) power consumption over some conventional voltage level shifters. For example, as mentioned above, some conventional voltage level shifters may include cascade transistors (e.g., transistors similar to transistors P3 and P4 of FIG. 4) and may bias the gates of such cascade transistors with a fixed bias voltage (e.g., 1.5V) less than a supply voltage in the conventional voltage level shifters. The fixed bias voltage may be provided by, for example, either a supply power generator or a local bias circuitry. Such a supply power generator or local biasing circuitry may consume a significant amount of idle power to keep the cascade transistors turned on for EOS safe reasons.
[0084] In voltage level shifter 400, as described above with reference to FIG. 6 and FIG. 7, the gates each of transistors P3 and P4 may be biased with a variable voltage (e.g., a variable voltage VI and Vx or a variable voltage VI and Vy) without using an additional supply power generator or bias circuitry.
Therefore, power consumption in voltage level shifter 400 may be less than that of some conventional voltage level shifters. In some modes, such as an idle mode, idle power in voltage level shifter 400 may be significantly reduced. In many cases, the idle power may be reduced to zero or near zero. Thus, in some cases, voltage level shifter 400 may be preferable over some conventional voltage level shifters to be included in devices or systems (e.g., cellular phones, tablet computers, and others) where low power (e.g., low idle power) may be preferable.
[0085] Voltage level shifter 400 may also have reduced EOS risk and improved performance in comparison to some conventional voltage level shifters. For example, as described above with reference to FIG. 6 and FIG. 7, the gates of transistors P3 and P4 may be biased with approximately 1.8V (-1.8V) when their drains is 0V and may be pulled to 1.8V when their sources are 3.3V. This may reduce or remove EOS risk to voltage level shifter 400.
[0086] Some conventional voltage level shifters may include pre-output signals, which may be similar to signals PreOUT and PreOUT* of FIG. 4. The voltages provided by such pre-output signals may be dependent on the threshold voltage of the transistors of the conventional voltage level shifters. Thus, if the conventional voltage level shifters are included in a bias unit of a conventional driver (e.g., a bias unit similar to bias unit 111 of drivers 110 of FIG. 1), a mismatch in impedances between pullup and pulldown portions of the conventional driver may occur. The pullup portion of the conventional driver may include transistors similar to transistors 131 and 132 of FIG. 1. The pulldown portion of the conventional driver may include transistors similar to transistors 133 and 134 of FIG. 1. In the conventional driver, a mismatch in timing (e.g., rise time and fall time) of signals at nodes (e.g., nodes similar to nodes 196 and 199 in FIG. 1) may also occur. This may lead to variations in output signal crossover voltage and timing mismatch (rise/fall time) at the output node (e.g., node similar to node 120 or 121 in FIG. 1) of the conventional driver that uses conventional voltage level shifters.
[0087] Voltage level shifter 400 may improve (e.g., reduce) variations in output signal crossover voltage of drivers (e.g., DOUTO signal of drivers 110 of FIG. 1) if voltage level shifter 400 is included in such drivers. For example, in FIG. 1, bias circuit 114 of drivers 110 may include a basic four-transistor (e.g. 1.8V transistors) level shifter. Such transistors in bias circuit 114 may switch (e.g., turn on or off) the signal at node 196 at a relatively higher speed. As described above with reference to FIG. 6 and FIG. 7, the voltages provided by signals PreOUT and PreOUT* may be less dependent on the threshold voltage of the transistors of voltage level shifter 400. Thus, if included in bias circuit 111 (e.g., as a pull-up pre-driver) of FIG. 1, voltage level shifter 400 (FIG. 4) may reduce a mismatch in impedances between bias circuits 111 and 114 (FIG. 1) and may reduce a mismatch in timing (e.g., rise time and fall time) of the signals at nodes 196 and 199. This in turn may improve (e.g., reduce) variations in output signal crossover voltage of DOUTO signal at node 120 and variations in output signal crossover voltage of DOUTI signal at node 121. Thus, if voltage level shifter 400 is included in bias circuit 111, and drivers 110 are configured to operate according to USB specification, design effort to meet USB specification (e.g., rise time, fall time, rise/fall time mismatch, and output signal crossover voltage for low speed and full speed operations according to USB 2.0 specification) may be reduced.
[0088] FIG. 8 shows a block diagram of a system 800. System 800 may include an interface 801, processing circuitry 830, a memory 840, a display 850, wireless communication circuitry 860, and antennas 861 and 862. Interface 801 may include a transceiver circuit 802 having a transmitter 810 and a receiver 811 to transfer information (e.g., in form of signals) at nodes (e.g., input/output nodes) 820 and 821.
[0089] Receiver 811 may be configured to operate according to USB specification. For example, receiver 811 may operate to receive signals from nodes 820 and 821 (e.g., sent to system 800 by other devices or systems) according to USB specification, such as low speed and full speed operations according to USB 2.0 specification. For example, receiver 811 may receive signals from nodes 820 and 821 in the form of differential input signals.
[0090] Transmitter 810 may include drivers 110 of FIG. 1, such that nodes 820 and 821 in FIG. 8 may correspond to nodes 120 and 121, respectively, of FIG. 1. Transmitter 810 may include a voltage level shifter and its associated operations, such as voltage level shifter 200, 300, or 400, described above with referenced to FIG. 2A through FIG. 7. Transmitter 810 may be configured to operate according to USB specification, such as operate according to USB 2.0 specification to transfer signals in low speed and full speed operations. For example, transmitter 810 may provide signals to nodes 820 and 821 in the form of differential output signals.
[0091] Transceiver circuit 802 may be included in a USB port of interface 801, such that nodes 820 and 821 may be coupled to D+ and D- lines of the USB port. FIG. 8 shows system 800 including one transceiver circuit (e.g., transceiver circuit 802) as an example. System 800, however, may include multiple transceiver circuits where two or more of the multiple transceiver circuits may include components similar to or identical to those of transceiver circuit 802 and may be configured to operate as multiple USB ports in system 800.
[0092] Interface 801 may also include an interface controller 803 to control operation of interface 801 and/or control communication (e.g., transferring of signals) between interface 801 with other components within system 800 or between interface 801 and other devices or systems. Interface 801 may be configured to operate according to USB specification, such that interface controller 803 may include a USB controller to enable transmitter 810 to provide signals at node 820 and 821 with voltages according to USB specification (e.g., USB 2.0 specification).
[0093] Processing circuitry 830 may include a single processor or multiple processors. The processor or processors may include general-purpose processor type, application- specific integrated circuit (ASIC) type, or other types of processor. Processing circuitry 830 may be configured to communicate with interface 801 and wireless communication circuitry 860 to exchange information (e.g., data and other information) with other devices or systems.
[0094] Memory 840 may include volatile memory, non- volatile memory, or a combination of both. Memory 840 may contain instructions (e.g., firmware programs, software programs, or a combination of both), which when executed by processing circuitry 830 result in system 800 performing operations. Such operations may include operations described above with reference with reference to FIG. 1 through FIG. 8.
[0095] Display 850 may include a liquid crystal display (LCD) or other types of display. Display 850 may include a touch sensitive screen (commonly referred to as "touchscreen").
[0096] Wireless communication circuitry 860 may be configured to communicate with a single type of network or with multiple types of networks. For example, wireless communication circuitry 860 may be configured to communicate (e.g., via antennas 861 and 862) with one or more devices or systems in IEEE 802.11 networks, cellular networks, or both IEEE 802.11 networks and cellular networks.
[0097] Antennas 861 and 862 may include one or more directional or omnidirectional antennas. For example, antennas 861 and 862 may include dipole antennas, monopole antennas, patch antennas, loop antennas, microstrip antennas or other types of antennas suitable for transmission of radio frequency (RF) signals. In some embodiments of system 800, instead of two antennas or more, a single antenna with multiple apertures may be used. In such
embodiments, each aperture may be considered a separate antenna.
[0098] Although system 800 is illustrated as having several separate functional elements, one or more of the functional elements may be combined and may be implemented by combinations of software-configured elements, such as processing elements including digital signal processors (DSPs), and/or other hardware elements. A portion of system 800 or entire system 800 may be referred to as a module.
[0099] The embodiment associated with apparatuses (e.g., IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800), and methods (e.g., operations associated with IC 100, voltage level shifters 200, 300, and 400, and system 800) may be implemented in one or a combination of hardware, firmware and software. These embodiments may also be
implemented as instructions stored on a computer-readable storage device, which may be read and executed by at least one processor to perform the operations described herein. A computer-readable storage device may include any non-transitory mechanism for storing information in a form readable by a machine (e.g., a computer). For example, a computer-readable storage device may include read-only memory (ROM), random-access memory (RAM), magnetic disk storage media, optical storage media, flash-memory devices, and other storage devices and media. In some embodiments, one or more processors and may be configured with instructions stored on a computer-readable storage device to implement the various operations described herein.
[00100] The illustrations of apparatuses (e.g., IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800), and methods (e.g., operations associated with IC 100, voltage level shifters 200, 300, and 400, and system 800) are intended to provide a general understanding of the structure of various embodiments and are not intended to provide a complete description of all the elements and features of apparatuses that might make use of the structures described herein. [00101] Any of the components described above with reference to FIG. 1 through FIG. 8 can be implemented in a number of ways, including simulation via software. Thus, apparatuses (e.g., IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800) described above may all be characterized as "modules" (or "module") herein. Such modules may include hardware circuitry, single and/or multi-processor circuits, memory circuits, software program modules and objects and/or firmware, and combinations thereof, as desired by the architect of the apparatuses (e.g., IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800) and as appropriate for particular
implementations of various embodiments. For example, such modules may be included in a system operation simulation package, such as a software electrical signal simulation package, a power usage and ranges simulation package, a capacitance-inductance simulation package, a power/heat dissipation simulation package, a signal transmission-reception simulation package, and/or a combination of software and hardware used to operate or simulate the operation of various potential embodiments.
[00102] IC 100, voltage level shifters 200, 300, and 400), systems (e.g., system 800) described above may be included in apparatuses (e.g., electronic circuitry) such as high-speed computers, communication and signal processing circuitry, single or multi-processor modules, single or multiple embedded processors, multi-core processors, message information switches, and application-specific modules including multilayer, multi-chip modules, and memory devices. Such apparatuses may further be included as sub-components within a variety of other apparatuses (e.g., electronic systems), such as televisions, cellular telephones, personal computers (e.g., laptop computers, desktop computers, handheld computers, tablet computers, etc.), workstations, radios, video players, audio players (e.g., MP3 (Motion Picture Experts Group, Audio Layer 5) players), vehicles, medical devices (e.g., heart monitor, blood pressure monitor, etc.), set top boxes, and others.
[00103] The embodiments described above with reference to FIG. 1 through FIG. 8 include apparatuses, systems, and methods having a reference node to receive a reference voltage, a first node to provide a signal, and a circuit. Such a circuit may include a second node to receive different voltages greater than the reference voltage and to cause the signal at the first node to switch between a first voltage greater than the reference voltage and a second voltage greater than the reference voltage. Other embodiments including additional apparatuses and methods are described.
[00104] The above description and the drawings illustrate some embodiments to enable those skilled in the art to practice the embodiments of the inventions. Other embodiments may incorporate structural, logical, electrical, process, and other changes. Examples merely typify possible variations.
Portions and features of some embodiments may be included in, or substituted for, those of others. Many other embodiments will be apparent to those of skill in the art upon reading and understanding the above description. Therefore, the scope of various embodiments of the invention is determined by the appended claims, along with the full range of equivalents to which such claims are entitled.
[00105] The Abstract is provided to comply with 37 C.F.R. § 1.72(b) requiring an abstract that will allow the reader to quickly ascertain the nature and gist of the technical disclosure. The Abstract is submitted with the
understanding that it will not be used to interpret or limit the scope or meaning of the claims.

Claims

What is claimed is:
1. An apparatus to switch signals, the apparatus comprising:
a reference node to receive a reference voltage;
a first node to provide a signal; and
a circuit including a second node to receive different voltages greater than the reference voltage and to cause the signal at the first node to switch between a first voltage greater than the reference voltage and a second voltage greater than the reference voltage.
2. The apparatus of claim 1, wherein the circuit further includes a device coupled to the second node, the device to influence a capacitive coupling between the first node and the second node.
3. The apparatus of claim 1 or claim 2, wherein the circuit includes a transistor having a gate coupled to the second node.
4. The apparatus of claim 3, wherein the transistor has a voltage tolerance less than a supply voltage of the circuit.
5. The apparatus of claim 4, wherein the circuit further includes:
a first additional transistor coupled between the gate of the transistor and a supply node; and
a second additional transistor coupled between the gate of the transistor and the supply node.
6. The apparatus of claim 5, wherein the circuit further includes a third additional transistor coupled between the transistor and the reference node, the third additional transistor including a gate coupled to the supply node.
7. The apparatus of claim 4, wherein the circuit further includes a first additional transistor coupled between the first node and a first supply node, and a second additional transistor coupled between the first node and a second supply node.
8. The apparatus of claim 7, further comprising:
an output node;
a third additional transistor coupled between the output node and the first supply node; and
a fourth additional transistor coupled between the output node and the second supply node.
9. The apparatus of claim 4, wherein the reference node includes a ground potential node.
10. The apparatus of claim 4, further comprising a transmitter, wherein the circuit is included in the transmitter, and the transmitter is configured to operate according to Universal Serial Bus (USB) specification
11. The apparatus of claim 4, further comprising a third node to provide an additional signal, wherein the circuit further includes a fourth node to receive additional different voltages greater than the reference voltage and to cause the additional signal at the third node to switch between a third voltage greater than the reference voltage and a fourth voltage greater than the reference voltage.
12. The apparatus of claim 11, wherein the circuit further includes:
a first device coupled to the second node, the first device to influence a capacitive coupling between the first node and the second node; and
a second device coupled to the fourth node, the second device to influence a capacitive coupling between the third node and the fourth node.
13. An apparatus to switch signals, the apparatus comprising:
a first supply node to receive a first voltage greater than zero;
a second supply node to receive a second voltage greater than zero; a first node;
a second node; and
a circuit to operatively couple the first node to the first supply node during a first time interval and to operatively couple the first node to the second supply node during a second time interval, and the circuit to hold the second node at a voltage less than the first voltage during the first time interval and to operatively couple the second node to the first supply node during the second time interval.
14. The apparatus of claim 13, further comprising a third node, and the circuit to operatively couple the third node to the second supply node during the first time interval and to operatively couple the third node to the first supply node during the second time interval.
15. The apparatus of claim 14, further comprising a fourth node, and the circuit to operatively couple the fourth node to the first supply node during the first time interval and to hold the fourth node at a voltage less than the first voltage during the second time interval.
16. The apparatus of claim 14 or claim 15, wherein the circuit further includes:
a first transistor coupled between the first node and a reference node, the transistor including a gate to receive a voltage, such that the first transistor is turned on during the first and second time intervals; and
a second transistor coupled between the third node and the reference node, the second transistor including a gate to receive a voltage, such that the second transistor is turned on during the first and second time intervals.
17. The apparatus of claim 16, further comprising:
an output node; and
an additional circuit to respond to a signal at the first node, to operatively couple the output node to the second supply node during the first time interval, and to operatively couple the output node to the first supply node during the second time interval.
18. The apparatus of claim 17, further comprising:
a third node; and
an output stage to respond to a signal at the output node to switch a signal at the third node between an additional voltage and zero.
19. The apparatus of claim 18, wherein the output stage includes a transistor having a voltage tolerance less than the additional voltage, and the transistor is configured to switch the signal at the third node according to Universal Serial Bus (USB) specification.
20. An electronic system comprising:
a transmitter including a reference node to receive a reference voltage, an output stage, and a bias circuit coupled to the output stage, the bias circuit including a first node, and a second node to receive different voltages greater than the reference voltage and to cause as first signal at the first node of the bias circuit to switch between a first voltage greater than the reference voltage and a second voltage greater than the reference voltage, the output stage to provide a second signal based on the first signal;
a module to enable the transmitter to provide the second signal with voltages according to Universal Serial Bus (USB) specification; and
a display coupled to the module.
21. The electronic system of claim 20, wherein the transmitter includes transistors having a voltage tolerance less than a supply voltage of the transmitter.
22. The electronic system of claim 20 or claim 21, wherein the voltage tolerance of the transistors is equal to the first voltage, and the second voltage is equal to the supply voltage.
23. The electronic system of claim 22, wherein the first voltage includes value of 1.8 volts, the second voltage includes a value of 3.3 volts.
24. The electronic system of claim 23, further comprising a receiver configured to operate according to Universal Serial Bus (USB) 2.0 specification.
25. A method of switching signals, the method comprising:
switching a signal at a first node between a first level corresponding to a first voltage during a first time interval and a second level corresponding to a second voltage during a second time interval, the first node coupled to a transistor, each of the first and second voltages being greater than zero; and holding a gate of the transistor at a third voltage less than the first voltage during the first time interval and a fourth voltage greater than the third voltage during the second time interval.
26. The method of claim 25, wherein the fourth voltage is equal to the first voltage.
27. The method of claim 25 or claim 26, further comprising:
switching an output signal at an output node between a level
corresponding to the second voltage during the first time interval and a level corresponding to the first voltage during the second time interval.
28. The method of claim 27, further comprising:
switching an additional signal at a second node between a level corresponding to a supply voltage during the second time interval and a level corresponding to a ground potential during the first time interval.
PCT/US2012/030163 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level switching WO2013141865A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
CN201280071659.5A CN104204985B (en) 2012-03-22 2012-03-22 Devices, systems, and methods for voltage level conversion
PCT/US2012/030163 WO2013141865A1 (en) 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level switching
US13/997,104 US9318953B2 (en) 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level switching
EP12872267.5A EP2828721A4 (en) 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level switching
RU2014139412/28A RU2595648C2 (en) 2012-03-22 2012-03-22 Device, system and method of switching voltage level
CN201710513291.8A CN107257236B (en) 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level translation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2012/030163 WO2013141865A1 (en) 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level switching

Publications (1)

Publication Number Publication Date
WO2013141865A1 true WO2013141865A1 (en) 2013-09-26

Family

ID=49223126

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2012/030163 WO2013141865A1 (en) 2012-03-22 2012-03-22 Apparatus, system, and method for voltage level switching

Country Status (5)

Country Link
US (1) US9318953B2 (en)
EP (1) EP2828721A4 (en)
CN (2) CN104204985B (en)
RU (1) RU2595648C2 (en)
WO (1) WO2013141865A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102015004071A1 (en) * 2014-05-05 2015-11-05 Intel Corporation CIRCUIT FOR DYNAMIC PRE-TENSION FOR A TRANSMIT RECEIVER
US9660842B2 (en) 2013-06-27 2017-05-23 Intel Corporation Low power equalizer and its training

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10028342B2 (en) * 2014-08-01 2018-07-17 Philips Lighting Holding B.V. Circuit for driving a load
EP3107106B1 (en) * 2015-06-19 2018-10-31 Nxp B.V. Voltage driver circuit for flash memory devices
US10615685B2 (en) 2016-03-21 2020-04-07 Intel Corporation Deriving power output from an energy harvester
US10164524B1 (en) * 2016-05-31 2018-12-25 Cadence Design Systems, Inc. Methods and devices for charge pump level translation in high-speed memory drivers
CN106027029B (en) * 2016-06-12 2018-11-09 豪威科技(上海)有限公司 Gpio interface circuit
CN111697830B (en) * 2020-07-08 2021-11-12 湖南国科微电子股份有限公司 Voltage conversion circuit for converting low voltage into high voltage and voltage conversion integrated chip
US11632110B2 (en) * 2020-08-10 2023-04-18 Mediatek Inc. High speed circuit with driver circuit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4538102A (en) * 1982-09-10 1985-08-27 Fujitsu Limited Power supply circuit
US5570061A (en) * 1992-10-27 1996-10-29 Seiko Instruments Inc. Switching circuit
US6476664B2 (en) * 2000-03-29 2002-11-05 Stmicroelectronics, S.R.L. Integrated device with voltage selector
US20030117207A1 (en) * 2001-11-21 2003-06-26 Suk Yang Yil Level shifter having plurality of outputs

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100261558B1 (en) * 1997-07-15 2000-07-15 김영환 Cmos level shifter
US7013406B2 (en) * 2002-10-14 2006-03-14 Intel Corporation Method and apparatus to dynamically change an operating frequency and operating voltage of an electronic device
DE10357495B4 (en) * 2003-12-09 2005-11-10 Infineon Technologies Ag Level converter with two converter stages
US7102410B2 (en) * 2004-06-10 2006-09-05 Freescale Semiconductor, Inc. High voltage level converter using low voltage devices
DE102005010904B4 (en) * 2005-03-09 2010-06-02 Infineon Technologies Ag Voltage regulating circuit and method for supplying an electrical component with a supply voltage
KR101155620B1 (en) * 2008-09-22 2012-06-14 후지쯔 가부시끼가이샤 Power control circuit, power supply unit, and power controller control method
KR20110041309A (en) * 2009-10-15 2011-04-21 삼성전자주식회사 Negative level shifter

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4538102A (en) * 1982-09-10 1985-08-27 Fujitsu Limited Power supply circuit
US5570061A (en) * 1992-10-27 1996-10-29 Seiko Instruments Inc. Switching circuit
US6476664B2 (en) * 2000-03-29 2002-11-05 Stmicroelectronics, S.R.L. Integrated device with voltage selector
US20030117207A1 (en) * 2001-11-21 2003-06-26 Suk Yang Yil Level shifter having plurality of outputs

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP2828721A4 *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9660842B2 (en) 2013-06-27 2017-05-23 Intel Corporation Low power equalizer and its training
US10069657B2 (en) 2013-06-27 2018-09-04 Intel Corporation Low power equalizer and its training
DE102015004071A1 (en) * 2014-05-05 2015-11-05 Intel Corporation CIRCUIT FOR DYNAMIC PRE-TENSION FOR A TRANSMIT RECEIVER
DE102015004071B4 (en) * 2014-05-05 2016-08-18 Intel Corporation CIRCUIT FOR PROVIDING A DYNAMIC PRELOAD FOR A TRANSMIT RECEIVER
US9495002B2 (en) 2014-05-05 2016-11-15 Intel Corporation Apparatuses, methods, and systems for providing a dynamic bias voltage to one or more transistors of a transceiver

Also Published As

Publication number Publication date
CN104204985B (en) 2017-08-01
CN107257236A (en) 2017-10-17
CN107257236B (en) 2021-02-09
CN104204985A (en) 2014-12-10
EP2828721A4 (en) 2016-01-13
RU2595648C2 (en) 2016-08-27
RU2014139412A (en) 2016-04-20
US9318953B2 (en) 2016-04-19
EP2828721A1 (en) 2015-01-28
US20140232710A1 (en) 2014-08-21

Similar Documents

Publication Publication Date Title
US9318953B2 (en) Apparatus, system, and method for voltage level switching
US7893718B2 (en) High-speed multiplexer and semiconductor device including the same
CN110660431B (en) Input/output driver of fourth generation double data rate memory
US7245152B2 (en) Voltage-level shifter
US8324955B2 (en) Level shifter design
US8299847B2 (en) Semiconductor device and data processing system including the same
US7154309B1 (en) Dual-mode output driver configured for outputting a signal according to either a selected high voltage/low speed mode or a low voltage/high speed mode
US10373948B2 (en) On-die system electrostatic discharge protection
US11223346B2 (en) Apparatus and method for reducing output skew and transition delay of level shifter
WO2016153778A1 (en) Driver using pull-up nmos transistor
US11404094B2 (en) Transmitter circuitry with N-type pull-up transistor and low output voltage swing
WO2016089555A1 (en) Biasing scheme for buffer circuits
CN109219926B (en) Low power receiver with wide input voltage range
KR101638264B1 (en) Method and apparatus for improving a load independent buffer
US20100060338A1 (en) Level shifter with reduced leakage
US7928792B2 (en) Apparatus for outputting complementary signals using bootstrapping technology
US20110102048A1 (en) Bias voltage generation to protect input/output (io) circuits during a failsafe operation and a tolerant operation
US8085065B2 (en) Dual loop level shifter
US9698788B2 (en) Interface device, related method, and related open-drain device
TWI778807B (en) Apparatus and method relating to static and intermittent dynamic multi-bias core for dual pad voltage level shifter
WO2021117416A1 (en) Level shifter circuit
US10944402B1 (en) Reconfigurable interconnect structure in integrated circuits
KR20050053254A (en) Input buffer cuirciut

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 13997104

Country of ref document: US

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12872267

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2012872267

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2014139412

Country of ref document: RU