WO2013085966A1 - Résistance d'entrée d'un mélangeur passif destinée à élargir la bande passante d'adaptation d'entrée d'un lna - Google Patents

Résistance d'entrée d'un mélangeur passif destinée à élargir la bande passante d'adaptation d'entrée d'un lna Download PDF

Info

Publication number
WO2013085966A1
WO2013085966A1 PCT/US2012/067898 US2012067898W WO2013085966A1 WO 2013085966 A1 WO2013085966 A1 WO 2013085966A1 US 2012067898 W US2012067898 W US 2012067898W WO 2013085966 A1 WO2013085966 A1 WO 2013085966A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
switched capacitor
coupled
resonant circuit
input
Prior art date
Application number
PCT/US2012/067898
Other languages
English (en)
Inventor
Zaw Soe
Original Assignee
Tensorcom, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US13/312,820 external-priority patent/US20130141178A1/en
Priority claimed from US13/312,806 external-priority patent/US8626106B2/en
Application filed by Tensorcom, Inc. filed Critical Tensorcom, Inc.
Publication of WO2013085966A1 publication Critical patent/WO2013085966A1/fr

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/14Balanced arrangements
    • H03D7/1425Balanced arrangements with transistors
    • H03D7/1441Balanced arrangements with transistors using field-effect transistors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/14Balanced arrangements
    • H03D7/1425Balanced arrangements with transistors
    • H03D7/1466Passive mixer arrangements
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/08Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements
    • H03F1/22Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively
    • H03F1/223Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively with MOSFET's
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/193High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only with field-effect devices

Definitions

  • the Federal Communications Commission has allotted a spectrum of bandwidth in the 60GHz frequency range (57 to 64GHz).
  • the Wireless Gigabit Alliance (WiGig) is targeting the standardi ation of this frequency band that will support data transmission rates up to 7 Gbps.
  • CMOS Complementary Metal Oxide Semiconductor
  • SiGe Silicon-Germanium
  • GaAs GaAs
  • CMOS Complementary Metal Oxide Semiconductor
  • MOS device P-channel devices
  • Current channel lengths are 40 nm
  • the power supply of VDD equals 1.2Vand the number of layers of metal levels can be 8 or more.
  • Cost is a drivi ng force in electronic products. Integration of circuit has allowed many more devices into the die. In addition, massive computation is typically requires when operating wireless systems. This has forced analog designers to introduce their circuit techniques into 8 layer metal CMOS processes more geared for digital logic manipulation rather than analog functions. The design of high speed analog circuifs (60 GHz) in the S layer 40 nm CMOS process is a difficult task thai requires innovation, careful design and analysis.
  • One of the embodiments of the disclosure is a common source LNA interfacing to a mixer where the mixer responds to input current signals generated by the output of the LISA.
  • An output signal spectrum is developed across the resonant circuit load of the LNA and is coupled to a mixer.
  • the signal spectrum of the input signal is amplified and generates an output signal spectrum that is carried within the current signals being applied to the mixer.
  • the voltage output of the L A's load is translated to a current output that is applied to the input of the mixer.
  • These input current signals apply the energy associated with the current directly into the mixer to minimize the overall power dissipation.
  • Another embodiment uses a series peaking inductor coupling the cascode devices of the LNA together.
  • the area occupied by the inductors are orders of magnitude larger that the area occupied by the devices in the LNA.
  • a device represents a CMOS transistor where the transistor can be either P or N-type channel transistor, lit addition, the physical displacement between the upper cascode device and the lower cascode device of the LNA can he quite large.
  • a series peaking inductor formed from a wide metal layer is used to couple the drain of the lower cascode device to the source of the upper cascode device.
  • a capacitance can be added to the wide trace of the inductor to form a bandpass filter in order to pass those frequencies of interest.
  • Another embodiment of the invention is the adjustment of the width of the top cascode device with respect to the width of the bottom input device in the cascode L to adjust the optimum (NF) Noise Figure and the center frequency of the resonant circuit to the desired frequency of operation.
  • the NF can be further improved O. kkiB by reducing the width of the upper cascode device below the width of the lower cascode device, hi addition, the center carrier frequency of the LNA is decreased.
  • An additional embodiment uses the impedance of the mixer to reduce the Q (or quality factor) of the resonant circuit. By reducing the Q, the bandwidth of the receiver is increased.
  • the adjustment of the width of the top cascode device and the load of the impedance of the mixer reduces the Q and eliminates the need for either a capacitive or resistive array to perform this function thereby reducing the introduction of unnecessary parasitic elements. This allows the receiver to meet the requirements for the VViGig initiative at a reduced power.
  • FIG. la depicts a. common source device stage in accordance with the present invention.
  • FIG. lb shows a high frequency model of the common source MOS device in accordance with the present invention
  • FIG, 2a illustrates a common gate device stage in accordance with the present invention.
  • FIG. 2b shows a. high frequency model of the common gate MOS device in accordance with the present invention.
  • FIG. 3a presents a common source device stage with a cascode structure in accordance with the present invention.
  • FIG. 3b shows a common gate device stage with a cascode structure in accordance with the present invention.
  • FIG. 3c presents block diagram of the LN A in accordance with the present i nvention.
  • FIG. 4a illustrates a common source device stage with a cascode structure using a peaking inductor in accordance with the present invention.
  • FIG. 4b shows a common gate device stage, with a cascode structure using a peaking inductor in accordance with the present invention.
  • FIG. 4e depicts a common source device stage with a cascode structure using a peaking inductor and a switched resistive array to adjust the bandwidth of the resonant circuit in accordance with the present invention.
  • FIG. 4d presents a common gate device stage with a cascode structure using a peaking ifHiuctor and a switched resistive array to adjust the bandwidth of the resonant circuit in accordance with the present invention.
  • FIG. 4c depicts a common source device stage with a cascode structure using a peaking inductor and a switched capacitive array to adjust the center frequency of the resonant circuit, in accordance with the present invention.
  • FIG, 4f shows common gate device stage with a cascode structure using a peaking inductor and a switched capacitive array to adjust the center frequency of the resonant circuit in accordance with the present invention.
  • FIG. 5a presents the graphical results of the Noise Figure of an LNA for two different width ratios of the upper cascode device to the lower cascode device versus frequency o WCS (Worst Case Slow) operation in accordance with the present invention
  • FIG. 5b illustrates the graphical results of the Noise Figure of an LNA for two different widths of the upper cascode device to the lower cascode device versus frequency of BCF (Best Case
  • FIG. 5c presents the graphical results of the forward gain of an LN A for two different widths of the upper cascode device to the lower cascode device versus frequency of WCS (Worst
  • FIG. 5d illustrates the graphical resul ts of the forward gain of an LNA for two different widths of the upper cascode device to the lower cascode device versus frequency of BCF (Best. Case Fast) operation in accordance with the present invention.
  • FIG. 6a shows a portion of a. conventional Gi bert mixer.
  • FIG. 6b ilkssirates a block diagram of the L A, Quadrature osciliator and I and Q mixers in accordance with the present invention.
  • FIG. 7 a presents the circuit of the LNA, Quadrature oscillator outputs and I and Q mixers in accordance with the present invention.
  • FIG. 7b depicts the measured gain response of the common source LNA, Quadrature oscillator outputs and I and Q mixers in accordance with the present invention.
  • FIG. 8a illustrates the physical layout of the inductors and devices in the LN A in accordance with the present invention.
  • FIG. 8b illustrates the cross sectional view along A-A' in FIG. 8a in accordance with the present invention
  • FIG. 8c presents a via stack in the CMOS process in accordance with the present invention.
  • FIG. la illustrates a voltage source 1-2, a voltage in series with a resistor, that can represent the output of an antenna or another source of an extracted signals.
  • the output 1-1 of th voltage source 1-2 couples to the input of the gate of Mj by the gate inductance Lj.
  • the voltage source 1-2 provides the input frequency spectrum to the receiver.
  • the source of Mj is coupled to ground by the inductor Lj.
  • the impedance of the inductor Lj is zero causing the source of j to be coupled to ground (G D or VSS). This configuration is known as the common source.
  • the drain of device M :i is coupled to V D by a load 1-3, i this case, the inductor L3 and the output outj is provided at the drain of Mj [0037 J
  • a small signal model of the common source is provided in FIG. lb.
  • the gate (g), source (s) and drain (d) of the device are labeled. Between the gate and source is the gate to source capacitance A current source gmV* between the source and drain is controlled by the voltage between the gate and source V ss .
  • the input is applied at 1-1 while the output is provided at. outj.
  • the voltage source and any parasitic resistances for example, the resistance of the inductors
  • several of the capacitances known in the art i.e.
  • the load on the drain of the device is the parallel combination of the capacitance. j, at the drain and the inductance L3 which is a resonant circuit 1-4.
  • the resistance, not illustrated, is in parallel with the capacitance and inductance completing the parallel R.LC tank circuit or resonant circuit of the LNA.
  • the load or resonant circuit for the remaining cases of the L A's are similar and will generally not be explicitly shown,
  • the common gate configuration of a LNA in FIG. 2a illustrates a voltage source 1-2, a voltage in series with a resistor, that can represent the output of an antenna or another source of an extracted signal also called the input signal spectrum.
  • the voltage source 1-2 couples to the source 2-1 of j
  • the source is coupled to ground by the inductor L ⁇ .
  • the gate of M2 is coupled to an AC ground by the capacitor C? and to the power supply VDD by the inductor L
  • VDD power supply
  • the impedance of the inductor L is zero causing the gate of M2 to be coupled to a power supply (VIXD).
  • VXD power supply
  • the configuration in FIG. 2a is known as the common gate.
  • the drain of device M 2 is coupled to VDD by the inductor J .
  • the output of the circuit is available at out*.
  • a small signal model of the common gate is provided in. FIG. 2b.
  • the gate (g), source (s) and. drain (d) of the device are labeled.
  • the input is applied at 2-1 while the output is provided at outj.
  • Between the gate and source is the gate to source capacitance C ⁇ .
  • a current source g citi, V' gs between the source and drain is controlled by the voltage between the gate and source V gs .
  • the inductor Ls is between the source and ground.
  • the voltage source and any parasitic resistances for example, the resistance of the inductors
  • C ⁇ several of the capacitances known in the art
  • FIG. 3a presents a cascode common gate structure.
  • the cascode structure comprises the two stacked devices, M 4 and M 3 ⁇ 4 and couples to VSS and VDD through the inductors, .1* and L3 ⁇ 4.
  • these inductors can occupy an area 50uro on a side while the devices ca be incorporated into an. area of Sum on a aide
  • the area occupied by these inductors compared to the area occupied by the devices can be two orders of magnitude larger. This illustrates that the placement of the inductors play a very important role in determining just how close the devices in the cascode structure can be placed next to one another.
  • the input is applied at hij through the inductor L? to the gate of M while the output is provided at outs. Quite often, the two devices of the cascode cannot be placed next to each other.
  • a metal interconnect may be required to couple the drain of to the source of Mj. This interconnect is represented by the resistance Rj. This resistance introduces losses and can decrease the gain of the circuit.
  • the cascode structure provides several advantages including; better isolation between input and output nodes, a high output impedance, and a higher bandwidth,
  • a current mirror is formed by devices MM and M 4 controlled by I « «s f .
  • the resistor Mi acts as a low pass filter to stabilize the voltage from the diode connected device MM and applies the voltage to the gate of device M».
  • the device M* is configured in a common source configuration while the device M3 is in a common gate configuration.
  • the voltage at node 3-1 is nearly constant reducing the miller feedback capacitance for the device M . Because the miller capacitance is reduced in this circuit, the cascode configuration allows a higher bandwidth.
  • FIG. 3b presents a cascode common gate structure.
  • the cascade structure comprises the two stacked devices, M 6 and Ms, and couples to VSS and VDD through the inductors, Lu and L t2 .
  • a current mirror is formed by devices M h2 and M « controlled by 1 ⁇ 4, ⁇ ⁇ »2 - "
  • the resistor R 2 acts as a low pass filter to stabilize the voltage from the diode connected device M an applies the voltage to the gate of device M*.
  • the placement of the inductors pla a very important role in determining just how close these devices in the cascode structure can be placed next to one another. Quite often, these devices cannot be placed next to each other.
  • a metal interconnect modeled by the resistor R4, couples the drain of M$ to the source of Mg.
  • This interconnect is represented by the resistance R .
  • the input is applied at in 4 through the inductor Lj « to the source of while the output is provided at out*.
  • the inductance of Ln can be minimized, and in some cases, the inductor Lie can be replaced by a short.
  • the cascade structure provides several advantages including; better isolation between input and output nodes, a high output impedance., and a higher bandwidth.
  • the device M$ is configured as a common gate white the device M3 is also in a common gate configuration This circuit can provide a current gain approaching one.
  • FIG 3c illustrates the block diagram of the LNA, A signal "from a source” that could be an antenna, the electrical output of a fiber network, or a very weak signal is amplified by the LNA and provided at its output out.
  • the LNA is optimized to keep the noise figure low while also providing a gain to the weak signal
  • FIG. 4a presents a second cascode common source structure.
  • the cascode structure comprises the two stacked devices, !V3 ⁇ 4 and M 7j and couples to VSS and ' VDD through the
  • inductors L
  • a current mirror is formed by devices M and controlled by Iwass and applied to the gate of device Ms.
  • the resistor Rs acts as a low pass filter to stabilize the voltage from the diode connected device Erasmus
  • the area occupied by the inductors can be two orders of magnitude larger than the area occupied by the devices. Often these two devices cannot be placed next to each other.
  • a metal interconnect is used to couple the drain of »io the source of M. .
  • This interconnect if modeled as a resistor, can decrease the gain of the circuit. By increasing the width of this metallic interconnect the resistance is decreased at the expense of increased capacitance.
  • FIG. 4a illustrates the substitution of the resistor model of R3 in FIG. 3a by the inductor Li «.
  • This inductance can now be used as a peaking inductor which resonates with the corresponding capacitance of the interconnect and devices l oading this interconnect.
  • the function of the peaking inductor and capac ve load forms a band-pass filter which is adjusted to operate at 60GHz.
  • the peaking inductor can minimize the loss of the resistive component in the interconnect between the cascode devices and provide a band-pass function.
  • the in ut is applied at iiis and arrives at the gate of Ms through the inductor L J4 while the output is provided at oot$.
  • the inductance of LM can be minimized, and in some cases depending on the layout, the inductor Lu can he replaced by a short.
  • a current mirror is formed by devices M» and M s controlled by ' hbxa.
  • the cascode structure provides several advantages including; better isolation between input and output nodes, a high output impedance, and a higher bandwidth.
  • the device M 8 is configured as a common source while the device M ? is i n a common gate configuration.
  • FIG, 4b presents a cascode common gate stmcture.
  • the cascade structure comprises the two stacked devices, Mi « and ⁇ , and couples to VSS and VDD through the inductors, Li? and A. current mirror is formed by devices M 3 ⁇ 4 and Mjo controlled by l $4 >
  • the resistor R 6 acts as a low pass filter to stabilize the voltage from the diode connected device MM.
  • the placement of the inductors play a very important role in determining just how close these devices in the cascode structure can be placed next to one another. Quite often, these devices cannot be placed next to each other.
  • the interconnect if modeled as a resistor, can decrease the gain of the circuit By increasing the width of this metallic interconnect, the resistance is decreased at the expense of increased capacitance.
  • another feature of this interconnect becomes more prominent: its self-inductance, L 20
  • a metal interconnect previously modeled as a resistor * in FIG. 3b, is now modeled as the inductor Lao. This inductance can now be used as a peaking inductor which resonates with the corresponding capacitance of the interconnect and devices loading this interconnect.
  • the peaking inductor can minimize the loss of the resistive component, in the interconnect between the cascode devices and provide a band-pass function that can be adjusted to operate at 60GHz.
  • the inductance of Lis can be minimized, and in some cases depending on. the l yout, the inductor Lis can be replaced by a. short.
  • a current minor is formed by devices M and 3 ⁇ 41 ⁇ 2 controlled by ms4
  • the cascode structure provides several, advantage including; better isolation between input and output nodes, a high output impedance, and a higher bandwidth.
  • the device ⁇ :!0 is configured as a common gate while the device M ⁇ » is a!so in a common gate configuratio
  • the LNA would like to pass all frequencies equally over the targeted spectrum range from 57Ghz to 64GHz and block all other frequencies.
  • a resonant circuit (comprising an inductor, capacitor and resistance) is also known as an RLC tuned circuit.
  • the response of a resonant circuit is measured near the center frequency e> s of the RLC resonant circuit.
  • Q is known as the quality factor.
  • the bandwidth of the resonant circuit increases while the gain decreases. This allows a resonant circuit to be adjusted so the bandwidth covers the desired spectrum range and the L A can amplify any signal within the bandwidth, but the gai of the LNA lias been decreased while the noise increased.
  • the bandwidth of the resonant circuit decreases while the gain increases. This creates a very selective bandpass circuit where only a portion of the desired spectrum would be captured.
  • the resistance R in the parallel RLC resonant circuit can control the value of Q according to
  • the parasitic portion of R in FIG. 4c is given by R a plus any dynamic resistance that are switched into the resonant circuit, while the parasitic capacitance C is given by C » .
  • Q decreases.
  • a resistive array formed by R? and R$ can be switched into the RLC resonant circuit by enabling switches Si and Si (as shown by the arrows) to provide a dynamic resistance adjustment to the RLC resonant circuit in FIG. 4c.
  • the switch Si or S% can be an MOS device that is enabled (to provide a path) and can couple the resistance of R? or Rs into the parallel RLC resonant, circuit.
  • the resistive array is enabled to place either or both R? or 3 ⁇ 4 in parallel with R», the resistance of the resonant circuit decreases and decreases the Q thereby Increasing the bandwidth.
  • the common gate cascade LNA is illustrated in FIG. 4d.
  • the parasitic capacitance C of the parallel RLC resonant circuit is given by C3 ⁇ 4.
  • the parasitic portion of R is given by R3 ⁇ 4 in parallel with the two enabled switches S3 and $ 4 coupli g R> or R itt into the resonant circuit.
  • the switches 3 and S become disabled (as shown by the arrows) to provide a dynamic resistance adjustment to the RLC resonant circuit in FIG. 4d.
  • the resistors R» and Rj 3 ⁇ 4 are removed from being in in parallel with Rj, causing the R in the RLC resonant, circuit to increase. As the R increases, Q increases causing the bandwidth of the resonant circuit to decrease.
  • the number of switches and resistors can greater than two.
  • the resistance of the MOS devices forming the switches can provide the resistance while, in addition, the weight of the resistors can be binary weighted in value.
  • a capacitor array formed by C and Cs can be switched into the parallel RLC resonant circuit by enabling switches S 5 and S ⁇ i (as shown by the arrows) to provide a dynamic capacitance adjustment to the RLC resonant circuit, in FIG. 4e.
  • the parasitic portion of C the RLC resonant circuit is given by C a while the resistance R is given by the parasitic values R 3 ⁇ 4 .
  • the capacitive switching array of the common source in FIG. 4e is provided by the two disabled switches S$ and $6 that can be enabled to place either or both or Cs in parallel with C A causing C to increase which decreases the ⁇ « .
  • the center frequency is then shifted to lower frequencies.
  • the common gate cascade LNA is illustrated in FIG. 41
  • the capacitive switching array of the common gate is provided by the two enabled switches S? and Se that can be disabled (as shown by the arrows) to remove either or both C « or C? from being in in parallel with C k causing the C in the RLC resonant circuit to decrease which increases the t .
  • the center frequency is shifted to higher frequencies.
  • the number of switches and capacitors can be varied while the weight of the capacitors can be binary weighted in value. Inserting removing the capacitors by switch enablement/disablement provides the dynamic portion of the C in the RLC resonant circuit in FIG.
  • FIG. 4e (common source) and FIG.4f (common gate). Similar elements that have been identified with the same label in FIG. 4a, FIG. 4c and FIG. 4e are similar components while those with the same label in FIG. 4b, FIG. 4d and FIG. 4f are similar components.
  • the capacitive arrays occupy an area which introduces undesired capacitance into the network
  • This additional dynamic capacitance can prevent the LNA from reaching the target frequency of 60GHz.
  • the resistive arrays also introduce undesired parasitic capacitances because of their physical layout in the die.
  • this parasitic capacitance introduced by the use of either the resistive or capacitive array makes the tuning or adjusting of t e bandwidth and center frequency of the LC resonant circuit more difficult for the WiGtg bandwidth.
  • the additional dynamic capacitance introduced into the parallel resonant circuit will make it more difficult for the circuit to operate at 60GHz.
  • a different inventive approach of adjusting the bandwidth and center frequency will be required.
  • One inventive approach in an attempt to overcome this barrier is to remove the capacitive array in FIG. 4e and the resistive array in FIG. 4c altogether thereb eliminating the additional dynamic capacitance of their layout.
  • the requirement to adjust the bandwidth and center frequency of the RLC resonant circuit will be adjusted using two innovative embodiments.
  • the first innovative adjustment involves sizing the width of the upper cascade device while maintaining the lower cascade device at the same width. This adjustment of the upper cascade transistor width causes the center frequency of the parallel resonant RLC circuit to shift. As the width of the upper cascade device is decreased relati e to the Sower cascade device, the center frequency of the parallel resonant RLC circuit decreases.
  • the second innovative adjustment i nvolves coupling the resonant circuit of the LNA to a switched capacitance circuit.
  • the switched capacitor includes a. switch, whose gate is driven by a clock and where the switch drives a capacitive load.
  • This switched capacitor circuit includes a mixer switch (MOS device) and capacitive load of the differential amplifier.
  • the switched capacitor circuit places a resistance across the resonant circuit and is given by R ::::: l (Cfe) where C is the capacitive gate load of the differential amplifier and f® is the clock frequenc of the quadrature oscillator.
  • This resistive component can be used to adjust the Q or bandwidth of the parallel resonant RLC circuit of the LNA.
  • the width of the M? device can be adjusted with respect to the Ms device to adjust the center frequenc
  • the resistance of the switched capacitor can be used to adjust the Q or bandwidth of the parallel resonant RLC circuit.
  • FIG. 5a provides the NF at (WCS) Worst Case Slow Case (longer channel lengths, low power supply voltage and high temperature).
  • the dotted line shows a minimum in the NF at about 68GHz while the solid line shifts the minimum towards 63GHz:, Thus, as the upper device is reduced to a ratio of 5/8, the NF is reduced by 0. 16dB at 60GHz when compared to the initial ratio of 6/8.
  • FIG. 5b provides the NF results for the (BCF) Best Case Fast Casef shorter channel lengths, high power supply voltage and low temperature),
  • FIG. 5c provides the S21 or forward transmission coefficient (forward gain) at WCS. Note that the peak of the solid curve corresponding to a ratio of 5/8 is shifted to the left, decreasing the center frequency. At 60GHz, the forward gain is increased by 3dB. FIG. 5d provides the S21 results for the BCF case.
  • the ratio of ?/W.MS was set to 5/8.
  • the upper device of the cascode have a width larger than the lower device. The upper device would introduce a smaller voltage drop and increase the available swing of the signal; however, the curves of FIG.
  • Sa-d would then shift to the right, increasing the F and the center carrier frequency outside the desired range.
  • the ldb compression point is monitored to arrive at a design with an acceptable ldb compression point where the NF is reduced, the gain is increased at 60GHz and the bandwidth is shifted to lower frequencies.
  • a Gilbert mixer is illustrated in FIG. 6a comprising of the two devices M g j and M S2 which are switched by the rf ist and rf jM signals, respectively.
  • the drain of device M g i is coupled to the common node 6-1 of the first mixer switch gated by the in-phase clock ( ⁇ 3 ⁇ 4 and its compliment)
  • the drain of device is coupled to the common node 6-2 of the second mixer switch gated b the in-phase clock ( ⁇ j and its compliment).
  • the outputs of the first mixer switch are combined with the outputs of the second mixer switch as illustrated to generate the ifj , « t' signal.
  • a load attached to each of the two outputs couples the Gilbert mixer to a power supply to supply energy to the circuit.
  • the intermediate frequency contains the sum and difference frequency spectrum between the output signal spectrum carried by the rf in and rf in and the in-phase clock ((3 ⁇ 4 and its compliment). Mote that the energy carried by the output signal spectrum is only applied to the gates of M g i and hz and this energy does not directly contribute to powering or providing energy to operate the mixer. If this energy could power the mixer, the energy usage of the mixer can potentially be minimized.
  • a similar circuit is used to generate the signal except that the mixer switches axe clocked by the quadrature dock (® Q and its compliment). A quadrature clock is shifted 90° degrees from the in- phase clock.
  • FIG 6b illustrates a block diagram of one embodiment of the invention.
  • a quadrature oscillator generates four equally displaced clock phases: ⁇ , ⁇ , OQ and ⁇ at 0°, 180°, 90° and 270°, respectively.
  • the clocks ⁇ and ⁇ . are the in-phase and inverse in-phase clocks while the ®Q and @ Q are known as the quadrature and inverse quadrature clocks.
  • the load on each of these dock nodes is identical insuring that the clock output is evenly loaded, thereby preventing any skew between these clock signals from developing.
  • the LN A outputs are applied to common nodes 6-3 and 6-4 of the upper and lower mixer switches.
  • the LNA feeds the amplified signal from a source through the L A to the coupling capacitor tmii ⁇ ,
  • the capacitor C «o « p couples the output signal of the LNA to the common nodes 6-3 and 6-4 of the two mixer switches. Since the upper mixer switch is clocked by the in-phase clocks, only the in-phase current component 3 ⁇ 4 is converted into if lwrt and 18
  • FIG. 7a depicts the device configuration for the block diagram given in FIG. 6b.
  • the top mixer switch of .FIG. 6b is on the left side of FIG. 7a and comprises MOS devices M 2 and M3 ⁇ 45 connected to the common node 6-3 while the lower mixer of FIG. 6b is on the right side of FIG. 7a comprises MOS devices and ⁇ ⁇ 7 connected to the common node 6-4.
  • a voltage divider is formed by resistors « and Ri& and is coupled through a large value resistor Rj 7 to provide DC biasing for the common nodes 6-3 and 6-4 of the left and right mixer switches and to the common plate electrode of the coupling capacitor C t - strict U p.
  • the miser switch , ⁇ 3 ⁇ 45 clocked by the one of the quadrature clocks and the load capacitance of the mixer switch M25 is the gate capacitance of M» which together form a switched capacitor circuit.
  • the switched capacitor presents a load resistive to the resonant circuit of the LNA according to R L - l/((C & u 3 Xfe ) where Rj. is the load resistance placed in parallel to the resonant circuit, C1 ⁇ 23 is the capacitance of the load device M& and f® is the frequency of the quadrature clock.
  • This resistance Ri can be used to de-Q's or increase the bandwidth of the tank circuit in the LNA.
  • the signal of interest exists over a given range of frequencies and the information carried by the input signal is embedded within the signal spectrum.
  • the left mixer comprises devices 21 ⁇ 25 and M and resistors RJJ and R «.
  • the mixer switches M25 and MM are enabled and disabled by two of the quadrature clock signals ⁇ and ®f.
  • A. mixer switch is equivalent to a switched capacitor circuit where the switch is driven by the clock signal to charge and discharge the gate capacitance (M22, M23 of the differential amplifier with remaining components 2l , Rn and R12. The average current charges/discharges the gate capacitance of ⁇ . ⁇ and M33 whenever the clock signals ⁇ and ⁇ enable the mixer switch gates M 2 s and M2 .
  • the gate capacitance of M 22 and M23 integrate the current Ij to generate a first and a second voltage applied to the differentia! amplifier.
  • the differential amplifier requires two signals: an input signal and a compliment (or inverse) input signal and generaies an output signal and a compliment output signal , in addition, the impedance of the switched capacitance circuit of the mixer is used to de-Q the resonant circuit, thereby achieving a broader bandwidth with acceptable gain. As the resistance of the resonant circuit decreases, the Q decreases and the bandwidth increases.
  • the device M3 ⁇ 4 s and M « from a current mirror controlled by l !
  • the right mixer comprises devices 2C -M 30 and ⁇ 3 ⁇ 4 ⁇ and resistors R J3 and R 14 .
  • the current. 1 ⁇ 2 charges/discharges the gate capacitance ofM 2S and M3 ⁇ 4> whenever the clock signals ®Q and ®Q enables the gates M 2I , and M 27 .
  • the device M K and ⁇ from a current mi ror controlled by I i that feeds current into the differential amplifier comprising IV3 ⁇ 4s, M.
  • FIG- 7b provides the measured result of the common source L A and the switched capacitor driven mixer.
  • the measured maximum gain of the front end of the WiGig receiver suffices the required specifications.
  • the measured results provided in FIG. 7b corresponds to the dynamic parasitic capacitive load of the mixer being mixed with the local quadrature oscillators.
  • the gain of the front end remains within 3.2dB of the maximum gain at 63GHz.
  • FIG. 8 presents the top die vie of the layout of the common source LNA, the inductors and the mixer .
  • the source of the input signal (in$) arrives at the top on metal 8 layer.
  • the metal 8 layer is patterned into a spiral inductor Li+ At the end of inductor L ⁇ a via connects to a metal 7 layer.
  • the metal 7 layer couples to a via stack and provides the signal to the gate of device M-3 ⁇ 4.
  • the drain of device M* is couple through another via stack to the metal 8 layer forming LB
  • the other end of hn is coupled to VSS. Note that there is mutual magnetic coupling between the inductors L and Lis.
  • the peaking inductor Lie formed in the metal 8 layer couples and band pass filters the signal at the drain of M» to the source of M 7 .
  • the gate of M? is coupled to V D (not shown) while the drain couples to the inductor L iS formed in the metal 8 layer.
  • the other end of Lis is coupled to a via to the metal 7 layer and connects to VDD.
  • the drain of M-? is also coupled to one plate of the coupling capacitor C c . m p formed in the metal 8 layer.
  • Beneath this metal 8 layer is a metal 7 layer forming the lower plate of the coupling capacitor € «, comment ⁇ and the lower plate is coupled to the two mixers as shown in FIG. 7a.
  • the view along the cut A-A* is presented in FIG. 8b.
  • the top metal 8 layer forms one plate of the capacitor and is separated by oxide from the lower metal 7 layer forming the other plate of the capacitor C misp .
  • FIG. 8c illustrates a cross-sectional view of a via stack within a die with eight metal layers.
  • a via stack also known as a stacked via, stacked plug, or stacked contact is illustrated in FIG-. 8c.
  • the via between different metal layers are placed over the via of the lower layers to save on area.
  • the vias for example 8-1 and 8-3, increase in diameter.
  • Each via, for instance, the via 8-1 and the metal 1 layer 8-2 introduce contact resistance and inductance.
  • the via 8-3 and metal 5 layer 8-4 also introduce contact resistance and resistance into the path.
  • the via stack can be tapped to ntroduce/extract a signal into/out of the stack or alter the parasitics in a circuit. The tapping occurs when a metai layer is extended from the stack and this location is called a tap point.
  • the top metals in a technology are significantly thicker than any of the lower layer metals.
  • the dielectric layers surround the vias and the metal segments M 2 , ' Mj, etc. and each one of these dielectric layers is approximately 0.5 ⁇ thick.
  • the metal I through metal 7 layers are also about 0.5 ⁇ thick while the metal 8 layer can be over 1 pm thick.
  • the height of these via stacks is about 3 to 4 pm.
  • the device can be a transistor such as an N-MOS or P-MOS.
  • the CMOS or SOI (Silicon on Insulator) technology provides two enhancement mode channel types: N-MOS (it-channel) and P-MOS (p-channel) devices or transistors.
  • the via stacks can be fabricated using tungsten or copper.
  • a network and a portable system can exchange information wirelessly by using communication techniques such as TJDMA (Time Division Multiple Access
  • the network can comprise the phone network, IP (Internet protocol) network, LAN (Local Area Network), ad hoc networks, local routers and even other portable s stems.
  • IP Internet protocol
  • LAN Local Area Network
  • ad hoc networks local routers and even other portable s stems.

Abstract

La présente invention se rapporte à un LNA à source commune cascode et à un LNA à grille commune qui fonctionnent à 60 GHz. Le LNA à source commune cascode est simulé afin d'arriver à un rapport optimum entre la largeur d'un dispositif supérieur et la largeur d'un dispositif inférieur. La sortie de tension du LNA à source commune cascode est convertie en un courant qui est utilisé afin de fournir et d'appliquer de l'énergie sur l'étage mélangeur. Ces signaux de courant d'entrée appliquent l'énergie qui est associée au courant, directement dans les condensateurs commutés dans le mélangeur, dans le but de minimiser la dissipation de puissance globale du système. Le LNA est couplé capacitivement aux commutateurs du mélangeur dans les mélangeurs I et Q. En outre les commutateurs sont activés et désactivés par les horloges générées par l'oscillateur en quadrature. Ces signaux sont ensuite amplifiés par un amplificateur différentiel. Cela a pour but de générer les spectres de fréquence d'addition et de différence.
PCT/US2012/067898 2011-12-06 2012-12-05 Résistance d'entrée d'un mélangeur passif destinée à élargir la bande passante d'adaptation d'entrée d'un lna WO2013085966A1 (fr)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US13/312,820 US20130141178A1 (en) 2011-12-06 2011-12-06 Injection Locked Divider with Injection Point Located at a Tapped Inductor
US13/312,806 2011-12-06
US13/312,820 2011-12-06
US13/312,806 US8626106B2 (en) 2011-12-06 2011-12-06 Method and apparatus of an input resistance of a passive mixer to broaden the input matching bandwidth of a common source/gate LNA

Publications (1)

Publication Number Publication Date
WO2013085966A1 true WO2013085966A1 (fr) 2013-06-13

Family

ID=48574817

Family Applications (2)

Application Number Title Priority Date Filing Date
PCT/US2012/067908 WO2013085971A1 (fr) 2011-12-06 2012-12-05 Diviseur verrouillé par injection, muni de point d'injection situé sur un inducteur à prise
PCT/US2012/067898 WO2013085966A1 (fr) 2011-12-06 2012-12-05 Résistance d'entrée d'un mélangeur passif destinée à élargir la bande passante d'adaptation d'entrée d'un lna

Family Applications Before (1)

Application Number Title Priority Date Filing Date
PCT/US2012/067908 WO2013085971A1 (fr) 2011-12-06 2012-12-05 Diviseur verrouillé par injection, muni de point d'injection situé sur un inducteur à prise

Country Status (1)

Country Link
WO (2) WO2013085971A1 (fr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11329613B2 (en) 2017-10-30 2022-05-10 Novelda As Amplifier

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9099956B2 (en) 2011-04-26 2015-08-04 King Abdulaziz City For Science And Technology Injection locking based power amplifier
CN107124181B (zh) * 2017-03-28 2021-06-04 复旦大学 一种宽锁定范围的注入锁定分频器电路
CN116742576A (zh) * 2023-02-20 2023-09-12 湖南工程学院 一种低成本的串联型混合断路器

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060062277A1 (en) * 2004-04-29 2006-03-23 Infineon Technologies Ag Ultra-wideband signal amplifier
US7266360B2 (en) * 2004-04-07 2007-09-04 Neoreach, Inc. Low noise amplifier for wireless communications
US20100144290A1 (en) * 2008-10-30 2010-06-10 Qualcomm Incorporated Mixer architectures

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6972635B2 (en) * 2002-02-26 2005-12-06 The Regents Of The University Of Michigan MEMS-based, computer systems, clock generation and oscillator circuits and LC-tank apparatus for use therein
WO2009111038A1 (fr) * 2008-03-05 2009-09-11 Rambus, Inc. Oscillateur couplé à injection bidirectionnelle
KR101026414B1 (ko) * 2009-01-21 2011-04-07 한국과학기술원 차동구조의 펄스 오실레이터를 이용한 초 광대역 신호 발생기
JP5387187B2 (ja) * 2009-07-10 2014-01-15 富士通株式会社 クロック信号分配装置
US8487670B2 (en) * 2009-09-03 2013-07-16 Qualcomm, Incorporated Divide-by-two injection-locked ring oscillator circuit

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7266360B2 (en) * 2004-04-07 2007-09-04 Neoreach, Inc. Low noise amplifier for wireless communications
US20060062277A1 (en) * 2004-04-29 2006-03-23 Infineon Technologies Ag Ultra-wideband signal amplifier
US20100144290A1 (en) * 2008-10-30 2010-06-10 Qualcomm Incorporated Mixer architectures

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
AARON V. DO: "A Subthreshold Low-Noise Amplifier Optimized for Ultra-Low- Power Applications in the ISM Band", IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, vol. 56, no. 2, February 2008 (2008-02-01), pages 286 - 292, XP011199704 *
BEHZAD RAZAVI: "A 60-GHz CMOS Receiver Front-End", IEEE JOURNAL OF SOLID-STATE CIRCUITS, vol. 41, no. 1, January 2006 (2006-01-01), pages 17 - 22, XP055072258 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11329613B2 (en) 2017-10-30 2022-05-10 Novelda As Amplifier

Also Published As

Publication number Publication date
WO2013085971A1 (fr) 2013-06-13

Similar Documents

Publication Publication Date Title
US10461703B2 (en) Method and apparatus of an input resistance of a passive mixer to broaden the input matching bandwidth of a common source/gate LNA
Li et al. 60-GHz 5-bit phase shifter with integrated VGA phase-error compensation
US7468638B1 (en) Transmit/receive switch device
Liu et al. A 0.6-22-GHz broadband CMOS distributed amplifier
US8103221B2 (en) High-isolation transmit/receive switch on CMOS for millimeter-wave applications
US7768350B2 (en) Output gain stage for a power amplifier
US20190173439A1 (en) Power amplifier circuit
US8803596B2 (en) Differential source follower having 6dB gain with applications to WiGig baseband filters
EP3629484A1 (fr) Système avant-arrière pour dispositifs radio
Boers A 60GHz transformer coupled amplifier in 65nm digital CMOS
US8116700B2 (en) Reducing common mode effects in an output stage
JP2023052022A (ja) マルチバンドミリ波5g通信のための送信及び受信スイッチ並びに広帯域電力増幅器整合ネットワーク
WO2013085966A1 (fr) Résistance d'entrée d'un mélangeur passif destinée à élargir la bande passante d'adaptation d'entrée d'un lna
CN112204894B (zh) 一种射频前端电路及移动装置
US7587175B2 (en) Radio frequency unit analog level detector and feedback control system
US8753941B1 (en) High performance asymmetric cascoded transistor
US8666342B1 (en) Reflection-type variable attenuators
US20230370025A1 (en) Radio frequency low noise amplifiers
Shouxian et al. A DC to 30‐GHz ultra‐wideband CMOS T/R switch
US9088308B2 (en) Frequency pulling reduction in wide-band direct conversion transmitters
Manjula et al. Active inductor based tunable multiband RF front end design for UWB applications
Polge et al. Low group delay variation 3‐10 GH z 65 nm CMOS stacked power amplifier with 18.1 d B m peak 1 d B compression output power
CN113114297B (zh) 具有包括集成静电放电保护的接收器支路匹配网络的收发器前端
Wang et al. Design of 24-GHz high-gain receiver front-end utilizing ESD-split input matching network
Zhang et al. 80-GHz tuned amplifier in bulk CMOS

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12856551

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 12856551

Country of ref document: EP

Kind code of ref document: A1