WO2013052236A1 - Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions - Google Patents

Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions Download PDF

Info

Publication number
WO2013052236A1
WO2013052236A1 PCT/US2012/054235 US2012054235W WO2013052236A1 WO 2013052236 A1 WO2013052236 A1 WO 2013052236A1 US 2012054235 W US2012054235 W US 2012054235W WO 2013052236 A1 WO2013052236 A1 WO 2013052236A1
Authority
WO
WIPO (PCT)
Prior art keywords
unit
damage region
semiconductor
chuck
assembly
Prior art date
Application number
PCT/US2012/054235
Other languages
French (fr)
Inventor
Shu Qin
Ming Zhang
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to KR1020147008912A priority Critical patent/KR101602711B1/en
Priority to CN201280048429.7A priority patent/CN103858232A/en
Priority to EP12838893.1A priority patent/EP2764551A4/en
Priority to SG11201400657TA priority patent/SG11201400657TA/en
Priority to JP2014534573A priority patent/JP2014532310A/en
Publication of WO2013052236A1 publication Critical patent/WO2013052236A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/687Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
    • H01L21/68714Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
    • H01L21/68735Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by edge profile or support profile
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6831Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using electrostatic chucks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond

Definitions

  • Smart-cut technology is a process for forming semiconductor-on-insulator (SOI) constructions.
  • An example process sequence that may be utilized in smart-cut technology is described by Bruel (M. Bruel, Electronics Letters, July 6, 1995; Vol. 31, No. 14, pp 1201-1202).
  • the process sequence comprises formation of silicon dioxide over a first monocrystalline silicon wafer, followed by implantation of hydrogen ions into the wafer to form a damage region.
  • the damage region is spaced from the silicon dioxide by an intervening portion of the monocrystalline silicon material of the wafer.
  • the wafer is bonded to a handle component (which can be a second semiconductor wafer) by hydrophilic bonding through the silicon oxide.
  • the damage region is then thermally treated with a two-phase process.
  • the two-phase process comprises first heating the damage region to a temperature of from about 400°C to about 600°C to split the wafer along the damage region (forming an SOI structure having a thin layer of
  • the two-phase process then comprises heating the SOI structure to a temperature of greater than or equal to 1000°C to strengthen chemical bonds.
  • Bruel states that the first phase of the thermal treatment utilizes a temperature of from about 400°C to about 600°C, it has been determined subsequent to Bruel that the first phase may be conducted utilizing a temperature of from about 200°C to about 600°C; and specifically that co-implants can be utilized to reduce the temperature utilized for such first phase.
  • Subsequent processing of the SOI structure may comprise chemical-mechanical polishing (CMP) to reduce surface roughness along an outer surface of the thin layer of monocrystalline silicon (i.e., along the surface that had formed during the break along the damage region).
  • CMP chemical-mechanical polishing
  • FIGS. 1-4 are diagrammatic, cross-sectional views of a portion of a construction at various process stages of an example embodiment process.
  • FIG. 5 is a diagrammatic, cross-sectional view of the construction of FIG. 4, shown at a different scale than used in FIG. 4; with FIG. 5 showing an entirety of the construction.
  • FIG. 6 is a diagrammatic, cross-sectional view of the construction of FIG. 5 adjacent a chuck at a process stage of an example embodiment process.
  • FIGS. 7-9 are diagrammatic, cross-sectional views of a construction analogous to that of FIG. 5, shown at a different scale than in FIGS. 5 and 6, and shown at various process stages of an example embodiment process.
  • FIGS. 10 and 11 show additional example process stages that may be utilized with the construction of FIG. 5.
  • FIG. 12 shows a cross-sectional side view of a semiconductor wafer with various dimensions that may be utilized as input into an equation for ascertaining surface lateral stress ( ⁇ ) in some embodiments.
  • FIGS. 13-15 are diagrammatic views of example electrostatic chuck
  • Some embodiments include new smart-cut-type processing in which a curved surface of a chuck is utilized to contort a wafer after formation of a damage region, and to thereby enhance breakage along the damage region. Such may enable less hydrogen to be utilized in forming the damage region relative to conventional smart-cut processes; and/or may enable a surface of an SOI to be formed with substantially reduced roughness, which may eliminate a CMP step utilized in conventional smart-cut processes, or which may at least reduce the amount of CMP relative to conventional smart-cut processes.
  • the chuck may be an electrostatic chuck; such as, for example, a Johnsen- Rahbek (J-R)-type chuck.
  • J-R Johnsen- Rahbek
  • Example embodiments are described with reference to FIGS. 1-15.
  • FIGS. 1-9 illustrate an example embodiment smart-cut-type process.
  • the construction comprises a crystalline material 12 having a dielectric material 14 thereover.
  • the construction 10 may be considered to correspond to a unit 16 comprising crystalline material.
  • a "unit” comprising crystalline material is any construction comprising crystalline material.
  • the "unit” may comprise the crystalline material alone, or in combination with one or more other materials; and in the shown embodiment of FIG. 1 the “unit” comprises the crystalline material in combination with the dielectric material 14.
  • the crystalline material 12 may comprise, consist essentially of, or consist of a semiconductor material; and may, for example, comprise, consist essentially of, or consist of monocrystalline silicon.
  • the monocrystalline silicon may be configured as a wafer of appropriate composition and dimension to be suitable for integrated circuit fabrication.
  • the dielectric material 14 may comprise, consist essentially of, or consist of silicon dioxide in some embodiments.
  • the crystalline material 12 may comprise monocrystalline silicon, and the dielectric material 14 may comprise a region of silicon dioxide thermally grown across a surface of the
  • a damage region 18 (diagrammatically illustrated with a dashed line) is formed within the crystalline material 12.
  • the damage region may be formed with any suitable processing.
  • hydrogen 20 is implanted through the dielectric material 14 to form the damage region (with the implant being represented by the arrows 21).
  • the hydrogen may be in any suitable form, and in some embodiments may comprise hydrogen ions.
  • the implanted hydrogen may be provided at any suitable dosage. In some embodiments, the implanted hydrogen may be provided at a dosage less than the conventional dosage utilized for forming a damage region with hydrogen in smart-cut processing (with a conventional dosage typically
  • the implanted hydrogen may be provided at a dosage less than one-half of the conventional dosage, such as, for example, a dosage of from about one-quarter to about one-half of the conventional dosage.
  • the hydrogen may be provided at a dosage of from about 2xl0 16 particles/cm 2 to about 5xl0 16 particles/cm 2 .
  • hydrogen is described in the specific example embodiment described above and in other example embodiments in this disclosure; in some embodiments, helium and/or other ions may be substituted for hydrogen, or utilized in addition to hydrogen, to form a damage region.
  • the utilization of a lower dosage of hydrogen may increase throughput. For instance, it may take about 30 minutes to implant a conventional dose of hydrogen; and embodiments that utilize from about one-quarter to about one-half of the conventional dosage may be accomplished in from about from about one-quarter to about one-half of the conventional time.
  • the dosage of hydrogen may be about the same as
  • the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to
  • embodiments may still have advantages relative to conventional smart-cut processes (such as, for example, reducing subsequent CMP), as discussed below.
  • the damage region 18 is spaced from the dielectric material 14, and accordingly a portion 19 of crystalline material 12 is between the dielectric material and the damage region.
  • the unit 16 is shown to be bonded to a handle component 24 to form an assembly 26.
  • the illustrated handle component comprises a semiconductor wafer 25 and a dielectric material 27 adjacent semiconductor material of the wafer.
  • the semiconductor wafer 25 may comprise, consist essentially of, or consist of monocrystalline silicon
  • the dielectric material 27 may comprise, consist essentially of, or consist of silicon dioxide.
  • the handle component 24 may be bonded to the unit 16 by hydrophilic bonding of the dielectric material 27 of the handle component to the dielectric material 14 of the unit 16.
  • the dielectric materials 14 and 27 are shown to be separate from one another in the assembly 26, in some embodiments the dielectric materials 14 and 27 may be the same composition as one another and may merge to form a single dielectric material between the crystalline material 12 and the semiconductor material 25. Also, although both the handle component 24 and the unit 16 are shown to initially comprise dielectric materials, in other embodiments only one of the handle component and the unit 16 may initially have the dielectric material and may be bonded to the other of the handle component and the unit through such dielectric material.
  • the damage region 18 is thermally treated to expand such damage region.
  • Such thermal treatment may comprise similar conditions as conventional thermal treatments of a damage region during smart-cut processing and may, for example, comprise maintaining the damage region at a temperature of from about 200°C to about 600°C for a duration of about 30 minutes.
  • the thermal processing of FIG. 4 may be optional in some embodiments. For instance, it may be advantageous to utilize the thermal processing of FIG. 4 when relatively low doses of hydrogen are initially implanted, and it may be unnecessary to utilize such thermal processing when conventional doses of hydrogen are implanted.
  • FIG. 5 the construction 10 of FIG. 4 is shown inverted relative to FIG. 4, and is shown at a different scale than FIG. 4. Specifically, the scale utilized in FIG. 5 enables an entire width of the assembly 26 to the illustrated.
  • the dielectric material which joins the handle component 24 to the unit 16 is shown as a single dielectric material "14, 27"; rather than being shown as two separate dielectric materials, in order to simplify the drawing.
  • the assembly is provided adjacent a chuck 30.
  • the chuck comprises a curved outer surface 31 (specifically, a curved outer surface with a concave topography in the embodiment of FIG. 6), and the assembly 26 is directed toward such curved surface (as indicated by arrows 32) to contort the assembly.
  • the contortion comprises bending the assembly along the curved surface 30, but in other embodiments other contortions of the assembly may be accomplished with other embodiments of chucks.
  • the chuck 30 may comprise any suitable chuck, and in some embodiments may comprise an electrostatic chuck. If the chuck 30 is an electrostatic chuck, it may be advantageous for the chuck to be a Johnsen-Rahbek-type electrostatic chuck for reasons analogous to the advantages discussed in an article by Qin and McTeer (S. Qin and A. McTeer, "Wafer dependence of Johnsen-Rahbek type electrostatic chuck for
  • Example Johnsen-Rahbek-type electrostatic chucks are described below with reference to FIGS. 13-15.
  • the assembly 26 is engaged by the surface 31 to contort the assembly.
  • the illustrated degree of curvature of the surface of chuck 30 is exaggerated for purposes of illustration. In practice, the degree of curvature is chosen to be large enough to encourage separation within unit 16 along damage region 18, but small enough to avoid undesired cracking or breakage at other locations within assembly 26.
  • FIG. 7 shows assembly 26 at a process stage in which the curvature along the surface of the chuck has begun to induce separation along the damage region 18.
  • the view of FIG. 7 is at a different scale than the views of FIGS. 5 and 6 to enable the separation along the damage region to be clearly illustrated.
  • the assembly 26 is shown in isolation from the chuck in FIG. 7, but the chuck would be engaged with the assembly 26 at the process stage of FIG. 7, and would be inducing the shown contortion of the assembly which causes the separation along the damage region.
  • the illustrated contortion (shown as bending of the assembly) is exaggerated to emphasize such contortion. In practice, the amount of contortion would be chosen to be large enough to be sufficient to induce separation along the damage region, and yet small enough to avoid undesired detrimental effects to the assembly.
  • FIG. 7 shows gaps 40 forming along edges of the damage region, and shows that the portion 19 of crystalline material 12 between the damage region and the dielectric material 14 is cleaved from a remaining portion 42 of the crystalline material.
  • the gaps are shown initiating from edges of the damage region, in other embodiments the gaps may initiate at other locations along the damage region.
  • the construction 10 is shown at a processing stage subsequent to that of FIG. 7, and specifically after the cleavage along damage region 18 (FIG. 7) has been completed.
  • the construction has been split into two pieces 46 and 48.
  • the piece 48 comprises the portion 42 of crystalline material 12 that had been on an opposing side of the damage region from the portion 19 of the crystalline material.
  • the piece 46 comprises the portion 19 of the crystalline material 12 bonded to a handle comprising the wafer of the semiconductor material 25.
  • the portion 19 may be considered to be a crystalline material structure 50.
  • the pieces 48 and 46 may be separated from one another and subjected to additional processing, as implied by the arrows 45 and 47.
  • the piece 48 may be re- utilized to form another unit 16 which can then be subjected to the processing of FIGS. 1 -8.
  • the piece 46 may be subjected to CMP, if desired, to smooth an upper surface of structure 50, and may be utilized as an SOI construction (with structure 50 being the semiconductor of the SOI, and with dielectric "14, 27" being the insulator of the SOI).
  • FIG. 9 shows an SOI construction 52 comprising the piece 46.
  • the semiconductor material 25 may be cut in subsequent processing (not shown) to thin the amount of material 25 beneath the insulator portion of the SOI, if so desired.
  • the structure 50 at the process stage of FIG. 9 may comprise all of the initial portion 19 that had been present before cleavage along damage region 18 (e.g., all of the portion 19 present at the processing stage of FIG. 6), or may comprise only some of such initial portion 19. For instance, part of the portion 19 may be lost in the processing stages described with reference to FIGS. 6-8; and/or may be lost in subsequent CMP.
  • the processing of FIGS. 6-8 utilizes a curved surface of a chuck to enhance cleavage along the damage region.
  • the chuck- induced cleavage of FIGS. 6-8 may be conducted at any suitable temperature; and in some embodiments may be conducted at a temperature less than the temperatures commonly utilized to achieve cleavage with conventional smart-cut processes.
  • the chuck-induced cleavage may be conducted at room temperature (i.e., about 22°C).
  • room temperature i.e., about 22°C
  • the thermal anneal may be conducted simultaneously with the cleavage, or before the cleavage, or after the cleavage.
  • FIGS. 6-8 An advantage of the processing of FIGS. 6-8 is that such may enable cleavage along a damage region while utilizing a lower dose of hydrogen to initially form the damage region than conventional processes.
  • a low dose of hydrogen is utilized to initially formed the damage region, there may be significant roughness present along a surface of structure 50 (FIG. 8) after the cleavage along the damage region.
  • Such roughness may be comparable to that resulting from conventional smart-cut processes, and may be removed with CMP analogous to that utilized in the conventional smart-cut processes.
  • FIGS. 6-8 Another advantage of the processing of FIGS. 6-8 may be manifested if the dose of hydrogen utilized to form the damage region is comparable to that utilized in conventional smart-cut processes. Specifically, the processing of FIGS. 6-8 may enable the damage region to be cleaved without thermally expanding the damage region (i.e., without the processing stage of FIG. 4).
  • the unit 16 of FIG. 1 may have the damage region 18 formed by the hydrogen implant (i.e., the processing of FIG. 2), and may then not be subjected to thermal processing which expands the damage region (i.e., may not be exposed to a temperature in excess of 300°C) during the interval between the hydrogen implant and the cleavage along the damage region.
  • the omission of the thermal expansion of the damage region may enable the cleavage to be attained while creating less roughness along the surface of structure 50 than would be created by conventional smart cut processes. This may enable structure 50 to be suitable for utilization in SOI with significantly less CMP-smoothing of the surface of structure 50 than is utilized in conventional smart-cut processes, and in some embodiments may enable structure 50 to be utilized in SOI with no CMP-smoothing of the surface of structure 50.
  • FIG. 6 shows the assembly 26 contorted with unit 16 being oriented above handle 24, in other embodiments the assembly may be flipped as shown in FIG. 10.
  • the assembly 26 may be subjected to multiple contortions against one or more chucks to induce desired cleavage along a damage region. For instance, the assembly 26 may be contorted in the orientation of FIG. 6 and then flipped to be contorted in the orientation of FIG. 10, or vice versa.
  • the chuck 30 of FIGS. 6 and 10 is one of many configurations of a chuck having a curved outer surface that may be utilized in some embodiments.
  • the chuck 30 had a concave outer surface.
  • FIG. 11 shows a processing stage analogous to that of FIG. 6, but utilizing a chuck 60 having a curved outer surface 61 with a convex topography.
  • the illustrated degree of curvature of the surface of chuck 60 is exaggerated for purposes of illustration. In practice, the degree of curvature is chosen to be large enough to encourage separation within unit 16 along damage region 18, but small enough to avoid undesired cracking or breakage at other locations within assembly 26.
  • the cleavage induced along a damage region with a curved surface of a chuck may be related to the surface lateral stress ( ⁇ ) of a unit (e.g., the unit 16 of FIG. 1).
  • FIG. 12 shows a cross-sectional side view of a semiconductor wafer 64 with various dimensions that may be utilized as input into an equation for ascertaining surface lateral stress ( ⁇ ) in some embodiments.
  • the surface lateral stress may be characterized by Equation I.
  • Equation I ⁇ 4a 2 -3L 2
  • Equation I "E” is the Young's Modulus (168 GPa for Si), "y” is the total wafer vertical displacement, “t” is the total thickness of the wafer, “L” is the length of the wafer, and “a” is one-fourth of the length of the wafer.
  • E Young's Modulus (168 GPa for Si)
  • y is the total wafer vertical displacement
  • t is the total thickness of the wafer
  • L is the length of the wafer
  • a is one-fourth of the length of the wafer.
  • displacement "y" relates to the amount of contortion induced by a chuck, and may be considered to correspond to, for example, the vertical displacement induced by the curved surface 31 in the embodiment of FIG. 6.
  • FIGS. 13-15 illustrate some example embodiments of electrostatic chucks that may be utilized. Each chuck may have an advantage for some embodiments, and a disadvantage for others.
  • the voltages shown in FIGS. 13-15 are example voltages provided to assist the reader in understanding the operation of the chucks. Other voltages may be utilized in various embodiments.
  • the chuck of FIG. 13 is a D- shaped bi-polar configuration
  • the chuck of FIG. 14 is a pie-shaped multi-polar configuration
  • the chuck of FIG. 15 is a ring-shaped multi-polar configuration.
  • the bi-polar and multi-polar configurations advantageously do not need any "real" ground because they have a "virtual" ground, and thus they may be readily utilized for processes occurring under either vacuum or atmosphere.
  • the bi-polar and multi-polar configurations may also have benefits including low-cost, uniform generation of forces, and reduced particle and metal contaminations.
  • the ring-shaped multi-polar configuration may be particularly attractive for electrostatic force enhanced cleavage along a damage region due to its uniform and uniaxial force, and flexible and programmable scheme.
  • the embodiments described above pertain to fabrication of SOI constructions, the invention includes embodiments directed toward other constructions comprising crystalline materials.
  • Such other constructions may include, for example, Semiconductor-Metal-On-Insulator (SMOI), (which may be utilized, for example, for ultrahigh density vertical devices of three-dimensional DRAM and NAND), and Silicon- On-Polycrystalline Aluminum Nitride (SOP AN), (which may be utilized, for example, for LED fabrications).
  • SMOI Semiconductor-Metal-On-Insulator
  • SOP AN Silicon- On-Polycrystalline Aluminum Nitride
  • Some embodiments include a method of processing a unit comprising crystalline material.
  • a damage region is formed within the crystalline material.
  • a portion of the unit is above the damage region.
  • a chuck is used to bend the unit and thereby induce cleavage along the damage region to form a structure from the portion of the unit above the damage region.
  • Some embodiments include a method of forming a semiconductor-on-insulator construction.
  • a unit is formed to comprise dielectric material over monocrystalline semiconductor material.
  • a damage region is formed within the monocrystalline semiconductor material.
  • a portion of the monocrystalline semiconductor material is between the damage region and the dielectric material.
  • the unit is attached to a handle component through the dielectric material to form an assembly comprising the handle component and the unit.
  • An electrostatic chuck is utilized to contort the assembly and thereby induce cleavage along the damage region and form the semiconductor-on- insulator construction.
  • the semiconductor-on-insulator construction comprises the dielectric material as the insulator, and comprises at least some of said portion of the semiconductor material as the semiconductor.
  • Some embodiments include a method of forming a semiconductor-on-insulator construction.
  • a unit is formed to comprise dielectric material over monocrystalline semiconductor material.
  • a damage region is formed within the monocrystalline semiconductor material.
  • a portion of the monocrystalline semiconductor material is between the damage region and the dielectric material.
  • the unit is attached to a handle component through the dielectric material to form an assembly comprising the handle component and the unit.
  • the assembly is contorted along a curved outer surface of a chuck to thereby induce cleavage along the damage region and form the semiconductor- on-insulator construction.
  • the semiconductor-on-insulator construction comprises the dielectric material as the insulator, and comprises at least some of said portion of the semiconductor material as the semiconductor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Thin Film Transistor (AREA)

Abstract

Some embodiments include methods of processing a unit containing crystalline material. A damage region may be formed within the crystalline material, and a portion of the unit may be above the damage region. A chuck may be used to bend the unit and thereby induce cleavage along the damage region to form a structure from the portion of the unit above the damage region. Some embodiments include methods of forming semiconductor-on-insulator constructions. A unit may be formed to have dielectric material over monocrystalline semiconductor material. A damage region may be formed within the monocrystalline semiconductor material, and a portion of the monocrystalline semiconductor material may be between the damage region and the dielectric material. The unit may be incorporated into an assembly with a handle component, and a chuck may be used to contort the assembly and thereby induce cleavage along the damage region.

Description

DESCRIPTION
METHODS OF PROCESSING UNITS COMPRISING CRYSTALLINE MATERIALS, AND METHODS OF FORMING SEMICONDUCTOR-ON- INSULATOR CONSTRUCTIONS
TECHNICAL FIELD
Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions. BACKGROUND
Smart-cut technology is a process for forming semiconductor-on-insulator (SOI) constructions. An example process sequence that may be utilized in smart-cut technology is described by Bruel (M. Bruel, Electronics Letters, July 6, 1995; Vol. 31, No. 14, pp 1201-1202). The process sequence comprises formation of silicon dioxide over a first monocrystalline silicon wafer, followed by implantation of hydrogen ions into the wafer to form a damage region. The damage region is spaced from the silicon dioxide by an intervening portion of the monocrystalline silicon material of the wafer. Subsequently, the wafer is bonded to a handle component (which can be a second semiconductor wafer) by hydrophilic bonding through the silicon oxide. The damage region is then thermally treated with a two-phase process. The two-phase process comprises first heating the damage region to a temperature of from about 400°C to about 600°C to split the wafer along the damage region (forming an SOI structure having a thin layer of
monocrystalline bonded to the handle portion, and also forming a second structure corresponding to monocrystalline silicon which can be recycled into the process as a starting monocrystalline silicon wafer). The two-phase process then comprises heating the SOI structure to a temperature of greater than or equal to 1000°C to strengthen chemical bonds. Although Bruel states that the first phase of the thermal treatment utilizes a temperature of from about 400°C to about 600°C, it has been determined subsequent to Bruel that the first phase may be conducted utilizing a temperature of from about 200°C to about 600°C; and specifically that co-implants can be utilized to reduce the temperature utilized for such first phase.
Subsequent processing of the SOI structure may comprise chemical-mechanical polishing (CMP) to reduce surface roughness along an outer surface of the thin layer of monocrystalline silicon (i.e., along the surface that had formed during the break along the damage region).
Existing smart-cut processes can be expensive due to the large amount of hydrogen utilized in forming the damage regions. Another problem with existing smart- cut processes can be that the surface formed by breaking the damage region may be very rough, so that extensive CMP is required, which can reduce throughput and increase costs.
For the above-discussed reasons, it would be desirable to develop new smart-cut- type processes which can utilize less hydrogen than existing processes and/or which may have improved surfaces formed along the damage regions to reduce, or possibly even eliminate, subsequent CMP of such surfaces.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1-4 are diagrammatic, cross-sectional views of a portion of a construction at various process stages of an example embodiment process.
FIG. 5 is a diagrammatic, cross-sectional view of the construction of FIG. 4, shown at a different scale than used in FIG. 4; with FIG. 5 showing an entirety of the construction.
FIG. 6 is a diagrammatic, cross-sectional view of the construction of FIG. 5 adjacent a chuck at a process stage of an example embodiment process.
FIGS. 7-9 are diagrammatic, cross-sectional views of a construction analogous to that of FIG. 5, shown at a different scale than in FIGS. 5 and 6, and shown at various process stages of an example embodiment process.
FIGS. 10 and 11 show additional example process stages that may be utilized with the construction of FIG. 5.
FIG. 12 shows a cross-sectional side view of a semiconductor wafer with various dimensions that may be utilized as input into an equation for ascertaining surface lateral stress (σ) in some embodiments.
FIGS. 13-15 are diagrammatic views of example electrostatic chuck
configurations that may be utilized in some example embodiments.
DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS
Some embodiments include new smart-cut-type processing in which a curved surface of a chuck is utilized to contort a wafer after formation of a damage region, and to thereby enhance breakage along the damage region. Such may enable less hydrogen to be utilized in forming the damage region relative to conventional smart-cut processes; and/or may enable a surface of an SOI to be formed with substantially reduced roughness, which may eliminate a CMP step utilized in conventional smart-cut processes, or which may at least reduce the amount of CMP relative to conventional smart-cut processes.
Any suitable chuck may be utilized in the embodiments described herein. In some embodiments, the chuck may be an electrostatic chuck; such as, for example, a Johnsen- Rahbek (J-R)-type chuck.
Example embodiments are described with reference to FIGS. 1-15.
FIGS. 1-9 illustrate an example embodiment smart-cut-type process.
Referring to FIG. 1, a portion of a construction 10 is illustrated. The construction comprises a crystalline material 12 having a dielectric material 14 thereover. In some embodiments, the construction 10 may be considered to correspond to a unit 16 comprising crystalline material. A "unit" comprising crystalline material is any construction comprising crystalline material. The "unit" may comprise the crystalline material alone, or in combination with one or more other materials; and in the shown embodiment of FIG. 1 the "unit" comprises the crystalline material in combination with the dielectric material 14.
In some embodiments, the crystalline material 12 may comprise, consist essentially of, or consist of a semiconductor material; and may, for example, comprise, consist essentially of, or consist of monocrystalline silicon. In some embodiments, the monocrystalline silicon may be configured as a wafer of appropriate composition and dimension to be suitable for integrated circuit fabrication.
The dielectric material 14 may comprise, consist essentially of, or consist of silicon dioxide in some embodiments. For instance, in some embodiments, the crystalline material 12 may comprise monocrystalline silicon, and the dielectric material 14 may comprise a region of silicon dioxide thermally grown across a surface of the
monocrystalline silicon.
Referring to FIG. 2, a damage region 18 (diagrammatically illustrated with a dashed line) is formed within the crystalline material 12. The damage region may be formed with any suitable processing. In the shown embodiment, hydrogen 20 is implanted through the dielectric material 14 to form the damage region (with the implant being represented by the arrows 21). The hydrogen may be in any suitable form, and in some embodiments may comprise hydrogen ions. The implanted hydrogen may be provided at any suitable dosage. In some embodiments, the implanted hydrogen may be provided at a dosage less than the conventional dosage utilized for forming a damage region with hydrogen in smart-cut processing (with a conventional dosage typically
1 7 9
being about 1x10 particles/cm ; with the term "particles" referring to the species of hydrogen present in the implant, such as hydrogen ions). In some embodiments, the implanted hydrogen may be provided at a dosage less than one-half of the conventional dosage, such as, for example, a dosage of from about one-quarter to about one-half of the conventional dosage. For instance, the hydrogen may be provided at a dosage of from about 2xl016 particles/cm2 to about 5xl016 particles/cm2. Although hydrogen is described in the specific example embodiment described above and in other example embodiments in this disclosure; in some embodiments, helium and/or other ions may be substituted for hydrogen, or utilized in addition to hydrogen, to form a damage region.
The utilization of a low dose of hydrogen may enable example embodiment processes of the present invention to be performed at reduced costs relative to
conventional smart-cut type processes. Further, the utilization of a lower dosage of hydrogen may increase throughput. For instance, it may take about 30 minutes to implant a conventional dose of hydrogen; and embodiments that utilize from about one-quarter to about one-half of the conventional dosage may be accomplished in from about from about one-quarter to about one-half of the conventional time.
Although it may be advantageous to utilize a low dose of hydrogen in some embodiments, in other embodiments the dosage of hydrogen may be about the same as
1 7 that utilized in conventional processes, and may be, for example, at least about 1x10 particles/cm2. If the dose of hydrogen utilized to form the damage region is about the same as that utilized in conventional processes, the embodiments may not save hydrogen-usage costs as compared to conventional processes. However, the
embodiments may still have advantages relative to conventional smart-cut processes (such as, for example, reducing subsequent CMP), as discussed below.
The damage region 18 is spaced from the dielectric material 14, and accordingly a portion 19 of crystalline material 12 is between the dielectric material and the damage region.
Referring to FIG. 3, the unit 16 is shown to be bonded to a handle component 24 to form an assembly 26. The illustrated handle component comprises a semiconductor wafer 25 and a dielectric material 27 adjacent semiconductor material of the wafer. In some embodiments, the semiconductor wafer 25 may comprise, consist essentially of, or consist of monocrystalline silicon, and the dielectric material 27 may comprise, consist essentially of, or consist of silicon dioxide. The handle component 24 may be bonded to the unit 16 by hydrophilic bonding of the dielectric material 27 of the handle component to the dielectric material 14 of the unit 16. Although the dielectric materials 14 and 27 are shown to be separate from one another in the assembly 26, in some embodiments the dielectric materials 14 and 27 may be the same composition as one another and may merge to form a single dielectric material between the crystalline material 12 and the semiconductor material 25. Also, although both the handle component 24 and the unit 16 are shown to initially comprise dielectric materials, in other embodiments only one of the handle component and the unit 16 may initially have the dielectric material and may be bonded to the other of the handle component and the unit through such dielectric material.
Referring to FIG. 4, the damage region 18 is thermally treated to expand such damage region. Such thermal treatment may comprise similar conditions as conventional thermal treatments of a damage region during smart-cut processing and may, for example, comprise maintaining the damage region at a temperature of from about 200°C to about 600°C for a duration of about 30 minutes. The thermal processing of FIG. 4 may be optional in some embodiments. For instance, it may be advantageous to utilize the thermal processing of FIG. 4 when relatively low doses of hydrogen are initially implanted, and it may be unnecessary to utilize such thermal processing when conventional doses of hydrogen are implanted.
Referring to FIG. 5, the construction 10 of FIG. 4 is shown inverted relative to FIG. 4, and is shown at a different scale than FIG. 4. Specifically, the scale utilized in FIG. 5 enables an entire width of the assembly 26 to the illustrated. The dielectric material which joins the handle component 24 to the unit 16 is shown as a single dielectric material "14, 27"; rather than being shown as two separate dielectric materials, in order to simplify the drawing.
Referring to FIG. 6, the assembly is provided adjacent a chuck 30. The chuck comprises a curved outer surface 31 (specifically, a curved outer surface with a concave topography in the embodiment of FIG. 6), and the assembly 26 is directed toward such curved surface (as indicated by arrows 32) to contort the assembly. In the shown embodiment, the contortion comprises bending the assembly along the curved surface 30, but in other embodiments other contortions of the assembly may be accomplished with other embodiments of chucks.
The chuck 30 may comprise any suitable chuck, and in some embodiments may comprise an electrostatic chuck. If the chuck 30 is an electrostatic chuck, it may be advantageous for the chuck to be a Johnsen-Rahbek-type electrostatic chuck for reasons analogous to the advantages discussed in an article by Qin and McTeer (S. Qin and A. McTeer, "Wafer dependence of Johnsen-Rahbek type electrostatic chuck for
semiconductor processes," Journal of Applied Physics 102, 064901-1 (2007)). Example Johnsen-Rahbek-type electrostatic chucks are described below with reference to FIGS. 13-15.
The assembly 26 is engaged by the surface 31 to contort the assembly. The illustrated degree of curvature of the surface of chuck 30 is exaggerated for purposes of illustration. In practice, the degree of curvature is chosen to be large enough to encourage separation within unit 16 along damage region 18, but small enough to avoid undesired cracking or breakage at other locations within assembly 26.
FIG. 7 shows assembly 26 at a process stage in which the curvature along the surface of the chuck has begun to induce separation along the damage region 18. The view of FIG. 7 is at a different scale than the views of FIGS. 5 and 6 to enable the separation along the damage region to be clearly illustrated. Also, the assembly 26 is shown in isolation from the chuck in FIG. 7, but the chuck would be engaged with the assembly 26 at the process stage of FIG. 7, and would be inducing the shown contortion of the assembly which causes the separation along the damage region. The illustrated contortion (shown as bending of the assembly) is exaggerated to emphasize such contortion. In practice, the amount of contortion would be chosen to be large enough to be sufficient to induce separation along the damage region, and yet small enough to avoid undesired detrimental effects to the assembly.
FIG. 7 shows gaps 40 forming along edges of the damage region, and shows that the portion 19 of crystalline material 12 between the damage region and the dielectric material 14 is cleaved from a remaining portion 42 of the crystalline material. Although the gaps are shown initiating from edges of the damage region, in other embodiments the gaps may initiate at other locations along the damage region.
Referring to FIG. 8, the construction 10 is shown at a processing stage subsequent to that of FIG. 7, and specifically after the cleavage along damage region 18 (FIG. 7) has been completed. The construction has been split into two pieces 46 and 48. The piece 48 comprises the portion 42 of crystalline material 12 that had been on an opposing side of the damage region from the portion 19 of the crystalline material. The piece 46 comprises the portion 19 of the crystalline material 12 bonded to a handle comprising the wafer of the semiconductor material 25. The portion 19 may be considered to be a crystalline material structure 50.
The pieces 48 and 46 may be separated from one another and subjected to additional processing, as implied by the arrows 45 and 47. The piece 48 may be re- utilized to form another unit 16 which can then be subjected to the processing of FIGS. 1 -8.
The piece 46 may be subjected to CMP, if desired, to smooth an upper surface of structure 50, and may be utilized as an SOI construction (with structure 50 being the semiconductor of the SOI, and with dielectric "14, 27" being the insulator of the SOI). FIG. 9 shows an SOI construction 52 comprising the piece 46. The semiconductor material 25 may be cut in subsequent processing (not shown) to thin the amount of material 25 beneath the insulator portion of the SOI, if so desired.
The structure 50 at the process stage of FIG. 9 may comprise all of the initial portion 19 that had been present before cleavage along damage region 18 (e.g., all of the portion 19 present at the processing stage of FIG. 6), or may comprise only some of such initial portion 19. For instance, part of the portion 19 may be lost in the processing stages described with reference to FIGS. 6-8; and/or may be lost in subsequent CMP.
The processing of FIGS. 6-8 utilizes a curved surface of a chuck to enhance cleavage along the damage region. The chuck- induced cleavage of FIGS. 6-8 may be conducted at any suitable temperature; and in some embodiments may be conducted at a temperature less than the temperatures commonly utilized to achieve cleavage with conventional smart-cut processes. For instance, in some embodiments the chuck-induced cleavage may be conducted at room temperature (i.e., about 22°C). Even though the cleavage can be conducted at room temperature, there may be embodiments in which a thermal anneal is still desired (such as, for example, for dopant activation, for strengthening chemical bonds, etc.). In such embodiments, the thermal anneal may be conducted simultaneously with the cleavage, or before the cleavage, or after the cleavage.
An advantage of the processing of FIGS. 6-8 is that such may enable cleavage along a damage region while utilizing a lower dose of hydrogen to initially form the damage region than conventional processes. However, when a low dose of hydrogen is utilized to initially formed the damage region, there may be significant roughness present along a surface of structure 50 (FIG. 8) after the cleavage along the damage region. Such roughness may be comparable to that resulting from conventional smart-cut processes, and may be removed with CMP analogous to that utilized in the conventional smart-cut processes.
Another advantage of the processing of FIGS. 6-8 may be manifested if the dose of hydrogen utilized to form the damage region is comparable to that utilized in conventional smart-cut processes. Specifically, the processing of FIGS. 6-8 may enable the damage region to be cleaved without thermally expanding the damage region (i.e., without the processing stage of FIG. 4). Thus, the unit 16 of FIG. 1 may have the damage region 18 formed by the hydrogen implant (i.e., the processing of FIG. 2), and may then not be subjected to thermal processing which expands the damage region (i.e., may not be exposed to a temperature in excess of 300°C) during the interval between the hydrogen implant and the cleavage along the damage region. The omission of the thermal expansion of the damage region may enable the cleavage to be attained while creating less roughness along the surface of structure 50 than would be created by conventional smart cut processes. This may enable structure 50 to be suitable for utilization in SOI with significantly less CMP-smoothing of the surface of structure 50 than is utilized in conventional smart-cut processes, and in some embodiments may enable structure 50 to be utilized in SOI with no CMP-smoothing of the surface of structure 50.
Although the embodiment of FIG. 6 shows the assembly 26 contorted with unit 16 being oriented above handle 24, in other embodiments the assembly may be flipped as shown in FIG. 10.
In some embodiments, the assembly 26 may be subjected to multiple contortions against one or more chucks to induce desired cleavage along a damage region. For instance, the assembly 26 may be contorted in the orientation of FIG. 6 and then flipped to be contorted in the orientation of FIG. 10, or vice versa.
The chuck 30 of FIGS. 6 and 10 is one of many configurations of a chuck having a curved outer surface that may be utilized in some embodiments. The chuck 30 had a concave outer surface. FIG. 11 shows a processing stage analogous to that of FIG. 6, but utilizing a chuck 60 having a curved outer surface 61 with a convex topography. The illustrated degree of curvature of the surface of chuck 60 is exaggerated for purposes of illustration. In practice, the degree of curvature is chosen to be large enough to encourage separation within unit 16 along damage region 18, but small enough to avoid undesired cracking or breakage at other locations within assembly 26.
The cleavage induced along a damage region with a curved surface of a chuck may be related to the surface lateral stress (σ) of a unit (e.g., the unit 16 of FIG. 1). FIG. 12 shows a cross-sectional side view of a semiconductor wafer 64 with various dimensions that may be utilized as input into an equation for ascertaining surface lateral stress (σ) in some embodiments. Specifically, the surface lateral stress may be characterized by Equation I.
„ , . T 12Eyt
Equation I σ = 4a2-3L2
In Equation I, "E" is the Young's Modulus (168 GPa for Si), "y" is the total wafer vertical displacement, "t" is the total thickness of the wafer, "L" is the length of the wafer, and "a" is one-fourth of the length of the wafer. The wafer vertical
displacement "y" relates to the amount of contortion induced by a chuck, and may be considered to correspond to, for example, the vertical displacement induced by the curved surface 31 in the embodiment of FIG. 6.
As discussed previously, the chucks utilized in various embodiments described herein may be electrostatic chucks. FIGS. 13-15 illustrate some example embodiments of electrostatic chucks that may be utilized. Each chuck may have an advantage for some embodiments, and a disadvantage for others. The voltages shown in FIGS. 13-15 are example voltages provided to assist the reader in understanding the operation of the chucks. Other voltages may be utilized in various embodiments.
The chuck of FIG. 13 is a D- shaped bi-polar configuration, the chuck of FIG. 14 is a pie-shaped multi-polar configuration, and the chuck of FIG. 15 is a ring-shaped multi-polar configuration. The bi-polar and multi-polar configurations advantageously do not need any "real" ground because they have a "virtual" ground, and thus they may be readily utilized for processes occurring under either vacuum or atmosphere. The bi-polar and multi-polar configurations may also have benefits including low-cost, uniform generation of forces, and reduced particle and metal contaminations.
The ring-shaped multi-polar configuration may be particularly attractive for electrostatic force enhanced cleavage along a damage region due to its uniform and uniaxial force, and flexible and programmable scheme. Although the embodiments described above pertain to fabrication of SOI constructions, the invention includes embodiments directed toward other constructions comprising crystalline materials. Such other constructions may include, for example, Semiconductor-Metal-On-Insulator (SMOI), (which may be utilized, for example, for ultrahigh density vertical devices of three-dimensional DRAM and NAND), and Silicon- On-Polycrystalline Aluminum Nitride (SOP AN), (which may be utilized, for example, for LED fabrications).
The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.
The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.
When a structure is referred to above as being "on" or "against" another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being "directly on" or "directly against" another structure, there are no intervening structures present. When a structure is referred to as being "connected" or "coupled" to another structure, it can be directly connected or coupled to the other structure, or intervening structures may be present. In contrast, when a structure is referred to as being "directly connected" or "directly coupled" to another structure, there are no intervening structures present.
Some embodiments include a method of processing a unit comprising crystalline material. A damage region is formed within the crystalline material. A portion of the unit is above the damage region. A chuck is used to bend the unit and thereby induce cleavage along the damage region to form a structure from the portion of the unit above the damage region.
Some embodiments include a method of forming a semiconductor-on-insulator construction. A unit is formed to comprise dielectric material over monocrystalline semiconductor material. A damage region is formed within the monocrystalline semiconductor material. A portion of the monocrystalline semiconductor material is between the damage region and the dielectric material. The unit is attached to a handle component through the dielectric material to form an assembly comprising the handle component and the unit. An electrostatic chuck is utilized to contort the assembly and thereby induce cleavage along the damage region and form the semiconductor-on- insulator construction. The semiconductor-on-insulator construction comprises the dielectric material as the insulator, and comprises at least some of said portion of the semiconductor material as the semiconductor.
Some embodiments include a method of forming a semiconductor-on-insulator construction. A unit is formed to comprise dielectric material over monocrystalline semiconductor material. A damage region is formed within the monocrystalline semiconductor material. A portion of the monocrystalline semiconductor material is between the damage region and the dielectric material. The unit is attached to a handle component through the dielectric material to form an assembly comprising the handle component and the unit. The assembly is contorted along a curved outer surface of a chuck to thereby induce cleavage along the damage region and form the semiconductor- on-insulator construction. The semiconductor-on-insulator construction comprises the dielectric material as the insulator, and comprises at least some of said portion of the semiconductor material as the semiconductor.

Claims

CLAIMS The invention claimed is:
1. A method of processing a unit comprising crystalline material, comprising:
forming a damage region within the crystalline material, a portion of the unit being above the damage region; and
utilizing a chuck to bend the unit and thereby induce cleavage along the damage region to form a structure from the portion of the unit above the damage region.
2. The method of claim 1 wherein the chuck is an electrostatic chuck.
3. The method of claim 2 wherein the electrostatic chuck is a Johnsen-
Rahbek type chuck.
4. The method of claim 2 wherein the electrostatic chuck has a convex outer topography along a surface that engages the unit.
5. The method of claim 2 wherein the electrostatic chuck has a concave outer topography along a surface that engages the unit.
6. The method of claim 1 wherein the crystalline material comprises semiconductor material.
7. The method of claim 1 wherein the crystalline material comprises monocrystalline silicon.
8. The method of claim 7 wherein the damage region is induced with hydrogen and/or helium.
9. The method of claim 1 wherein the crystalline material comprises semiconductor material, and wherein the unit comprises a dielectric material over the semiconductor material; and further comprising:
bonding the dielectric material of the unit to a handle component after forming the damage region; and
wherein the structure is supported by the handle component after the cleavage.
10. The method of claim 9 wherein the crystalline semiconductor material is monocrystalline silicon and wherein the dielectric material comprises silicon dioxide.
11. The method of claim 10 wherein the handle component comprises a monocrystalline silicon wafer.
12. The method of claim 9 further comprising expanding the damage region with a thermal anneal after bonding the dielectric material of the unit to the handle component.
13. A method of forming a semiconductor-on-insulator construction, comprising:
forming a unit comprising dielectric material over monocrystalline semiconductor material;
forming a damage region within the monocrystalline semiconductor material, a portion of the monocrystalline semiconductor material being between the damage region and the dielectric material;
attaching the unit to a handle component through the dielectric material to form an assembly comprising the handle component and the unit; and
utilizing an electrostatic chuck to contort the assembly and thereby induce cleavage along the damage region and form the semiconductor-on-insulator construction; the semiconductor-on-insulator construction comprising the dielectric material as the insulator, and comprising at least some of said portion of the semiconductor material as the semiconductor.
14. The method of claim 13 wherein the electrostatic chuck has a curved outer topography along a surface that engages the assembly.
15. The method of claim 13 wherein the forming the damage region comprises implanting hydrogen into the monocrystalline semiconductor material.
16. The method of claim 15 wherein the hydrogen is implanted at a dose of from about 2xl016 particles/cm2 to about 5xl016 particles/cm2.
17. The method of claim 16 further comprising expanding the damage region with a thermal anneal after attaching the unit to the handle component and prior to inducing the cleavage.
18. The method of claim 15 wherein the hydrogen is implanted at a dose of at least about lxl 017 particles/cm2.
19. The method of claim 18 wherein the unit is not exposed to a temperature in excess of 300°C during an interval between the hydrogen implant and the cleavage.
20. A method of forming a semiconductor-on-insulator construction, comprising:
forming a unit comprising dielectric material over monocrystalline semiconductor material;
forming a damage region within the monocrystalline semiconductor material, a portion of the monocrystalline semiconductor material being between the damage region and the dielectric material;
attaching the unit to a handle component through the dielectric material to form an assembly comprising the handle component and the unit; and
contorting the assembly along a curved outer surface of a chuck to thereby induce cleavage along the damage region and form the semiconductor-on- insulator construction; the semiconductor-on-insulator construction comprising the dielectric material as the insulator, and comprising at least some of said portion of the semiconductor material as the semiconductor.
21. The method of claim 20 wherein the contorting comprises engaging the assembly along the curved outer surface while the assembly is in a first orientation relative to the curved outer surface, and then flipping the assembly and engaging the assembly along the curved outer surface while the assembly in a second orientation relative to the curved outer surface, with the second orientation being opposite to the first orientation.
22. The method of claim 20 wherein the chuck is an electrostatic chuck.
23. The method of claim 20 wherein the outer surface is comprised by a convex outer topography of the chuck.
24. The method of claim 20 wherein the outer surface is comprised by a concave outer topography of the chuck.
PCT/US2012/054235 2011-10-06 2012-09-07 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions WO2013052236A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
KR1020147008912A KR101602711B1 (en) 2011-10-06 2012-09-07 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions
CN201280048429.7A CN103858232A (en) 2011-10-06 2012-09-07 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions
EP12838893.1A EP2764551A4 (en) 2011-10-06 2012-09-07 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions
SG11201400657TA SG11201400657TA (en) 2011-10-06 2012-09-07 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions
JP2014534573A JP2014532310A (en) 2011-10-06 2012-09-07 Method for processing unit containing crystalline material and method for forming semiconductor on insulator structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/267,522 2011-10-06
US13/267,522 US8524572B2 (en) 2011-10-06 2011-10-06 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions

Publications (1)

Publication Number Publication Date
WO2013052236A1 true WO2013052236A1 (en) 2013-04-11

Family

ID=48042348

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2012/054235 WO2013052236A1 (en) 2011-10-06 2012-09-07 Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on insulator constructions

Country Status (8)

Country Link
US (1) US8524572B2 (en)
EP (1) EP2764551A4 (en)
JP (1) JP2014532310A (en)
KR (1) KR101602711B1 (en)
CN (1) CN103858232A (en)
SG (1) SG11201400657TA (en)
TW (1) TWI475609B (en)
WO (1) WO2013052236A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8524572B2 (en) 2011-10-06 2013-09-03 Micron Technology, Inc. Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI730053B (en) * 2016-02-16 2021-06-11 瑞士商G射線瑞士公司 Structures, systems and methods for electrical charge transport across bonded interfaces

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060205180A1 (en) * 2005-02-28 2006-09-14 Silicon Genesis Corporation Applications and equipment of substrate stiffness method and resulting devices for layer transfer processes on quartz or glass
US20060292822A1 (en) * 2005-06-27 2006-12-28 Ya-Hong Xie Method for producing dislocation-free strained crystalline films
US20070141740A1 (en) * 2005-04-15 2007-06-21 Theodore Nirmal D Method for damage avoidance in transferring an ultra-thin layer of crystalline material with high crystalline quality
JP2009283922A (en) * 2008-04-24 2009-12-03 Semiconductor Energy Lab Co Ltd Method for manufacturing semiconductor substrate
US7871849B2 (en) * 2007-11-30 2011-01-18 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing photoelectric conversion device

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2767604B1 (en) * 1997-08-19 2000-12-01 Commissariat Energie Atomique TREATMENT PROCESS FOR MOLECULAR GLUING AND TAKING OFF TWO STRUCTURES
EP0989593A3 (en) * 1998-09-25 2002-01-02 Canon Kabushiki Kaisha Substrate separating apparatus and method, and substrate manufacturing method
FR2797347B1 (en) * 1999-08-04 2001-11-23 Commissariat Energie Atomique METHOD FOR TRANSFERRING A THIN FILM HAVING A SURFRAGILILIZATION STEP
JP3580227B2 (en) * 2000-06-21 2004-10-20 三菱住友シリコン株式会社 Composite substrate separation method and separation device
US6865065B1 (en) * 2002-01-22 2005-03-08 Advanced Ion Beam Technology, Inc. Semiconductor processing chamber substrate holder method and structure
JP4039891B2 (en) * 2002-06-12 2008-01-30 シャープ株式会社 Manufacturing method of SOI substrate
KR100510511B1 (en) * 2002-12-28 2005-08-26 삼성전자주식회사 Delay control circuit having a small number of fuse box and simple circuits
FR2850390B1 (en) 2003-01-24 2006-07-14 Soitec Silicon On Insulator METHOD FOR REMOVING A PERIPHERAL GLUE ZONE WHEN MANUFACTURING A COMPOSITE SUBSTRATE
FR2860178B1 (en) * 2003-09-30 2005-11-04 Commissariat Energie Atomique METHOD OF SEPARATING GLUE PLATES BETWEEN THEM TO CONSTITUTE A STACKED STRUCTURE.
JP2007220782A (en) * 2006-02-15 2007-08-30 Shin Etsu Chem Co Ltd Soi substrate, and method of manufacturing soi substrate
EP2002484A4 (en) 2006-04-05 2016-06-08 Silicon Genesis Corp Method and structure for fabricating solar cells using a layer transfer process
US8293619B2 (en) 2008-08-28 2012-10-23 Silicon Genesis Corporation Layer transfer of films utilizing controlled propagation
US7811900B2 (en) 2006-09-08 2010-10-12 Silicon Genesis Corporation Method and structure for fabricating solar cells using a thick layer transfer process
US9362439B2 (en) 2008-05-07 2016-06-07 Silicon Genesis Corporation Layer transfer of films utilizing controlled shear region
US20080188011A1 (en) * 2007-01-26 2008-08-07 Silicon Genesis Corporation Apparatus and method of temperature conrol during cleaving processes of thick film materials
TWI475594B (en) * 2008-05-19 2015-03-01 Entegris Inc Electrostatic chuck
JP5496598B2 (en) * 2008-10-31 2014-05-21 信越化学工業株式会社 Manufacturing method of silicon thin film transfer insulating wafer
JP2011014673A (en) * 2009-07-01 2011-01-20 Panasonic Corp Soi substrate and method of manufacturing the same, and method of manufacturing solid-state image pickup device with soi substrate
CN101698467B (en) 2009-10-21 2012-10-24 东南大学 Scribing method for MEMS wafer level packaging
US8524572B2 (en) 2011-10-06 2013-09-03 Micron Technology, Inc. Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060205180A1 (en) * 2005-02-28 2006-09-14 Silicon Genesis Corporation Applications and equipment of substrate stiffness method and resulting devices for layer transfer processes on quartz or glass
US20070141740A1 (en) * 2005-04-15 2007-06-21 Theodore Nirmal D Method for damage avoidance in transferring an ultra-thin layer of crystalline material with high crystalline quality
US20060292822A1 (en) * 2005-06-27 2006-12-28 Ya-Hong Xie Method for producing dislocation-free strained crystalline films
US7871849B2 (en) * 2007-11-30 2011-01-18 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing photoelectric conversion device
JP2009283922A (en) * 2008-04-24 2009-12-03 Semiconductor Energy Lab Co Ltd Method for manufacturing semiconductor substrate

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP2764551A4 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8524572B2 (en) 2011-10-06 2013-09-03 Micron Technology, Inc. Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions

Also Published As

Publication number Publication date
US8524572B2 (en) 2013-09-03
US20130089966A1 (en) 2013-04-11
CN103858232A (en) 2014-06-11
EP2764551A1 (en) 2014-08-13
KR101602711B1 (en) 2016-03-11
KR20140068147A (en) 2014-06-05
SG11201400657TA (en) 2014-06-27
TW201322321A (en) 2013-06-01
EP2764551A4 (en) 2015-03-04
TWI475609B (en) 2015-03-01
JP2014532310A (en) 2014-12-04

Similar Documents

Publication Publication Date Title
US11978800B2 (en) Strained semiconductor using elastic edge relaxation of a stressor combined with buried insulating layer
US7456080B2 (en) Semiconductor on glass insulator made using improved ion implantation process
US7262112B2 (en) Method for producing dislocation-free strained crystalline films
US20120049280A1 (en) Strained Semiconductor Using Elastic Edge Relaxation Of A Stressor Combined With Buried Insulating Layer
US9576798B2 (en) Method for fabricating semiconductor layers including transistor channels having different strain states, and related semiconductor layers
US20120018855A1 (en) Method of producing a heterostructure with local adaptation of the thermal expansion coefficient
CN109155278B (en) Method of manufacturing strained semiconductor-on-insulator substrate
US6326285B1 (en) Simultaneous multiple silicon on insulator (SOI) wafer production
US11587824B2 (en) Method for manufacturing semiconductor structure
KR20120117843A (en) Method for the preparation of a multi-layered crystalline structure
US8524572B2 (en) Methods of processing units comprising crystalline materials, and methods of forming semiconductor-on-insulator constructions
JP2019501524A (en) Semiconductor substrate on insulator
US20150243548A1 (en) Control of FET Back-Channel Interface Characteristics
US20240030061A1 (en) Donor substrate for the transfer of a thin layer and associated transfer method

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12838893

Country of ref document: EP

Kind code of ref document: A1

REEP Request for entry into the european phase

Ref document number: 2012838893

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2012838893

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 2014534573

Country of ref document: JP

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 20147008912

Country of ref document: KR

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE