WO2010088140A3 - Method and apparatus for performing rlc modeling and extraction for three-dimensional integrated circuit (3d-ic) designs - Google Patents
Method and apparatus for performing rlc modeling and extraction for three-dimensional integrated circuit (3d-ic) designs Download PDFInfo
- Publication number
- WO2010088140A3 WO2010088140A3 PCT/US2010/021714 US2010021714W WO2010088140A3 WO 2010088140 A3 WO2010088140 A3 WO 2010088140A3 US 2010021714 W US2010021714 W US 2010021714W WO 2010088140 A3 WO2010088140 A3 WO 2010088140A3
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- die
- extraction
- rlc
- integrated circuit
- description
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/36—Circuit design at the analogue level
- G06F30/367—Design verification, e.g. using simulation, simulation program with integrated circuit emphasis [SPICE], direct methods or relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
- G06F30/398—Design verification or optimisation, e.g. using design rule check [DRC], layout versus schematics [LVS] or finite element methods [FEM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/16146—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a via connection in the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06572—Auxiliary carrier between devices, the carrier having an electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0652—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0655—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15192—Resurf arrangement of the internal vias
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Theoretical Computer Science (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- Evolutionary Computation (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
One embodiment of the present invention provides a system that performs an RLC extraction for a three-dimensional integrated circuit (3D-IC) die. During operation, the system receives a 3D-IC die description. The system then transforms the 3D-IC die description into a set of 2D-IC die descriptions, wherein the transform maintains equivalency between the set of 2D-IC die descriptions and the 3D-IC die description. Next, for each 2D-IC die description in the set of 2D-IC die descriptions, the system performs an electrical property extraction using a 2D-IC extraction tool to obtain a 2D-IC RLC netlist file. The system then combines the set of 2D-IC RLC netlist files for the set of 2D-IC die descriptions to form an RLC netlist file for the 3D-IC die description.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP10736257.6A EP2392026B1 (en) | 2009-01-30 | 2010-01-22 | Method and apparatus for performing rlc modeling and extraction for three-dimensional integrated circuit (3d-ic) designs |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/363,485 | 2009-01-30 | ||
US12/363,485 US8146032B2 (en) | 2009-01-30 | 2009-01-30 | Method and apparatus for performing RLC modeling and extraction for three-dimensional integrated circuit (3D-IC) designs |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2010088140A2 WO2010088140A2 (en) | 2010-08-05 |
WO2010088140A3 true WO2010088140A3 (en) | 2010-10-28 |
Family
ID=42396294
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2010/021714 WO2010088140A2 (en) | 2009-01-30 | 2010-01-22 | Method and apparatus for performing rlc modeling and extraction for three-dimensional integrated circuit (3d-ic) designs |
Country Status (5)
Country | Link |
---|---|
US (1) | US8146032B2 (en) |
EP (1) | EP2392026B1 (en) |
CN (1) | CN101794327B (en) |
TW (1) | TWI497327B (en) |
WO (1) | WO2010088140A2 (en) |
Families Citing this family (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8479134B2 (en) * | 2009-12-23 | 2013-07-02 | Cadence Design Systems, Inc. | Method and system for specifying system level constraints in a cross-fabric design environment |
US8527929B2 (en) | 2009-12-23 | 2013-09-03 | Cadence Design Systems, Inc. | Method and system for optimally connecting interfaces across multiple fabrics |
US8674510B2 (en) * | 2010-07-29 | 2014-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Three-dimensional integrated circuit structure having improved power and thermal management |
US8560982B2 (en) * | 2011-06-27 | 2013-10-15 | Xilinx, Inc. | Integrated circuit design using through silicon vias |
US8856710B2 (en) * | 2011-06-29 | 2014-10-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Tool and method for modeling interposer RC couplings |
US8959009B1 (en) * | 2011-06-29 | 2015-02-17 | Keysight Technologies, Inc. | Modeling dielectric coating of conductor |
US8610247B2 (en) * | 2011-12-30 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for a transformer with magnetic features |
US8607179B2 (en) | 2011-11-25 | 2013-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | RC extraction methodology for floating silicon substrate with TSV |
US8707245B2 (en) | 2012-02-27 | 2014-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device design method, system and computer-readable medium |
US9633149B2 (en) | 2012-03-14 | 2017-04-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for modeling through silicon via |
CN102663175B (en) * | 2012-03-27 | 2013-11-06 | 苏州芯禾电子科技有限公司 | System and method for constructing three-dimensional model of radio-frequency passive device |
KR102004852B1 (en) | 2012-11-15 | 2019-07-29 | 삼성전자 주식회사 | System for designing semiconductor package using computing system and method for the same, device for fabricating semiconductor package comprising the system, semiconductor package designed by the method |
US8984463B2 (en) | 2012-11-28 | 2015-03-17 | Qualcomm Incorporated | Data transfer across power domains |
US9064077B2 (en) * | 2012-11-28 | 2015-06-23 | Qualcomm Incorporated | 3D floorplanning using 2D and 3D blocks |
US9536840B2 (en) | 2013-02-12 | 2017-01-03 | Qualcomm Incorporated | Three-dimensional (3-D) integrated circuits (3DICS) with graphene shield, and related components and methods |
US9041448B2 (en) | 2013-03-05 | 2015-05-26 | Qualcomm Incorporated | Flip-flops in a monolithic three-dimensional (3D) integrated circuit (IC) (3DIC) and related methods |
US9177890B2 (en) | 2013-03-07 | 2015-11-03 | Qualcomm Incorporated | Monolithic three dimensional integration of semiconductor integrated circuits |
US9171608B2 (en) | 2013-03-15 | 2015-10-27 | Qualcomm Incorporated | Three-dimensional (3D) memory cell separation among 3D integrated circuit (IC) tiers, and related 3D integrated circuits (3DICS), 3DIC processor cores, and methods |
US9158881B2 (en) * | 2013-08-21 | 2015-10-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interposer defect coverage metric and method to maximize the same |
US8910101B1 (en) | 2013-10-11 | 2014-12-09 | Taiwan Semiconductor Manfacturing Co., Ltd. | Systems and methods for determining effective capacitance to facilitate a timing analysis |
US9330215B2 (en) * | 2014-03-19 | 2016-05-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and system for verifying the design of an integrated circuit having multiple tiers |
US9104835B2 (en) | 2013-10-11 | 2015-08-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Systems and methods for determining effective capacitance to facilitate a timing analysis |
US9038010B2 (en) * | 2013-10-21 | 2015-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | DRC format for stacked CMOS design |
US9805156B2 (en) * | 2013-12-27 | 2017-10-31 | Mentor Graphics Corporation | Selective parasitic extraction |
US9343369B2 (en) * | 2014-05-19 | 2016-05-17 | Qualcomm Incorporated | Three dimensional (3D) integrated circuits (ICs) (3DICs) and related systems |
US9230050B1 (en) | 2014-09-11 | 2016-01-05 | The United States Of America, As Represented By The Secretary Of The Air Force | System and method for identifying electrical properties of integrate circuits |
CN105632942A (en) * | 2014-10-31 | 2016-06-01 | 北京自动化控制设备研究所 | Three-dimensional packaging method of navigation computer chip |
US10031989B2 (en) | 2014-11-18 | 2018-07-24 | Globalfoundries Inc. | Integrated circuit performance modeling using a connectivity-based condensed resistance model for a conductive structure in an integrated circuit |
US9904751B2 (en) * | 2015-01-12 | 2018-02-27 | Mediatek Inc. | Computer-implemented method of designing a modularized stacked integrated circuit |
TWI559161B (en) | 2015-07-24 | 2016-11-21 | 財團法人工業技術研究院 | Method for modeling power distribution network and power distribution network (pdn) model analysing method and device |
KR102493462B1 (en) | 2016-02-11 | 2023-01-30 | 삼성전자 주식회사 | Apparatus for stacking semiconductor chips |
US10678985B2 (en) | 2016-08-31 | 2020-06-09 | Arm Limited | Method for generating three-dimensional integrated circuit design |
US10776559B2 (en) * | 2017-03-30 | 2020-09-15 | I-Shou University | Defect detection method for multilayer daisy chain structure and system using the same |
US10783296B1 (en) | 2018-06-08 | 2020-09-22 | Diakopto, Inc. | Matched net and device analysis based on parasitics |
US10762259B1 (en) | 2018-06-08 | 2020-09-01 | Diakopto, Inc. | Circuit design/layout assistance based on sensitivities to parasitics |
US10860768B1 (en) * | 2018-09-29 | 2020-12-08 | Mentor Graphics Corporation | Through silicon vias to interconnect electrical parasitic extraction |
US11144688B1 (en) | 2018-12-17 | 2021-10-12 | Diakopto, Inc. | Virtual repeater insertion |
US11804479B2 (en) * | 2019-09-27 | 2023-10-31 | Advanced Micro Devices, Inc. | Scheme for enabling die reuse in 3D stacked products |
US20220147678A1 (en) * | 2020-11-10 | 2022-05-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Systems and methods for capacitance extraction |
CN115688672B (en) * | 2022-11-14 | 2024-03-08 | 深圳市奇普乐芯片技术有限公司 | Display method, device, terminal and storage medium |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5109479A (en) * | 1989-09-07 | 1992-04-28 | Amp-Akzo Corporation | Method of designing three dimensional electrical circuits |
US6992919B2 (en) * | 2002-12-20 | 2006-01-31 | Integrated Magnetoelectronics Corporation | All-metal three-dimensional circuits and memories |
US7260810B2 (en) * | 2003-10-16 | 2007-08-21 | International Business Machines Corporation | Method of extracting properties of back end of line (BEOL) chip architecture |
US20080244489A1 (en) * | 2007-03-26 | 2008-10-02 | Kabushiki Kaisha Toshiba | Method and apparatus for designing a three-dimensional integrated circuit |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5903469A (en) * | 1994-11-08 | 1999-05-11 | Synopsys, Inc. | Method of extracting layout parasitics for nets of an integrated circuit using a connectivity-based approach |
TW312029B (en) * | 1997-03-07 | 1997-08-01 | Ind Tech Res Inst | Manufacturing method of thin film transistor |
US6175947B1 (en) * | 1998-04-20 | 2001-01-16 | International Business Machines Corporation | Method of extracting 3-D capacitance and inductance parasitics in sub-micron VLSI chip designs using pattern recognition and parameterization |
US6467069B2 (en) * | 2000-12-15 | 2002-10-15 | International Business Machines Corporation | Timing closure and noise avoidance in detailed routing |
US8019580B1 (en) * | 2007-04-12 | 2011-09-13 | Gradient Design Automation Inc. | Transient thermal analysis |
US7786436B1 (en) * | 2006-12-22 | 2010-08-31 | Dcg Systems, Inc. | FIB based open via analysis and repair |
US7783999B2 (en) * | 2008-01-18 | 2010-08-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical parameter extraction for integrated circuit design |
GB0801411D0 (en) * | 2008-01-25 | 2008-03-05 | Helic | Improvements in bondwire design |
JP5173913B2 (en) * | 2008-04-03 | 2013-04-03 | パナソニック株式会社 | Circuit board analysis apparatus and analysis method |
US8048794B2 (en) * | 2009-08-18 | 2011-11-01 | International Business Machines Corporation | 3D silicon-silicon die stack structure and method for fine pitch interconnection and vertical heat transport |
US20110185323A1 (en) * | 2009-08-21 | 2011-07-28 | William Matthew Hogan | Stacked Integracted Circuit Verification |
-
2009
- 2009-01-30 US US12/363,485 patent/US8146032B2/en active Active
- 2009-10-30 CN CN200910211303.7A patent/CN101794327B/en active Active
-
2010
- 2010-01-14 TW TW099100936A patent/TWI497327B/en active
- 2010-01-22 EP EP10736257.6A patent/EP2392026B1/en active Active
- 2010-01-22 WO PCT/US2010/021714 patent/WO2010088140A2/en active Application Filing
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5109479A (en) * | 1989-09-07 | 1992-04-28 | Amp-Akzo Corporation | Method of designing three dimensional electrical circuits |
US6992919B2 (en) * | 2002-12-20 | 2006-01-31 | Integrated Magnetoelectronics Corporation | All-metal three-dimensional circuits and memories |
US7260810B2 (en) * | 2003-10-16 | 2007-08-21 | International Business Machines Corporation | Method of extracting properties of back end of line (BEOL) chip architecture |
US20080244489A1 (en) * | 2007-03-26 | 2008-10-02 | Kabushiki Kaisha Toshiba | Method and apparatus for designing a three-dimensional integrated circuit |
Also Published As
Publication number | Publication date |
---|---|
US20100199236A1 (en) | 2010-08-05 |
CN101794327B (en) | 2014-05-14 |
EP2392026A4 (en) | 2014-06-11 |
TWI497327B (en) | 2015-08-21 |
TW201044204A (en) | 2010-12-16 |
WO2010088140A2 (en) | 2010-08-05 |
CN101794327A (en) | 2010-08-04 |
EP2392026B1 (en) | 2019-02-27 |
EP2392026A2 (en) | 2011-12-07 |
US8146032B2 (en) | 2012-03-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2010088140A3 (en) | Method and apparatus for performing rlc modeling and extraction for three-dimensional integrated circuit (3d-ic) designs | |
HK1245937B (en) | Method for producing an acoustic field in a haptic system | |
TWI563400B (en) | Method, computer program product and system for extracting semantic relationships from table structures in electronic documents | |
TWI372996B (en) | System, method and computer program product for editing an on-demand database service graphical user interface | |
HK1221060A1 (en) | A system and method for generating an audio file | |
GB201717432D0 (en) | System and method for extracting entities in electronic documents | |
ZA201504940B (en) | Hydraulically actuatable pressing device, method for performing pressing, method for producing an electrically conductive press-fit connection, electrically conductive pressed compression sleeve, method for clamping a workpiece and hydraulic device | |
PL3097506T3 (en) | Method and system for obtaining and analysing forensic data in a distributed computer infrastructure | |
WO2011105814A3 (en) | Method and apparatus for providing a multi-view still image service, and method and apparatus for receiving a multi-view still image service | |
EP2733577A3 (en) | A method of producing a haptic effect and haptic effect enabled device | |
WO2007014300A3 (en) | Methods and systems for computer aided design of 3d integrated circuits | |
WO2012062762A3 (en) | A mobile device and method and system for transmission of data thereto | |
EP2308000A4 (en) | Method and system for facilitating floorplanning for 3d ic | |
GB2460212B (en) | Method and apparatus for generating an EMI fingerprint for a computer system | |
EP3014818A4 (en) | A method, apparatus and system for a source-synchronous circuit-switched network on a chip (noc) | |
EP3751413A4 (en) | Method and device for generating special effect program file package, method and device for generating special effect, and electronic device | |
HK1205807A1 (en) | Method for generating combined style file based on multiple style files and device thereof | |
EP2680140A3 (en) | A method, an apparatus and a computer program product for extending an application in a client device | |
EP3206156A4 (en) | Method and device for performing spatial positioning on electronic tag, 3d signing and human-computer interaction | |
GB2529344A (en) | Method and apparatus for identifying local features | |
EP2863558A4 (en) | Audio data transmission method, system, transmission device, and electronic signature tool | |
WO2011147017A3 (en) | System and method for extracting features in a medium from data having spatial coordinates | |
SI3078103T1 (en) | Method for producing laminates for a laminated core, in particular for electrical machines and generators, device having at least one punch press, and laminates and laminated core produced according to the method | |
WO2013126073A3 (en) | Context-based content list generation | |
TW201611994A (en) | Method and device of rapid prototyping technology for printing 3D building block model |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10736257 Country of ref document: EP Kind code of ref document: A2 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2010736257 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |