WO2007130032A1 - Receiver assembly and method for multi-gigabit wireless systems - Google Patents

Receiver assembly and method for multi-gigabit wireless systems Download PDF

Info

Publication number
WO2007130032A1
WO2007130032A1 PCT/US2006/017014 US2006017014W WO2007130032A1 WO 2007130032 A1 WO2007130032 A1 WO 2007130032A1 US 2006017014 W US2006017014 W US 2006017014W WO 2007130032 A1 WO2007130032 A1 WO 2007130032A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
receiver assembly
approximately
antennas
assembly
Prior art date
Application number
PCT/US2006/017014
Other languages
French (fr)
Inventor
Stephane Pinel
Joy Laskar
Original Assignee
Georgia Tech Research Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Georgia Tech Research Corporation filed Critical Georgia Tech Research Corporation
Priority to PCT/US2006/017014 priority Critical patent/WO2007130032A1/en
Priority to JP2009509510A priority patent/JP2009535974A/en
Priority to EP06758998A priority patent/EP2021816A1/en
Priority to CNA2006800552157A priority patent/CN101479620A/en
Publication of WO2007130032A1 publication Critical patent/WO2007130032A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q21/00Antenna arrays or systems
    • H01Q21/06Arrays of individually energised antenna units similarly polarised and spaced apart
    • H01Q21/061Two dimensional planar arrays
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/02Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
    • H04B7/04Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas
    • H04B7/06Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the transmitting station
    • H04B7/0602Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the transmitting station using antenna switching
    • H04B7/0608Antenna selection according to transmission parameters
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/02Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
    • H04B7/04Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas
    • H04B7/08Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the receiving station
    • H04B7/0837Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the receiving station using pre-detection combining
    • H04B7/0842Weighted combining
    • H04B7/0848Joint weighting
    • H04B7/0857Joint weighting using maximum ratio combining techniques, e.g. signal-to- interference ratio [SIR], received signal strenght indication [RSS]

Definitions

  • the present invention relates to communication networks and, more particularly, to architecture for a high-speed, high-frequency wireless system.
  • WLAN wireless local area networks
  • 802.11a, 802.11b, and 802. Hg standards are limited, in the best case, to a data rate of only 54 Mb/s.
  • Other high speed wireless communications such as ultra wide band (UWB) and multiple-input/multiple- output (MIMO) systems can extend the data rate to approximately 100 Mb/s.
  • UWB ultra wide band
  • MIMO multiple-input/multiple- output
  • I641708_I.DOC 1 GTRCl 80PCT frequencies and speed, so an obstruction in the wireless communication can slow, or even stop, transmission of communication.
  • a device adapted to operate when an obstruction, or severe shadowing, occurs is needed. It is to such a device that the present invention is primarily detected.
  • the present invention is a receiver assembly.
  • the receiver assembly comprises an N- array antenna assembly having a plurality of antennas, wherein the plurality of antennas are adapted to operate at a bandwidth of approximately 60 GHz; a plurality of amplifiers in communication with each antenna of the plurality of antennas of the N-array antenna assembly for amplifying a signal received by each antenna; a down converter for performing frequency conversion of a amplifier signal being emitted by each amplifier of the plurality of amplifiers; a demodulator adapted to recover data and recover clock signals; a latch for realigning clock signals, wherein the latch is based on a bit rate of a clock signal; a first- in/first-out circuit for organizing and recovering the clock signal; and a logic circuit for correlating known sequences to correct errors in the signal.
  • the logic circuit can emit a digital signal, wherein the receiver assembly receives the analog signal and converts the analog signal to the digital signal.
  • the plurality of filters can be low noise amplifiers.
  • the first-in/first out circuit can include serializer/deserializer (SERDES) architecture.
  • the receiver assembly can further comprise a clocking device.
  • Each antenna of the plurality of antennas can provide approximately 10 dBi of gain, an azimuth 3dB beam-width of approximately 60 degrees, and an elevation 3dB beam-width in a range of approximately 30 to 35 degrees, which can produce an unexpected result at the preferred operating frequency.
  • Each antenna of the plurality of antennas can include a different orientation.
  • the N-array antenna assembly can provide a sectored coverage of approximately 60 degrees in an azimuth plane.
  • the N-array antenna assembly can further provide a sectored coverage of approximately 180 degrees in an elevation plane.
  • the present invention also discloses a method.
  • I641708_I.DOC 2 GTRCl 80PCT to a filter; filtering the analog signal to create a cleaned signal; converting the frequency of the cleaned signal by down converting the cleaned signal; demodulating the signal; synchronizing the signal; and correlating the signal to known sequences.
  • Synchronizing the signal can include delaying the signal by delaying the signal with another signal.
  • Fig. 1 illustrates a block diagram of a receiver assembly, in accordance with a preferred embodiment of the present invention.
  • the present invention is a receiver assembly 100.
  • the receiver assembly 100 comprises an N-array antenna assembly 110, a down converter 120, a demodulator 130, a latch 140, a first-in/first-out circuit (FIFO) 150, and logic 160.
  • the receiver assembly 100 obtains an analog signal from the air.
  • the analog signal as it is fed through the receive assembly 100, is converted to a digital signal. Accomplishing this analog to digital conversion is not an easy task at high frequencies and high data speeds.
  • the present invention is implemented with the combination of three over-arching concepts - antenna diversity, selection diversity (SD), and maximum ration combining (MRC).
  • the present invention preferably, operates at approximately 60 GHz, i.e., 54 to 66 GHz, and at approximately 10 Gb/s.
  • the N-array antenna assembly 110 includes N (number) fan beam series array antenna 112. That is, the N-array antenna assembly 110 includes a plurality of antennas 112.
  • Each antenna 112 can be designed to provide approximately 10 dBi of gain, an azimuth (i.e., H-plane) of approximately 3 dB having a beam-width of approximately 60 degrees, and an elevation (i.e., E-plane) of approximately 3dB having a beam-width of approximately 30 to 35 degrees, the combination of which can present unexpected results.
  • H-plane azimuth
  • E-plane elevation
  • the selected N fan beam antennas 112 for the receiver assembly 100 are different from one another, wherein, for instance, the antennas 112 have different gain, radiation patterns, shapes, sizes, and other differing characteristics between the antennas 112.
  • the antennas 112 can be designed, further, to have different elevation beam orientations.
  • the association of the different N antennas 112 can cover approximately 60 degrees in the azimuth plane, and approximately 180 degrees in the elevation plane.
  • the N-array antenna assembly 110 includes three (3) antennas 112, the antennas 112 can cover approximately 180 in at least 2 planes.
  • the antenna 112 can be designed to receive an analog signal 105, preferably operating at approximately 60 GHz.
  • each antenna 112 is less sensitive to a multi-path effect. Additionally, due to different beam orientations of the antenna 112, each antenna 112 can receive, preferably, a line of sight signal, or, alternatively, a reflected signal (for instance, from a wireless repeater).
  • the arrangement of the antennas 112, as well as the plurality of antennas 112, of the N-array antenna assembly 110 can enable a variety of angles, wherein enabling the receiver assembly 100 to receive a number of different signals, or the same signal, at different strengths.
  • Each antenna 112 is connected to an amplifier 114.
  • the amplifier 114 is a low noise amplifier (LNA).
  • LNA low noise amplifier
  • the selection diversity concept can be applied to select antennas 112 that exhibit, or provide, the highest signal-to-noise ratio (SNR). That is, the selection diversity format enables the best signal to be calculated.
  • the antenna 112 that provides the best signal has that signal secured, while weaker signals are eliminated.
  • the amplifier 114 can emit a signal 117.
  • the signal 117 emitted from the amplifier 114 can then be fed into a down converter 120.
  • the down converter 120 can be adapted to perform frequency conversion to a lower frequency band.
  • the down converter 120 can emit a signal 125.
  • the signal 125 emitted from the down converter 120 is, preferably, fed next into a demodulator 130.
  • the demodulator 130 can convert the signal 125 from the down converter 120 to a baseband signal. Indeed, the
  • I641708_I.DOC 4 GTRCl 80PCT demodulator 130 is adapted to recover the signal 125 and further recover data from the signal
  • the demodulator 130 includes clock-recovery technology
  • the clock-recovery 132 and data-recovery technology 134 are applied to the signal 125 emitting from the down converter 120.
  • the application of the clock-recovery 132 and data-recovery 134 can create streams of bits that can be synchronized with latch functionality.
  • These streams of bits, or signal 135, are inserted next into a latch 140.
  • the latch 140 can realign the signal 135, which is dependent on the bit rate. A delay in the signal patch can be realigned in the latch 140.
  • the latch 140 can take the signal 135 and hold it for a predetermined time in order to align it from another signal 137 from the demodulator 130, which can be received and fed from a different antenna through the receiver assembly, but can lag (time) a little behind the signal 135.
  • the realignment is also dependent on the bit rate.
  • the FIFO 150 can use SERDES (serializer/deserializer) architecture.
  • the SERDES can covert the signal 145 from/to a serial data stream and a parallel data stream.
  • the signal 155 from the FIFO 150 can be then fed into a logic circuit 160.
  • the logic 160 can include coding to correlate known sequences of bits.
  • the logic 160 can, preferably, include error detection 162 and error correction algorithms 164. Specifically, error detection
  • the 162 coding within the logic 160 can correlate streams of data. Moreover, a maximum ratio, which can combine and take different input signals to correlate and assign weights, or preferences, of the signals.
  • An analog signal to noise ratio 166 can be used to enables determining the weight of the signal.
  • the signal 165 emitted from the logic 160 is a digital signal.
  • the analog signal 105 received by one or more antennas, as the signal runs through the receiver assembly, is converted to a digital signal.

Landscapes

  • Radio Transmission System (AREA)
  • Mobile Radio Communication Systems (AREA)

Abstract

The present invention describes a receiver assembly for receiving an analog signal and converting the analog signal to a digital signal. The receiver assembly is, preferably, capable of receiving a signal operating at approximately 60 GHz. The receiver assembly includes a filter, a down converter, a demodulator, a latch, a FIFO, and a logic circuit. A method of converting the 60 GHz analog signal to a digital signal is also described.

Description

RECEIVER ASSEMBLY AND METHOD FOR MULTI-GIGABIT WIRELESS
SYSTEMS
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to communication networks and, more particularly, to architecture for a high-speed, high-frequency wireless system.
2. Description of Related Art
As the world becomes more reliant on electronic devices, and portable devices, the desire for faster and more convenient devices has increased. Accordingly, producers of such devices strive to create faster, easier to use, and more cost-effective devices to serve the needs of consumers.
Indeed, the demand for ultra-high data rate wireless communication has increased, in particular due to the emergence of many new multimedia applications. Due to some limitations in these high data rates, the need for ultra-high speed personal area networking (PAN) and point-to-point or point-to-multipoint data links becomes vital.
Conventional wireless local area networks (WLAN), e.g., 802.11a, 802.11b, and 802. Hg standards, are limited, in the best case, to a data rate of only 54 Mb/s. Other high speed wireless communications, such as ultra wide band (UWB) and multiple-input/multiple- output (MIMO) systems can extend the data rate to approximately 100 Mb/s.
To push through the gigabit per second (Gb/s) spectrum, either spectrum efficiency or the available bandwidth must be increased. Consequently, recent development of technologies and systems operating at the millimeter-wave (MMW) frequencies increases with this demand for more speed.
Fortunately, governments have made available several GHz (gigahertz) bandwidth unlicensed Instrumentation, Scientific, and Medical (ISM) bands in the 60 GHz spectrum. For instance, the United States, through its Federal Communications Commission (FCC), allocated 59-64 GHz for unlicensed applications in the United States. Likewise, Japan allocated 59-66 GHz for high speed data communications. Also, Europe allocated 59-62, 62- 63, and 65-66 GHz for mobile broadband and WLAN communications. The availability of frequencies in this spectrum presents an opportunity for ultra-high speed short-range wireless communications.
Converting a signal from analog to digital at such high frequencies and at such high speeds is currently not cost effective. Also, line of sight is required to transmit at such
I641708_I.DOC 1 GTRCl 80PCT frequencies and speed, so an obstruction in the wireless communication can slow, or even stop, transmission of communication.
What is needed, therefore, is an assembly for ultra-high frequencies (approximately
60 GHz) and ultra-high speeds (approximately 10 Gb/s) to convert from an analog signal to a digital signal that is low cost. Furthermore, a device adapted to operate when an obstruction, or severe shadowing, occurs is needed. It is to such a device that the present invention is primarily detected.
BRIEF SUMMARY OF THE INVENTION
The present invention is a receiver assembly. The receiver assembly comprises an N- array antenna assembly having a plurality of antennas, wherein the plurality of antennas are adapted to operate at a bandwidth of approximately 60 GHz; a plurality of amplifiers in communication with each antenna of the plurality of antennas of the N-array antenna assembly for amplifying a signal received by each antenna; a down converter for performing frequency conversion of a amplifier signal being emitted by each amplifier of the plurality of amplifiers; a demodulator adapted to recover data and recover clock signals; a latch for realigning clock signals, wherein the latch is based on a bit rate of a clock signal; a first- in/first-out circuit for organizing and recovering the clock signal; and a logic circuit for correlating known sequences to correct errors in the signal.
The logic circuit can emit a digital signal, wherein the receiver assembly receives the analog signal and converts the analog signal to the digital signal. The plurality of filters can be low noise amplifiers. The first-in/first out circuit can include serializer/deserializer (SERDES) architecture. The receiver assembly can further comprise a clocking device.
Each antenna of the plurality of antennas can provide approximately 10 dBi of gain, an azimuth 3dB beam-width of approximately 60 degrees, and an elevation 3dB beam-width in a range of approximately 30 to 35 degrees, which can produce an unexpected result at the preferred operating frequency.
Each antenna of the plurality of antennas can include a different orientation. The N-array antenna assembly can provide a sectored coverage of approximately 60 degrees in an azimuth plane. The N-array antenna assembly can further provide a sectored coverage of approximately 180 degrees in an elevation plane.
The present invention also discloses a method. The method of converting an analog signal to a digital signal, wherein the analog signal has a bandwidth of approximately 60 GHz, the method comprising: receiving the analog signal operating at approximately 60 GHz with a plurality of antennas; feeding the analog signal received from the plurality of antennas
I641708_I.DOC 2 GTRCl 80PCT to a filter; filtering the analog signal to create a cleaned signal; converting the frequency of the cleaned signal by down converting the cleaned signal; demodulating the signal; synchronizing the signal; and correlating the signal to known sequences.
Synchronizing the signal can include delaying the signal by delaying the signal with another signal.
These and other objects, features and advantages of the present invention will become more apparent upon reading the following specification in conjunction with the accompanying drawing figures.
BRIEF DESCRIPTION OF THE DRAWINGS Fig. 1 illustrates a block diagram of a receiver assembly, in accordance with a preferred embodiment of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
To facilitate an understanding of the principles and features of the invention, it is explained hereinafter with reference to its implementation in an illustrative embodiment. In particular, the invention is described in the context of being a wireless receiver assembly for operation at ultra-high frequencies and ultra-high data communication speeds.
The materials described as making up the various elements of the invention are intended to be illustrative and not restrictive. Many suitable materials that would perform the same or a similar function as the materials described herein are intended to be embraced within the scope of the invention. Such other materials not described herein can include, but are not limited to, for example, materials that are developed after the time of the development of the invention.
The present invention is a receiver assembly 100. The receiver assembly 100 comprises an N-array antenna assembly 110, a down converter 120, a demodulator 130, a latch 140, a first-in/first-out circuit (FIFO) 150, and logic 160. The receiver assembly 100 obtains an analog signal from the air. The analog signal, as it is fed through the receive assembly 100, is converted to a digital signal. Accomplishing this analog to digital conversion is not an easy task at high frequencies and high data speeds.
The present invention is implemented with the combination of three over-arching concepts - antenna diversity, selection diversity (SD), and maximum ration combining (MRC). The present invention, preferably, operates at approximately 60 GHz, i.e., 54 to 66 GHz, and at approximately 10 Gb/s.
The N-array antenna assembly 110 includes N (number) fan beam series array antenna 112. That is, the N-array antenna assembly 110 includes a plurality of antennas 112.
i64i708_i.DOC 3 GTRCl 80PCT As illustrated in Fig. 1, there are 5 array antennas 112; one skilled in the art would recognize that many antennas 112 can be implemented. Each antenna 112 can be designed to provide approximately 10 dBi of gain, an azimuth (i.e., H-plane) of approximately 3 dB having a beam-width of approximately 60 degrees, and an elevation (i.e., E-plane) of approximately 3dB having a beam-width of approximately 30 to 35 degrees, the combination of which can present unexpected results. Preferably, the selected N fan beam antennas 112 for the receiver assembly 100 are different from one another, wherein, for instance, the antennas 112 have different gain, radiation patterns, shapes, sizes, and other differing characteristics between the antennas 112. The antennas 112 can be designed, further, to have different elevation beam orientations. The association of the different N antennas 112 can cover approximately 60 degrees in the azimuth plane, and approximately 180 degrees in the elevation plane. For instance, the N-array antenna assembly 110 includes three (3) antennas 112, the antennas 112 can cover approximately 180 in at least 2 planes. The antenna 112 can be designed to receive an analog signal 105, preferably operating at approximately 60 GHz.
Due to the direction pointed, each antenna 112 is less sensitive to a multi-path effect. Additionally, due to different beam orientations of the antenna 112, each antenna 112 can receive, preferably, a line of sight signal, or, alternatively, a reflected signal (for instance, from a wireless repeater). The arrangement of the antennas 112, as well as the plurality of antennas 112, of the N-array antenna assembly 110 can enable a variety of angles, wherein enabling the receiver assembly 100 to receive a number of different signals, or the same signal, at different strengths.
Each antenna 112 is connected to an amplifier 114. Preferably, the amplifier 114 is a low noise amplifier (LNA). As a signal 115 from each antenna 112 is transmitted through the antenna 112, the selection diversity concept can be applied to select antennas 112 that exhibit, or provide, the highest signal-to-noise ratio (SNR). That is, the selection diversity format enables the best signal to be calculated. The antenna 112 that provides the best signal has that signal secured, while weaker signals are eliminated.
The amplifier 114 can emit a signal 117. The signal 117 emitted from the amplifier 114 can then be fed into a down converter 120. The down converter 120 can be adapted to perform frequency conversion to a lower frequency band.
The down converter 120 can emit a signal 125. The signal 125 emitted from the down converter 120 is, preferably, fed next into a demodulator 130. The demodulator 130 can convert the signal 125 from the down converter 120 to a baseband signal. Indeed, the
I641708_I.DOC 4 GTRCl 80PCT demodulator 130 is adapted to recover the signal 125 and further recover data from the signal
125, thus improving the signal 125, by preferred analog techniques.
In a preferred embodiment, the demodulator 130 includes clock-recovery technology
132 and data-recovery technology 134. The clock-recovery 132 and data-recovery 134 are applied to the signal 125 emitting from the down converter 120. The application of the clock-recovery 132 and data-recovery 134 can create streams of bits that can be synchronized with latch functionality.
These streams of bits, or signal 135, are inserted next into a latch 140. The latch 140 can realign the signal 135, which is dependent on the bit rate. A delay in the signal patch can be realigned in the latch 140. The latch 140 can take the signal 135 and hold it for a predetermined time in order to align it from another signal 137 from the demodulator 130, which can be received and fed from a different antenna through the receiver assembly, but can lag (time) a little behind the signal 135. The realignment is also dependent on the bit rate. These streams of bits, collectively signal 145, are fed into the FIFO (first-in/first-out)
150. The FIFO 150 can use SERDES (serializer/deserializer) architecture. The SERDES can covert the signal 145 from/to a serial data stream and a parallel data stream.
The signal 155 from the FIFO 150 can be then fed into a logic circuit 160. The logic
160 can include coding to correlate known sequences of bits. The logic 160 can, preferably, include error detection 162 and error correction algorithms 164. Specifically, error detection
162 coding within the logic 160 can correlate streams of data. Moreover, a maximum ratio, which can combine and take different input signals to correlate and assign weights, or preferences, of the signals. An analog signal to noise ratio 166 can be used to enables determining the weight of the signal. The signal 165 emitted from the logic 160 is a digital signal. The analog signal 105 received by one or more antennas, as the signal runs through the receiver assembly, is converted to a digital signal.
While the invention has been disclosed in its preferred forms, it will be apparent to those skilled in the art that many modifications, additions, and deletions can be made therein without departing from the spirit and scope of the invention and its equivalents, as set forth in the following claims.
1641708J.DOC 5 GTRC180PCT

Claims

CLAIMSWhat is claimed is:
1. A receiver assembly comprising: an N-array antenna assembly having a plurality of antennas, wherein the plurality of antennas are adapted to operate at a bandwidth of approximately 60 GHz; a plurality of amplifiers, one of the amplifiers of the plurality of amplifiers being in communication with one antenna of the plurality of antennas of the N-array antenna assembly for the amplifying of a signal received by each antenna; a down converter for performing frequency conversion of an amplifier signal being emitted by each amplifier of the plurality of amplifiers; a demodulator adapted to recover data and recover clock signals from the down converter; a latch for realigning clock signals from the demodulator, wherein the latch is based on a bit rate of a clock signal from the demodulator; a first-in/first-out circuit for organizing and recovering the clock signal from the latch; and a logic circuit adapted to correct errors in a signal from the first-in/first-out circuit.
2. The receiver assembly of claim 1, wherein the logic circuit emits a digital signal, and wherein the receiver assembly receives an analog signal and converts the analog signal to the digital signal.
3. The receiver assembly of claim 1, wherein the plurality of amplifiers are low noise amplifiers.
4. The receiver assembly of claim 1, wherein the first-in/first out circuit includes serializer/deserializer (SERDES) architecture.
5. The receiver assembly of claim 1, further comprising a clocking device for generating a clock signal to the receiver assembly.
6. The receiver assembly of claim 1, wherein each antenna of the plurality of antennas provides approximately 10 dBi of gain, an azimuth 3dB beam-width of approximately 60 degrees, and an elevation 3dB beam-width in a range of approximately 30 to 35 degrees.
7. The receiver assembly of claim 1, wherein each antenna of the plurality of antennas includes a different orientation.
8. The receiver assembly of claim 1, wherein the N-array antenna assembly provides a sectored coverage of approximately 60 degrees in an azimuth plane.
I641708_I.DOC 6 GTRCl 80PCT
9. The receiver assembly of claim 8, wherein the N-array antenna assembly provides a sectored coverage of approximately 180 degrees in an elevation plane.
10. A method of converting an analog signal to a digital signal, wherein the analog signal has a bandwidth of approximately 60 GHz, the method comprising: receiving the analog signal operating at approximately 60 GHz with a plurality of antennas; feeding the analog signal received from the plurality of antennas to a amplifier; amplifing the analog signal to create a cleaned signal; converting the frequency of the cleaned signal by down converting the cleaned signal; demodulating a down converted signal; synchronizing a demodulated signal; and correlating the signal to known sequences.
11. The method of claim 10, wherein synchronizing the signal includes delaying the signal by delaying the signal with a second signal.
1641708_I.DOC 7 GTRCl 80PCT
PCT/US2006/017014 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems WO2007130032A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
PCT/US2006/017014 WO2007130032A1 (en) 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems
JP2009509510A JP2009535974A (en) 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems
EP06758998A EP2021816A1 (en) 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems
CNA2006800552157A CN101479620A (en) 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2006/017014 WO2007130032A1 (en) 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems

Publications (1)

Publication Number Publication Date
WO2007130032A1 true WO2007130032A1 (en) 2007-11-15

Family

ID=38668036

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/017014 WO2007130032A1 (en) 2006-05-04 2006-05-04 Receiver assembly and method for multi-gigabit wireless systems

Country Status (4)

Country Link
EP (1) EP2021816A1 (en)
JP (1) JP2009535974A (en)
CN (1) CN101479620A (en)
WO (1) WO2007130032A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9294163B2 (en) 2011-08-24 2016-03-22 Samsung Electronics Co., Ltd. Apparatus and method for selecting beam in wireless communication system

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2012175172A (en) * 2011-02-17 2012-09-10 Sony Corp Signal processing apparatus and signal processing method

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6006072A (en) * 1997-03-28 1999-12-21 Nec Corporation Method and apparatus for interference cancellation
US6351508B1 (en) * 1999-11-17 2002-02-26 Transwitch Corporation Phase/frequency detector for dejitter applications
US6901123B2 (en) * 2001-04-02 2005-05-31 Harris Corporation Multi-panel phased array antenna, employing combined baseband decision driven carrier demodulation
US20060067442A1 (en) * 2002-06-03 2006-03-30 Toa Corporation Digital wireless receiver using antenna diversity method

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6006072A (en) * 1997-03-28 1999-12-21 Nec Corporation Method and apparatus for interference cancellation
US6351508B1 (en) * 1999-11-17 2002-02-26 Transwitch Corporation Phase/frequency detector for dejitter applications
US6901123B2 (en) * 2001-04-02 2005-05-31 Harris Corporation Multi-panel phased array antenna, employing combined baseband decision driven carrier demodulation
US20060067442A1 (en) * 2002-06-03 2006-03-30 Toa Corporation Digital wireless receiver using antenna diversity method

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9294163B2 (en) 2011-08-24 2016-03-22 Samsung Electronics Co., Ltd. Apparatus and method for selecting beam in wireless communication system

Also Published As

Publication number Publication date
EP2021816A1 (en) 2009-02-11
CN101479620A (en) 2009-07-08
JP2009535974A (en) 2009-10-01

Similar Documents

Publication Publication Date Title
US7593704B2 (en) Receiver assembly and method for multi-gigabit wireless systems
US10193733B2 (en) Wireless communication system to communicate using different beamwidths
US7653163B2 (en) Systems for communicating using multiple frequency bands in a wireless network
US7733287B2 (en) Systems and methods for high frequency parallel transmissions
US20040042561A1 (en) Method and apparatus for receiving differential ultra wideband signals
US8331887B2 (en) Antenna diversity system with multiple tuner circuits having multiple operating modes and methods
US20110158298A1 (en) Tuner circuit with an inter-chip transmitter and method of providing an inter-chip link frame
EP2582068A2 (en) Beamforming training within a wireless communication system utilizing a directional antenna
Cabric et al. Future wireless systems: UWB, 60GHz, and cognitive radios
JP3568122B2 (en) Apparatus and method for improving connectivity in a wireless optical communication system
US20090040107A1 (en) Smart antenna subsystem
US9071326B2 (en) Distributed radio system
Yin et al. High-throughput beamforming receiver for millimeter wave mobile communication
US20150092877A1 (en) High throughput interference cancelling radio transceiver and antenna therefor
US9426842B2 (en) Distributed radio system
EP2021816A1 (en) Receiver assembly and method for multi-gigabit wireless systems
US7106271B1 (en) Non-overlapping antenna pattern diversity in wireless network environments
KR20090010072A (en) Receiver assembly and method for multi-gigabit wireless systems
JP5830375B2 (en) Relay device, terminal station, radio communication system, and relay method
KR20240008845A (en) Digital preprocessing chip for mmWAVE transceiver architecture
Lee et al. A 3.1 to 10.6 GHz 100 Mb/s pulse-based ultra-wideband radio receiver chipset
Madhow MultiGigabit millimeter wave communication: System concepts and challenges
US20070116105A1 (en) Multiple receiver rf integrated circuit architecture
US11437719B2 (en) Digital array signal processing method for an array receiver
Alwan et al. Coding-based transceiver for phased array with significant hardware reduction

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200680055215.7

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 06758998

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2009509510

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020087028532

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2006758998

Country of ref document: EP