WO2006058892A3 - Speichersystem mit sektorbuffern - Google Patents

Speichersystem mit sektorbuffern Download PDF

Info

Publication number
WO2006058892A3
WO2006058892A3 PCT/EP2005/056354 EP2005056354W WO2006058892A3 WO 2006058892 A3 WO2006058892 A3 WO 2006058892A3 EP 2005056354 W EP2005056354 W EP 2005056354W WO 2006058892 A3 WO2006058892 A3 WO 2006058892A3
Authority
WO
WIPO (PCT)
Prior art keywords
memory
sectors
sector
flash
sector buffers
Prior art date
Application number
PCT/EP2005/056354
Other languages
English (en)
French (fr)
Other versions
WO2006058892A2 (de
WO2006058892B1 (de
Inventor
Reinhard Kuehne
Original Assignee
Hyperstone Ag
Reinhard Kuehne
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyperstone Ag, Reinhard Kuehne filed Critical Hyperstone Ag
Priority to EP05819353A priority Critical patent/EP1817658A2/de
Priority to JP2007547433A priority patent/JP2008523528A/ja
Priority to CA002589360A priority patent/CA2589360A1/en
Priority to US11/720,411 priority patent/US8006031B2/en
Publication of WO2006058892A2 publication Critical patent/WO2006058892A2/de
Publication of WO2006058892A3 publication Critical patent/WO2006058892A3/de
Publication of WO2006058892B1 publication Critical patent/WO2006058892B1/de

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0602Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
    • G06F3/061Improving I/O performance
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0655Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
    • G06F3/0656Data buffering arrangements
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0655Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
    • G06F3/0659Command handling arrangements, e.g. command buffers, queues, command scheduling
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0668Interfaces specially adapted for storage systems adopting a particular infrastructure
    • G06F3/0671In-line storage system
    • G06F3/0673Single storage device
    • G06F3/0679Non-volatile semiconductor memory device, e.g. flash memory, one time programmable memory [OTP]

Abstract

Die Erfindung beschreibt ein Speichersystem, das über einen Hostbus (HB) an ein Hostsystem angeschlossen ist, und das einen Speichercontroller (FC) mit internem Speicher (IR) und Flashspeicherchips (F1..Fn) enthält, die in einzeln löschbaren Speicherblöcken organisiert sind, die wiederum eine Vielzahl von schreib- und lesbaren Speichersektoren enthalten, wobei die Sektoren in Sektorabschnitte gegliedert sind, die jeweils durch ein ECC-Wort gesichert sind, wobei die Sektoren zur Kommunikation mit dem Hostsystem in wechselseitigen Sektorbuffern (SB1, SB2) zwischengespeichert sind und mittels einer Direct-Flash-Access-Einheit (DFA) zwischen den Sektorbuffern (SB1, SB2) und den Flashspeicherchips (F1..Fn) übertragen werden ohne im internen Speicher (IR) des Speichercontrollers (FC) zwischengespeichert zu werden.
PCT/EP2005/056354 2004-12-04 2005-11-30 Speichersystem mit sektorbuffern WO2006058892A2 (de)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP05819353A EP1817658A2 (de) 2004-12-04 2005-11-30 Speichersystem mit sektorbuffern
JP2007547433A JP2008523528A (ja) 2004-12-04 2005-11-30 セクタバッファを持つメモリシステム
CA002589360A CA2589360A1 (en) 2004-12-04 2005-11-30 Memory system with sector buffers
US11/720,411 US8006031B2 (en) 2004-12-04 2005-11-30 Memory system with sector buffers

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE102004058528A DE102004058528B3 (de) 2004-12-04 2004-12-04 Speichersystem mit Sektorbuffern
DE102004058528.8 2004-12-04

Publications (3)

Publication Number Publication Date
WO2006058892A2 WO2006058892A2 (de) 2006-06-08
WO2006058892A3 true WO2006058892A3 (de) 2006-10-19
WO2006058892B1 WO2006058892B1 (de) 2007-01-04

Family

ID=35872336

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2005/056354 WO2006058892A2 (de) 2004-12-04 2005-11-30 Speichersystem mit sektorbuffern

Country Status (9)

Country Link
US (1) US8006031B2 (de)
EP (1) EP1817658A2 (de)
JP (1) JP2008523528A (de)
KR (1) KR20070085561A (de)
CN (1) CN101069149A (de)
CA (1) CA2589360A1 (de)
DE (1) DE102004058528B3 (de)
TW (1) TW200632676A (de)
WO (1) WO2006058892A2 (de)

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080028136A1 (en) * 2006-07-31 2008-01-31 Schakel Keith R Method and apparatus for refresh management of memory modules
US8796830B1 (en) 2006-09-01 2014-08-05 Google Inc. Stackable low-profile lead frame package
US9507739B2 (en) 2005-06-24 2016-11-29 Google Inc. Configurable memory circuit system and method
US8335894B1 (en) 2008-07-25 2012-12-18 Google Inc. Configurable memory system with interface circuit
US7609567B2 (en) * 2005-06-24 2009-10-27 Metaram, Inc. System and method for simulating an aspect of a memory circuit
US8041881B2 (en) 2006-07-31 2011-10-18 Google Inc. Memory device with emulated characteristics
US8077535B2 (en) 2006-07-31 2011-12-13 Google Inc. Memory refresh apparatus and method
US8438328B2 (en) 2008-02-21 2013-05-07 Google Inc. Emulation of abstracted DIMMs using abstracted DRAMs
US20080082763A1 (en) 2006-10-02 2008-04-03 Metaram, Inc. Apparatus and method for power management of memory circuits by a system or component thereof
US8055833B2 (en) 2006-10-05 2011-11-08 Google Inc. System and method for increasing capacity, performance, and flexibility of flash storage
US8111566B1 (en) 2007-11-16 2012-02-07 Google, Inc. Optimal channel design for memory devices for providing a high-speed memory interface
US8089795B2 (en) 2006-02-09 2012-01-03 Google Inc. Memory module with memory stack and interface with enhanced capabilities
US8130560B1 (en) 2006-11-13 2012-03-06 Google Inc. Multi-rank partial width memory modules
US8397013B1 (en) 2006-10-05 2013-03-12 Google Inc. Hybrid memory module
US8327104B2 (en) 2006-07-31 2012-12-04 Google Inc. Adjusting the timing of signals associated with a memory system
US8386722B1 (en) 2008-06-23 2013-02-26 Google Inc. Stacked DIMM memory interface
US7386656B2 (en) 2006-07-31 2008-06-10 Metaram, Inc. Interface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US9171585B2 (en) 2005-06-24 2015-10-27 Google Inc. Configurable memory circuit system and method
US8081474B1 (en) 2007-12-18 2011-12-20 Google Inc. Embossed heat spreader
US8060774B2 (en) * 2005-06-24 2011-11-15 Google Inc. Memory systems and memory modules
US10013371B2 (en) 2005-06-24 2018-07-03 Google Llc Configurable memory circuit system and method
US8359187B2 (en) 2005-06-24 2013-01-22 Google Inc. Simulating a different number of memory circuit devices
US8244971B2 (en) 2006-07-31 2012-08-14 Google Inc. Memory circuit system and method
US8169233B2 (en) 2009-06-09 2012-05-01 Google Inc. Programming of DIMM termination resistance values
US7379316B2 (en) 2005-09-02 2008-05-27 Metaram, Inc. Methods and apparatus of stacking DRAMs
US9632929B2 (en) * 2006-02-09 2017-04-25 Google Inc. Translating an address associated with a command communicated between a system and memory circuits
KR100758301B1 (ko) * 2006-08-04 2007-09-12 삼성전자주식회사 메모리 카드 및 그것의 데이터 저장 방법
CN101661412B (zh) * 2008-08-29 2012-08-29 智微科技股份有限公司 快闪存储器的配置方法
US8244987B2 (en) 2008-12-04 2012-08-14 Electronics And Telecommunications Research Institute Memory access device including multiple processors
KR20100100394A (ko) 2009-03-06 2010-09-15 삼성전자주식회사 반도체 디스크 장치 그리고 그것의 데이터 기록 및 읽기 방법
JP2012022422A (ja) * 2010-07-13 2012-02-02 Panasonic Corp 半導体記録再生装置
CN102203740B (zh) * 2011-05-27 2013-06-05 华为技术有限公司 数据处理方法、装置及系统
JP2013077278A (ja) * 2011-09-16 2013-04-25 Toshiba Corp メモリ・デバイス
EP2704015A4 (de) * 2011-09-30 2014-11-05 Hitachi Ltd Nichtflüchtiges halbleiterspeichersystem
JP5782556B2 (ja) * 2014-10-15 2015-09-24 株式会社日立製作所 不揮発半導体記憶システム
JP5968508B2 (ja) * 2015-07-17 2016-08-10 株式会社日立製作所 不揮発半導体記憶システム
CN108874312B (zh) * 2018-05-30 2021-09-17 郑州云海信息技术有限公司 数据存储方法以及存储设备
CN109801666B (zh) * 2019-01-23 2020-12-29 西安微电子技术研究所 一种混合电路中存储器芯片的测试装置

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0550241A1 (de) * 1992-01-02 1993-07-07 International Business Machines Corporation Bidirektionale Datenspeicherungseinrichtung für eine Busschnittsstelleneinheit
US5822251A (en) * 1997-08-25 1998-10-13 Bit Microsystems, Inc. Expandable flash-memory mass-storage using shared buddy lines and intermediate flash-bus between device-specific buffers and flash-intelligent DMA controllers
US6421274B1 (en) * 2001-03-23 2002-07-16 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device and reading and writing method thereof
US20020124129A1 (en) * 2001-03-05 2002-09-05 M-System Flash Disk Pioneers Ltd. Method for using RAM buffers with multiple accesses in flash-based storage systems

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2251323B (en) * 1990-12-31 1994-10-12 Intel Corp Disk emulation for a non-volatile semiconductor memory
JP3519954B2 (ja) * 1998-07-30 2004-04-19 富士通株式会社 チップイネーブル信号生成回路及びメモリ装置
JP3768088B2 (ja) * 2000-11-09 2006-04-19 松下電器産業株式会社 メモリカード装置
US6529416B2 (en) * 2000-11-30 2003-03-04 Bitmicro Networks, Inc. Parallel erase operations in memory systems
US6778436B2 (en) * 2001-10-10 2004-08-17 Fong Piau Apparatus and architecture for a compact flash memory controller
US20040049627A1 (en) * 2001-11-09 2004-03-11 Flex-P Industries Method and system for controlling compact flash memory
JP4082913B2 (ja) * 2002-02-07 2008-04-30 株式会社ルネサステクノロジ メモリシステム
US6871257B2 (en) * 2002-02-22 2005-03-22 Sandisk Corporation Pipelined parallel programming operation in a non-volatile memory system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0550241A1 (de) * 1992-01-02 1993-07-07 International Business Machines Corporation Bidirektionale Datenspeicherungseinrichtung für eine Busschnittsstelleneinheit
US5822251A (en) * 1997-08-25 1998-10-13 Bit Microsystems, Inc. Expandable flash-memory mass-storage using shared buddy lines and intermediate flash-bus between device-specific buffers and flash-intelligent DMA controllers
US20020124129A1 (en) * 2001-03-05 2002-09-05 M-System Flash Disk Pioneers Ltd. Method for using RAM buffers with multiple accesses in flash-based storage systems
US6421274B1 (en) * 2001-03-23 2002-07-16 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device and reading and writing method thereof

Also Published As

Publication number Publication date
EP1817658A2 (de) 2007-08-15
CA2589360A1 (en) 2006-06-08
WO2006058892A2 (de) 2006-06-08
CN101069149A (zh) 2007-11-07
JP2008523528A (ja) 2008-07-03
US8006031B2 (en) 2011-08-23
US20090049266A1 (en) 2009-02-19
TW200632676A (en) 2006-09-16
KR20070085561A (ko) 2007-08-27
WO2006058892B1 (de) 2007-01-04
DE102004058528B3 (de) 2006-05-04

Similar Documents

Publication Publication Date Title
WO2006058892A3 (de) Speichersystem mit sektorbuffern
WO2007016395A3 (en) Computing system feature activation mechanism
WO2007149743A3 (en) Token based flow control for data communication
ATE491995T1 (de) Firmware-sockelmodul zur fpga-basierten pipeline- verarbeitung
WO2006017682A3 (en) Software and firmware adaptation for unanticipated/changing hardware environments
DE602006018996D1 (de) Steuerung der abgasrückführung in einem turbolader-motorsystem
WO2008045670A3 (en) Apparatus and methods for improved sata device interaction without a sas expander
ITMI20051682A1 (it) Sistema di controllo di motore diesel
TW200629072A (en) Bridge system for hetero-serial interfaces
ITTO20030779A1 (it) Sistema di comando per imbarcazioni.
FR2917525B1 (fr) Traitement de donnees biometriques par transformation
WO2009126011A3 (ko) 광 디스크 드라이브처럼 동작 가능한 메모리 드라이브 및 메모리 드라이브를 광 디스크 드라이브로 가상화하는 방법
WO2011142560A3 (ko) 멀티레벨 raid 아키텍처용 하이브리드 저장 시스템
DE60300388D1 (de) Gasturbinentriebwerksregelungssystem
AU2003217839A1 (en) Ata/sata combined controller
ATE466656T1 (de) System zur mikroverkapselung und ihre verwendungen
DE502008002311D1 (de) Schachttrockner mit spezieller luft-dachanordnung
WO2006050287A3 (en) Implementing bufferless dma controllers using split transactions
EP1517331A3 (de) Speichersystem und Steuerungsverfahren dazu
WO2008011883A3 (en) Defragmentation of digital storage media
WO2008042068A3 (en) Method and apparatus combining once-writeable and rewriteable information storage to support data processing
WO2012092901A3 (zh) 媒体存储系统及方法
GB2468985A (en) Management engine secured input
ITTO20030849A1 (it) Sistema di aspirazione per motore.
ITRM20040583A1 (it) Perfezionato sistema per la trasformazione del moto rettilineo in moto curvilineo, o viceversa, in particolare per motori a combustione interna.

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KN KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2005819353

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020077012101

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2589360

Country of ref document: CA

Ref document number: 1020077012180

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2007547433

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 200580041583.1

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE

WWP Wipo information: published in national office

Ref document number: 2005819353

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 11720411

Country of ref document: US