WO2006032346A1 - Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper - Google Patents
Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper Download PDFInfo
- Publication number
- WO2006032346A1 WO2006032346A1 PCT/EP2005/009332 EP2005009332W WO2006032346A1 WO 2006032346 A1 WO2006032346 A1 WO 2006032346A1 EP 2005009332 W EP2005009332 W EP 2005009332W WO 2006032346 A1 WO2006032346 A1 WO 2006032346A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- process according
- pulse
- workpiece
- holes
- current
- Prior art date
Links
Classifications
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/18—Electroplating using modulated, pulsed or reversing current
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D21/00—Processes for servicing or operating cells for electrolytic coating
- C25D21/12—Process control or regulation
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D3/00—Electroplating: Baths therefor
- C25D3/02—Electroplating: Baths therefor from solutions
- C25D3/38—Electroplating: Baths therefor from solutions of copper
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/423—Plated through-holes or plated via connections characterised by electroplating method
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09563—Metal filled via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/14—Related to the order of processing steps
- H05K2203/1476—Same or similar kind of process performed in phases, e.g. coarse patterning followed by fine patterning
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/14—Related to the order of processing steps
- H05K2203/1492—Periodical treatments, e.g. pulse plating of through-holes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/427—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in metal-clad substrates
Definitions
- the present invention relates to a galvanic process for filling through-holes with metals.
- the process is particularly suitable for filling through-holes of printed circuit boards with copper.
- the process provides durable fillings even in the case of small hole diameters, undesired inclusions in the through-hole can be avoided. Furthermore, the filling exhibits very good thermal conductivity.
- Printed circuit boards having these properties are generally referred to as printed circuit boards with high integration density (so-called High Density Inter ⁇ connection or HDI).
- the main focus of the present invention is the filling of through-holes in printed circuit boards which go through the entire board (Plated Through Hole, PTH) and of interior vias (buried vias).
- the process is suitable for filling through-holes in the most different workpieces, in particular board-shaped workpieces and board-shaped electric circuit carriers containing through-holes.
- the closing of the through-holes is necessary inter alia so as to prevent the deposition of solder on the components, to achieve a high integration density and to improve the electrical properties.
- in- elusions of air, solvent, etc.
- in the holes might occur during the laminating of the next build-up layer, which inclusions later on in the case of thermal stresses lead to bulges and, consequently, cracks in the next layer.
- the holes are filled using a specially adjusted solder resist. They have the advantage to offer that in the case of high integration density no impairment is caused in the resolution by the via filler which necessarily pro ⁇ trudes like a rivet head.
- the danger of sol- vent inclusions which can abruptly evaporate in subsequent process steps, such as tinning, and, thus, tear open the cover.
- dielectrics such as resin-coated copper foils (RCC) or photo-dielectric liquid or dry films are used.
- EP 0 645 950 B1 describes a process for producing multi-layered circuit sub ⁇ strates.
- thermosetting resins are used cho ⁇ sen from the group consisting of phenolic resin and epoxy resin.
- a conductive substance at least one metal powder chosen from the group consisting of silver, nickel, copper and an alloy thereof is added to the resin.
- the plugging is done after the printed circuit board has been drilled and the drill holes finally metallized, however, before the structuring.
- the plugging paste has been cured, the latter is me ⁇ chanically leveled since due to the filling process it exhibits a slight rivet head.
- a metallization of the paste with copper is subsequently carried out so that a continuous copper layer is created as final layer. To put it simply, the fol ⁇ lowing steps are required:
- EP 1 194 023 A1 describes the manufacturing of HDI printed circuit boards by filling through-holes with conductive pastes, wherein the curing of the paste can occur at the same time as the molding of the basic material so that an electric contact of interior layers results.
- the object of the present invention to develop a process which avoids the disadvantages mentioned and provides a simple process for reliably filling the through-holes of a workpiece with nearly no inclusions.
- the process can be used in particular for filling the through-holes in printed-circuit boards with copper.
- a further object of the invention is to achieve a high performance in the electro ⁇ lytic metallization.
- the object is achieved by using the inventive process for filling through-holes of a workpiece with metals comprising the following process steps:
- step (ii) Further bringing in contact the workpiece with a metal- deposition electrolyte and applying a voltage between the workpiece and at least one anode so that a current flow is supplied to the workpiece, wherein the through-holes obtained in step (i) which are completely or almost completely divided into to halves are filled by the metal up to the desired degree in accordance with Fig. 2.
- the present invention is based on the idea to create in the first step of a special deposition technique two holes from the through-hole by completely or almost completely filling the hole center, which two holes are each closed at one end close to the hole center (cf. Fig. 1).
- the shape of the deposit in the area of the through-hole center can be V-shaped, as is shown in Fig. 1a, or it can be in the shape of a rounded narrow part (cf. Fig. 1b). This shape of the deposit can be achieved by increased scattering in the area of the through-hole center so that here an increased deposition of metal compared to the ends of the through-hole can be observed.
- blind holes In printed circuit board production, a preferred field of application of the present invention, these holes are also referred to as blind holes or blind vias.
- a sec ⁇ ond metallization step the thus created blind vias are then filled with metal (cf. Fig. 2). Processes for filling blind vias are actually known and described in the state of the art.
- EP 1 264 918 A1 describes an electrolytic copper deposition process which is particularly suitable for filing micro blind vias.
- the use of inert anodes in a dummy plating phase helps to maintain and improve the fillability of the electro ⁇ lyte.
- organic additives comprise brightening agents, wetting agents and further additives chosen from polyamides, polyamines, lactam alkoxylates, thiourea, oligomeric and polymeric phenazonium derivatives and amino-triphenylmethane dyes,
- the process serves for filing the through-holes in printed circuit boards with a maximum height of 3.5 mm, a preferred height of 0.025 - 1 mm and a particularly preferred height of 0.05 - 0.5 mm as well as a diameter of 1000 ⁇ m at most, preferably 30 - 300 ⁇ m and most preferably 60 - 150 ⁇ m.
- every electrolyte suitable for galvanic metal-deposition can be used, such as electrolytes for depositing gold, tin, nickel or alloys thereof.
- the pre ⁇ ferred metal is copper.
- Copper can be given into the electrolyte as copper sulfate pentahydrate (CuSO 4 x 5H2O) or as copper sulfate solution.
- the working range is between 15 - 75 g/l copper.
- Sulfuric acid H 2 SO 4
- the working range is be ⁇ tween 20 - 400 g/l, preferably 50 - 300 g/l.
- Chloride is added as sodium chloride (NaCI) or as hydrochloric acid solution (HCI).
- NaCI sodium chloride
- HCI hydrochloric acid solution
- the working range of chloride is between 20-200 mg/l, preferably 30-60 mg/l.
- the electrolyte preferably comprises brightening agents, leveling agents and wetting agents as organic additives.
- wetting agents are oxygen-containing, high-molecular compounds in concentrations of 0,005-20 g/l, preferably 0.01-5 g/l. Examples are given in Ta ⁇ ble 1 :
- sulfur-containing substances which are listed in Table 2:
- polymeric nitrogen compounds e.g. polyamines or polyam- ides
- nitrogen-containing sulfur compounds such as thiourea derivates or lactam alkoxylate, as described in DE 38 36 521 C2
- the concen ⁇ trations of the substances used are in a range from 0.1-100 ppm.
- polymeric phenazonium derivatives which are described in the patent DE 41 26 502 C1 , can be used.
- Further substances which are used for filling blind vias are coloring agents on the basis of an aminotriphenyl- methane structure such as malachite, rosalinine or crystal violet.
- inert anodes without and with redox system i.e. with Fe 2+/3+ system, for example
- concentration of iron(ll) ions is 1 - 15 g/l in general, preferably 8 - 12 g/l
- concentration of iron(lll) ions is 1 - 15 g/l in general and preferably 8 -12 g/l.
- DC and AC electrolytes also soluble anodes can be used.
- the metal is deposited not only in the through-holes but also on the surface of the substrate.
- the copper layer on the surface can be removed again using the etching processes known in printed circuit board production.
- solutions containing iron(lll) chloride are suitable.
- Reverse pulse plating was developed for the electrolytic deposition of copper in particular on printed circuit boards with a high aspect ratio and is described in DE 42 25 961 C2 and DE 27 39 427 A1 , for example. By using high current densities an improved surface distribution and scattering in the through-holes is achieved.
- the ratio of the duration of the at least one forward current pulse to the duration of the at least one reverse current pulse is adjusted to at least 5, preferably to at least 15 and more preferably to at least 18. This ratio can be adjusted to 75 at most and preferably to 50 at most. It is particularly preferred to adjust this ratio to about 20.
- the duration of the at least one forward current pulse can be adjusted to pref ⁇ erably at least 5 ms to 250 ms.
- the duration of the at least one reverse current pulse is preferably adjusted to 20 ms at most and most preferably to 1 - 10 ms.
- the peak current density of the at least one forward current pulse at the work- piece is preferably adjusted to a value of 15 A/dm 2 at most.
- Particularly prefer ⁇ able is a peak current density of the at least one forward current pulse at the workpiece of about 1.5 - 8 A/dm 2 in horizontal processes. In vertical processes the most preferred peak current density of the at least one forward current pulse at the workpiece is 2 A/dm 2 at most.
- the peak current density of the at least one reverse current pulse at the work piece will preferably be adjusted to a value of 60 A/dm 2 at most. Particularly preferred is a peak current density of the at least one reverse current pulse at the workpiece of about 30 - 50 A/dm 2 in horizontal processes. In vertical proc ⁇ esses the most preferred peak current density of the at least one forward cur ⁇ rent pulse at the workpiece is 3 - 10 A/dm 2 at most.
- the process comprises the following steps:
- a first voltage is applied between a first side of the workpiece and at least a first anode so that a first pulse reverse current is supplied to the first side of the workpiece, wherein in every cycle of this first pulse reverse current at least a first forward current pulse and at least a first reverse current pulse flow.
- a second voltage is applied between a second side of the workpiece and at least a second anode so that a second pulse reverse current is sup- plied to the second side of the workpiece, wherein in every cycle of this second pulse reverse current at least a second forward current pulse and at least a second reverse current pulse flow.
- the at least one first forward current pulse and the at least one first reverse current pulse, respectively can be offset relative to the at least one second forward current pulse and to the at least one second reverse current pulse, respectively.
- this offset between the first and second current pulses amounts to about 180°.
- the current flow in every cycle can comprise two forward current pulses, wherein between the two forward current pulses and a reverse current pulse a zero current interruption is provided.
- At least one parameter of the pulse reverse current can be varied, wherein this parameter is chosen from a group comprising the ratio of the duration of the forward current pulse to the duration of the reverse current pulse and the ratio of the peak current density of the forward current pulse to the peak current density of the reverse current pulse. It has been proven to be particularly advantageous to increase the ratio of the peak current density of the forward current pulse to the peak current den ⁇ sity of the reverse current pulse when metallizing the workpiece and/or to de- crease the ratio of the duration of the forward current pulse to the duration of the reverse current pulse.
- the lnpulse 2 modules of Atotech GmbH used for horizontal treatment of printed circuit boards have a gap of 15 mm between the nozzle holder and the cathode (workpiece) and a gap of 8 mm between anode and cathode.
- the surface of the printed circuit board Prior to metallization the surface of the printed circuit board is first of all cleansed for 45 seconds with the cleaner Cuprapro CF of Atotech Deutschland GmbH and then treated for 45 seconds with 5% sulfuric acid.
- the electrolytes used have the following composition.
- the concentration of the copper ions and the sulfuric acid is individually given in the tests.
- the metallization is carried out at a temperature of 4O 0 C.
- copper sulfate sulfuric acid chloride ions 50 mg/l iron(II): 10 g/I iron(lll): 2 g/l leveling agent lnpulse H6: 4 ml/I; brightening agent lnpulse H6: 7 ml/I leveling agent lnpulse HF: 4 ml/I; brightening agent lnpulse HF: 7 ml/l lnpulse leveling agent und brightening agent are products of Atotech
- the printed circuit board is at first treated for 30 minutes in a bath for elec ⁇ trolytic metallization with copper with the lnpulse H6 process and a pulse re- verse current process with the parameters according to Table 1a.
- a copper deposition in the through-holes as is shown in Fig. 1a is obtained.
- the printed circuit board is treated for a further 30 minutes in a second bath for electrolytic metallization with copper with the lnpulse HF process and a pulse reverse current process with the parameters according to Table 1b.
- a copper deposition in the through-holes as is shown in Fig. 2 is obtained.
- the printed circuit board is at first treated for 30 minutes in a bath for elec ⁇ trolytic metallization with copper with the lnpulse H6 process and a pulse re ⁇ verse current process with the parameters according to Table 2a.
- the printed circuit board is treated for a further 30 minutes in a second bath for electrolytic metallization with copper with the lnpulse HF process and a pulse reverse current process with the parameters according to Table 2b.
- the printed circuit board is treated for 60 minutes in a bath for electrolytic metallization with copper with the lnpulse HF process and a pulse reverse cur ⁇ rent process with the parameters according to Table 3.
- a printed circuit board having a through-hole diameter of 200 ⁇ m and a height of 300 ⁇ m is at first treated for 30 minutes in a bath for electrolytic metal- lization with copper with the lnpulse H6 process and a pulse reverse current process with the parameters according to Table 4a.
- the printed circuit board is treated for a further 30 minutes in a second bath for electrolytic metallization with copper with the lnpulse HF process and a pulse reverse current process with the parameters according to Table 4b. Then, the filling of the through-holes is complete. No inclusions are observed.
- the surface of the printed circuit board is at first cleansed for 3 minutes with an acid cleaner S of Atotech Deutschland GmbH and then treated for 60 seconds with 5% sulphuric acid.
- the electrolytes used have the following composition.
- the concentration of copper ions and sulfuric acid is individually given in the tests.
- the metallization is carried out at a temperature of 23°C.
- cuprapulse XP7 20 ml/I
- brightening agent Cuprapulse S3 1 ml/l leveling agent lnplate Dl: 15 ml/l
- brightening agent lnplate Dl 0,5 ml/I
- Cuprapulse and lnplate leveling agent and brightening agent are prod- ucts of Atotech Deutschland GmbH.
- a redox system is only used in the second step with the following com ⁇ position: iron(ll): 5 g/l iron(lll): 1 g/l
- the printed circuit board is at first treated for 90 minutes in a bath for electrolytic metallization with copper with the Cuprapulse XP7 process and a pulse reverse current process with the parameters according to Table 5a. Then, in a second step, the printed circuit board is treated for a further 85 minutes in a bath for electrolytic metallization with copper with the lnplate Dl process and a direct current with the parameters according to Table 5b. Then, the filling of the through-holes is complete. No inclusions are observed.
- the printed circuit board is at first treated for 90 minutes in a bath for electrolytic metallization with copper with the Cuprapulse XP7 process and a pulse reverse current process with the parameters according to Table 6a. Then, in a second step, the printed circuit board is treated for a further 85 minutes in a bath for electrolytic metallization with copper with the lnplate Dl process and a direct current with the parameters according to Table 6b. Then, the filling of the through-holes is complete. No inclusions are observed.
- the printed circuit board is at first treated for 90 minutes in a bath for electrolytic metallization with copper with the Cuprapulse XP7 process and a pulse reverse current process with the parameters according to Table 7a. Then, in a second step, the printed circuit board is treated for a further 85 minutes in a bath for electrolytic metallization with copper with the lnplate Dl process and a direct current with the parameters according to Table 7b. Then, the filling of the through-holes is complete. No inclusions are observed.
Abstract
Description
Claims
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007531632A JP5078142B2 (en) | 2004-09-20 | 2005-08-30 | Electrical treatment for filling metal in through holes, especially electrical treatment for filling copper in printed circuit board through holes |
KR1020077007033A KR101222627B1 (en) | 2004-09-20 | 2005-08-30 | Galvanic Process for Filling Through―Holes with Metals, in Particular of Printed Circuit Boards with Copper |
DE602005011662T DE602005011662D1 (en) | 2004-09-20 | 2005-08-30 | GALVANIC PROCESS FOR FILLING CONTINUOUS HOLES WITH METALS, ESPECIALLY OF COPPER PCB |
EP05775130A EP1810554B1 (en) | 2004-09-20 | 2005-08-30 | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper |
CN2005800315049A CN101053286B (en) | 2004-09-20 | 2005-08-30 | Electrochemical method for filling hole with metal, especially with copper filling hole of printed circuit board |
US11/661,704 US9445510B2 (en) | 2004-09-20 | 2005-08-30 | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper |
US15/159,943 US9526183B2 (en) | 2004-09-20 | 2016-05-20 | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102004045451A DE102004045451B4 (en) | 2004-09-20 | 2004-09-20 | Galvanic process for filling through-holes with metals, in particular printed circuit boards with copper |
DE102004045451.5 | 2004-09-20 |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/661,704 A-371-Of-International US9445510B2 (en) | 2004-09-20 | 2005-08-30 | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper |
US15/159,943 Continuation US9526183B2 (en) | 2004-09-20 | 2016-05-20 | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006032346A1 true WO2006032346A1 (en) | 2006-03-30 |
Family
ID=35447785
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP2005/009332 WO2006032346A1 (en) | 2004-09-20 | 2005-08-30 | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper |
Country Status (10)
Country | Link |
---|---|
US (2) | US9445510B2 (en) |
EP (1) | EP1810554B1 (en) |
JP (1) | JP5078142B2 (en) |
KR (1) | KR101222627B1 (en) |
CN (1) | CN101053286B (en) |
AT (1) | ATE417492T1 (en) |
DE (2) | DE102004045451B4 (en) |
MY (1) | MY145344A (en) |
TW (1) | TWI370715B (en) |
WO (1) | WO2006032346A1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009531542A (en) * | 2006-03-30 | 2009-09-03 | アトテック・ドイチュラント・ゲーエムベーハー | Electrolytic filling of holes and cavities with metal |
US20100006446A1 (en) * | 2006-02-24 | 2010-01-14 | Samsung Electro-Mechanics Co., Ltd. | Method for manufacturing package on package with cavity |
EP2518187A1 (en) | 2011-04-26 | 2012-10-31 | Atotech Deutschland GmbH | Aqueous acidic bath for electrolytic deposition of copper |
US9222186B2 (en) | 2013-11-29 | 2015-12-29 | Ibiden Co., Ltd. | Method for manufacturing printed wiring board |
US9297088B2 (en) | 2012-08-07 | 2016-03-29 | Ebara Corporation | Electroplating method and electroplating apparatus for through-hole |
EP3570645A1 (en) * | 2018-05-17 | 2019-11-20 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Component carrier with only partially filled thermal through-hole |
WO2021032775A1 (en) | 2019-08-19 | 2021-02-25 | Atotech Deutschland Gmbh | Manufacturing sequences for high density interconnect printed circuit boards and a high density interconnect printed circuit board |
US11746433B2 (en) | 2019-11-05 | 2023-09-05 | Macdermid Enthone Inc. | Single step electrolytic method of filling through holes in printed circuit boards and other substrates |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100632552B1 (en) * | 2004-12-30 | 2006-10-11 | 삼성전기주식회사 | Fill plating structure of inner via hole and manufacturing method thereof |
KR100803004B1 (en) * | 2006-09-01 | 2008-02-14 | 삼성전기주식회사 | Method for filling through hole |
JP6161863B2 (en) * | 2010-12-28 | 2017-07-12 | 株式会社荏原製作所 | Electroplating method |
KR20140034529A (en) | 2012-09-12 | 2014-03-20 | 삼성전기주식회사 | Electro-copper plating apparatus |
JP6114527B2 (en) * | 2012-10-05 | 2017-04-12 | 新光電気工業株式会社 | Wiring board and manufacturing method thereof |
CN102877098B (en) * | 2012-10-29 | 2015-06-17 | 东莞市若美电子科技有限公司 | Multi-waveband output pulse plating method |
CN104053311A (en) * | 2013-03-13 | 2014-09-17 | 欣兴电子股份有限公司 | Manufacturing method of conducting hole |
CN104159420A (en) * | 2014-09-04 | 2014-11-19 | 深圳恒宝士线路板有限公司 | Method for manufacturing circuit board with blind holes and four layers of circuits |
EP3029178A1 (en) * | 2014-12-05 | 2016-06-08 | ATOTECH Deutschland GmbH | Method and apparatus for electroplating a metal onto a substrate |
US11716819B2 (en) * | 2018-06-21 | 2023-08-01 | Averatek Corporation | Asymmetrical electrolytic plating for a conductive pattern |
KR20210000514A (en) | 2019-06-25 | 2021-01-05 | 삼성전기주식회사 | Plating method for printed circuit board and printed circuit board |
CN110306214A (en) * | 2019-07-05 | 2019-10-08 | 东莞市斯坦得电子材料有限公司 | A kind of reverse impulse copper-plating technique for high aspect ratio aperture printed wiring board the electroplates in hole |
KR102215846B1 (en) * | 2019-11-27 | 2021-02-16 | 와이엠티 주식회사 | Through-hole filling method for circuit board and circuit board using the same |
KR20210088227A (en) | 2020-01-06 | 2021-07-14 | 삼성전기주식회사 | Printed circuit board |
US20230279577A1 (en) * | 2022-03-04 | 2023-09-07 | Rohm And Haas Electronic Materials Llc | Method of filling through-holes to reduce voids |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5972192A (en) * | 1997-07-23 | 1999-10-26 | Advanced Micro Devices, Inc. | Pulse electroplating copper or copper alloys |
US6132584A (en) * | 1995-12-21 | 2000-10-17 | Atotech Deutschland Gmbh | Process and circuitry for generating current pulses for electrolytic metal deposition |
JP2002141440A (en) * | 2000-11-01 | 2002-05-17 | Mitsui High Tec Inc | Method for manufacturing substrate |
WO2002086196A1 (en) * | 2001-04-19 | 2002-10-31 | Rd Chemical Company | Copper acid baths, system and method for electroplating high aspect ratio substrates |
US20030010642A1 (en) * | 1999-10-15 | 2003-01-16 | Taylor E. Jennings | Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes |
US20030221966A1 (en) * | 2002-05-31 | 2003-12-04 | Matthias Bonkass | Method of electroplating copper over a patterned dielectric layer |
US20040011654A1 (en) * | 2001-10-16 | 2004-01-22 | Kenji Nakamura | Method of copper plating small diameter hole |
JP2004311919A (en) * | 2003-02-21 | 2004-11-04 | Shinko Electric Ind Co Ltd | Through-hole filling method |
JP2005093934A (en) * | 2003-09-19 | 2005-04-07 | Shinko Electric Ind Co Ltd | Filling method into through-hole |
Family Cites Families (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CH629542A5 (en) | 1976-09-01 | 1982-04-30 | Inoue Japax Res | METHOD AND DEVICE FOR GALVANIC MATERIAL DEPOSITION. |
US4683036A (en) * | 1983-06-10 | 1987-07-28 | Kollmorgen Technologies Corporation | Method for electroplating non-metallic surfaces |
DE3836521C2 (en) | 1988-10-24 | 1995-04-13 | Atotech Deutschland Gmbh | Aqueous acidic bath for the galvanic deposition of shiny and crack-free copper coatings and use of the bath |
DE4126502C1 (en) | 1991-08-07 | 1993-02-11 | Schering Ag Berlin Und Bergkamen, 1000 Berlin, De | |
DE4225961C5 (en) * | 1992-08-06 | 2011-01-27 | Atotech Deutschland Gmbh | Apparatus for electroplating, in particular copper plating, flat plate or arched objects |
DE4229403C2 (en) * | 1992-09-03 | 1995-04-13 | Hoellmueller Maschbau H | Device for electroplating thin plastic films provided with a conductive coating on one or both sides |
DE69412952T2 (en) * | 1993-09-21 | 1999-05-12 | Matsushita Electric Ind Co Ltd | Connection part of a circuit substrate and method for producing multilayer circuit substrates using this part |
DE19545231A1 (en) * | 1995-11-21 | 1997-05-22 | Atotech Deutschland Gmbh | Process for the electrolytic deposition of metal layers |
DE19717512C3 (en) * | 1997-04-25 | 2003-06-18 | Atotech Deutschland Gmbh | Device for electroplating circuit boards under constant conditions in continuous systems |
US6071398A (en) * | 1997-10-06 | 2000-06-06 | Learonal, Inc. | Programmed pulse electroplating process |
JP2000173949A (en) | 1998-12-09 | 2000-06-23 | Fujitsu Ltd | Semiconductor device, its manufacture, and plating method and device |
DE19915146C1 (en) * | 1999-01-21 | 2000-07-06 | Atotech Deutschland Gmbh | Production of highly pure copper wiring trace on semiconductor wafer for integrated circuit by applying metal base coat, plating and structurization uses dimensionally-stable insoluble counter-electrode in electroplating |
EP1153430B1 (en) | 1999-01-21 | 2004-11-10 | ATOTECH Deutschland GmbH | Method for galvanically forming conductor structures of high-purity copper in the production of integrated circuits |
US6630630B1 (en) * | 1999-12-14 | 2003-10-07 | Matsushita Electric Industrial Co., Ltd. | Multilayer printed wiring board and its manufacturing method |
EP1132500A3 (en) | 2000-03-08 | 2002-01-23 | Applied Materials, Inc. | Method for electrochemical deposition of metal using modulated waveforms |
JP2001267726A (en) * | 2000-03-22 | 2001-09-28 | Toyota Autom Loom Works Ltd | Electrolytic plating method and device for wiring board |
JP2002004083A (en) * | 2000-04-18 | 2002-01-09 | Shinko Electric Ind Co Ltd | Via filling method |
JP2002016332A (en) * | 2000-06-28 | 2002-01-18 | Ibiden Co Ltd | Laminated board having through hole and its manufacturing method |
US20020015833A1 (en) | 2000-06-29 | 2002-02-07 | Naotomi Takahashi | Manufacturing method of electrodeposited copper foil and electrodeposited copper foil |
JP2002053993A (en) | 2000-08-04 | 2002-02-19 | Mitsui Mining & Smelting Co Ltd | Electrolytic copper foil, and method of manufacturing the same |
TWI255871B (en) * | 2000-12-20 | 2006-06-01 | Learonal Japan Inc | Electrolytic copper plating solution and process for electrolytic plating using the same |
US6458696B1 (en) * | 2001-04-11 | 2002-10-01 | Agere Systems Guardian Corp | Plated through hole interconnections |
KR100877923B1 (en) * | 2001-06-07 | 2009-01-12 | 롬 앤드 하스 일렉트로닉 머트어리얼즈, 엘.엘.씨 | Electrolytic copper plating method |
JP3941433B2 (en) | 2001-08-08 | 2007-07-04 | 株式会社豊田自動織機 | How to remove smear in via holes |
JP4000796B2 (en) | 2001-08-08 | 2007-10-31 | 株式会社豊田自動織機 | Via hole copper plating method |
JP2003168860A (en) * | 2001-11-30 | 2003-06-13 | Cmk Corp | Printed circuit board and its manufacturing method |
JP3964263B2 (en) | 2002-05-17 | 2007-08-22 | 株式会社デンソー | Blind via hole filling method and through electrode forming method |
DE60336539D1 (en) * | 2002-12-20 | 2011-05-12 | Shipley Co Llc | Method for electroplating with reversed pulse current |
US20040154926A1 (en) * | 2002-12-24 | 2004-08-12 | Zhi-Wen Sun | Multiple chemistry electrochemical plating method |
DE10311575B4 (en) * | 2003-03-10 | 2007-03-22 | Atotech Deutschland Gmbh | Process for the electrolytic metallization of workpieces with high aspect ratio holes |
DE10325101A1 (en) | 2003-06-03 | 2004-12-30 | Atotech Deutschland Gmbh | Method for filling µ-blind vias (µ-BVs) |
US20050121214A1 (en) * | 2003-12-04 | 2005-06-09 | Gould Len C. | Active electrical transmission system |
JP4973829B2 (en) * | 2004-07-23 | 2012-07-11 | 上村工業株式会社 | Electro copper plating bath and electro copper plating method |
-
2004
- 2004-09-20 DE DE102004045451A patent/DE102004045451B4/en not_active Expired - Fee Related
-
2005
- 2005-08-23 TW TW094128784A patent/TWI370715B/en active
- 2005-08-30 CN CN2005800315049A patent/CN101053286B/en active Active
- 2005-08-30 JP JP2007531632A patent/JP5078142B2/en active Active
- 2005-08-30 EP EP05775130A patent/EP1810554B1/en active Active
- 2005-08-30 US US11/661,704 patent/US9445510B2/en active Active
- 2005-08-30 WO PCT/EP2005/009332 patent/WO2006032346A1/en active Application Filing
- 2005-08-30 DE DE602005011662T patent/DE602005011662D1/en active Active
- 2005-08-30 KR KR1020077007033A patent/KR101222627B1/en active IP Right Grant
- 2005-08-30 AT AT05775130T patent/ATE417492T1/en active
- 2005-09-13 MY MYPI20054306A patent/MY145344A/en unknown
-
2016
- 2016-05-20 US US15/159,943 patent/US9526183B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6132584A (en) * | 1995-12-21 | 2000-10-17 | Atotech Deutschland Gmbh | Process and circuitry for generating current pulses for electrolytic metal deposition |
US5972192A (en) * | 1997-07-23 | 1999-10-26 | Advanced Micro Devices, Inc. | Pulse electroplating copper or copper alloys |
US20030010642A1 (en) * | 1999-10-15 | 2003-01-16 | Taylor E. Jennings | Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes |
JP2002141440A (en) * | 2000-11-01 | 2002-05-17 | Mitsui High Tec Inc | Method for manufacturing substrate |
WO2002086196A1 (en) * | 2001-04-19 | 2002-10-31 | Rd Chemical Company | Copper acid baths, system and method for electroplating high aspect ratio substrates |
US20040011654A1 (en) * | 2001-10-16 | 2004-01-22 | Kenji Nakamura | Method of copper plating small diameter hole |
US20030221966A1 (en) * | 2002-05-31 | 2003-12-04 | Matthias Bonkass | Method of electroplating copper over a patterned dielectric layer |
JP2004311919A (en) * | 2003-02-21 | 2004-11-04 | Shinko Electric Ind Co Ltd | Through-hole filling method |
JP2005093934A (en) * | 2003-09-19 | 2005-04-07 | Shinko Electric Ind Co Ltd | Filling method into through-hole |
Non-Patent Citations (2)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 2002, no. 09 4 September 2002 (2002-09-04) * |
PATENT ABSTRACTS OF JAPAN vol. 2003, no. 12 5 December 2003 (2003-12-05) * |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100006446A1 (en) * | 2006-02-24 | 2010-01-14 | Samsung Electro-Mechanics Co., Ltd. | Method for manufacturing package on package with cavity |
JP2009531542A (en) * | 2006-03-30 | 2009-09-03 | アトテック・ドイチュラント・ゲーエムベーハー | Electrolytic filling of holes and cavities with metal |
US8784634B2 (en) | 2006-03-30 | 2014-07-22 | Atotech Deutschland Gmbh | Electrolytic method for filling holes and cavities with metals |
EP2518187A1 (en) | 2011-04-26 | 2012-10-31 | Atotech Deutschland GmbH | Aqueous acidic bath for electrolytic deposition of copper |
WO2012146591A1 (en) | 2011-04-26 | 2012-11-01 | Atotech Deutschland Gmbh | Aqueous acidic bath for electrolytic deposition of copper |
US9297088B2 (en) | 2012-08-07 | 2016-03-29 | Ebara Corporation | Electroplating method and electroplating apparatus for through-hole |
US9222186B2 (en) | 2013-11-29 | 2015-12-29 | Ibiden Co., Ltd. | Method for manufacturing printed wiring board |
EP3570645A1 (en) * | 2018-05-17 | 2019-11-20 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Component carrier with only partially filled thermal through-hole |
WO2021032775A1 (en) | 2019-08-19 | 2021-02-25 | Atotech Deutschland Gmbh | Manufacturing sequences for high density interconnect printed circuit boards and a high density interconnect printed circuit board |
US11746433B2 (en) | 2019-11-05 | 2023-09-05 | Macdermid Enthone Inc. | Single step electrolytic method of filling through holes in printed circuit boards and other substrates |
Also Published As
Publication number | Publication date |
---|---|
ATE417492T1 (en) | 2008-12-15 |
JP2008513985A (en) | 2008-05-01 |
TW200623995A (en) | 2006-07-01 |
US20160270241A1 (en) | 2016-09-15 |
US9526183B2 (en) | 2016-12-20 |
EP1810554A1 (en) | 2007-07-25 |
MY145344A (en) | 2012-01-31 |
KR101222627B1 (en) | 2013-01-16 |
US9445510B2 (en) | 2016-09-13 |
DE102004045451A1 (en) | 2006-03-30 |
DE102004045451B4 (en) | 2007-05-03 |
CN101053286B (en) | 2012-01-18 |
JP5078142B2 (en) | 2012-11-21 |
US20090236230A1 (en) | 2009-09-24 |
CN101053286A (en) | 2007-10-10 |
EP1810554B1 (en) | 2008-12-10 |
DE602005011662D1 (en) | 2009-01-22 |
KR20070053304A (en) | 2007-05-23 |
TWI370715B (en) | 2012-08-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9526183B2 (en) | Galvanic process for filling through-holes with metals, in particular of printed circuit boards with copper | |
JP5073736B2 (en) | Electrolytic filling of holes and cavities with metal | |
TWI583279B (en) | Method for combined through-hole plating and via filling | |
US6309528B1 (en) | Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes | |
KR100386146B1 (en) | Electrolytic coating method for circuited board and electrolytic coating apparatus for the same | |
CN104131319B (en) | For the electroplate liquid and its electro-plating method of the filling perforation of plate-shaped members surface | |
JP2009532586A (en) | Electrolytic copper plating method | |
CN105189827A (en) | Method for depositing thick copper layers onto sintered materials | |
EP2865787A1 (en) | Copper electroplating method | |
JP4132273B2 (en) | Method for manufacturing build-up printed wiring board having filled blind via holes | |
KR100553840B1 (en) | Method for manufacturing thin copper film for printed circuit board | |
RU2323555C1 (en) | Method for manufacture of printed circuit board | |
Nikolova et al. | New generation solution for micro via metallization and through hole plating | |
US20140262800A1 (en) | Electroplating Chemical Leveler |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 12007500546 Country of ref document: PH |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007531632 Country of ref document: JP Ref document number: 200580031504.9 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020077007033 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005775130 Country of ref document: EP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWP | Wipo information: published in national office |
Ref document number: 2005775130 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11661704 Country of ref document: US |