WO2005101538A2 - Transconductance circuit for piezoelectric transducer - Google Patents

Transconductance circuit for piezoelectric transducer Download PDF

Info

Publication number
WO2005101538A2
WO2005101538A2 PCT/US2005/008726 US2005008726W WO2005101538A2 WO 2005101538 A2 WO2005101538 A2 WO 2005101538A2 US 2005008726 W US2005008726 W US 2005008726W WO 2005101538 A2 WO2005101538 A2 WO 2005101538A2
Authority
WO
WIPO (PCT)
Prior art keywords
fet
transconductance
circuit
detector
transducer
Prior art date
Application number
PCT/US2005/008726
Other languages
French (fr)
Other versions
WO2005101538A3 (en
Inventor
Eric Scott Micko
Original Assignee
Suren Systems. Ltd.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Suren Systems. Ltd. filed Critical Suren Systems. Ltd.
Priority to BRPI0509551-4A priority Critical patent/BRPI0509551A/en
Priority to AU2005234374A priority patent/AU2005234374B2/en
Priority to GB0618031A priority patent/GB2427270B/en
Priority to CN2005800108689A priority patent/CN1969401B/en
Publication of WO2005101538A2 publication Critical patent/WO2005101538A2/en
Publication of WO2005101538A3 publication Critical patent/WO2005101538A3/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N30/00Piezoelectric or electrostrictive devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/181Low-frequency amplifiers, e.g. audio preamplifiers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N30/00Piezoelectric or electrostrictive devices
    • H10N30/40Piezoelectric or electrostrictive devices with electrical input and electrical output, e.g. functioning as transformers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N30/00Piezoelectric or electrostrictive devices
    • H10N30/80Constructional details
    • H10N30/802Circuitry or processes for operating piezoelectric or electrostrictive devices not otherwise provided for, e.g. drive circuits

Definitions

  • the present invention relates generally to piezoelectric transducer systems.
  • Piezoelectric sensor systems are used in a wide variety of applications.
  • some security systems detect movement in a monitored space using passive infrared (PIR) motion sensors, which detect changes in far infrared radiation (8 - 14 micron wavelength) due to temperature differences between an object (e.g. a human) and its background environment.
  • PIR passive infrared
  • motion sensors Upon detection, motion sensors generally transmit an indication to a host system, which may in turn activate an intrusion "alarm", change room lighting, open a door, or perform some other function.
  • PIR passive infrared
  • the detectors of a PIR sensor can include pyroelectric detectors that measure changes in far infrared radiation.
  • Such detectors operate by the "piezoelectric effect", which causes electrical charge migration in the presence of mechanical strain.
  • Pyroelectric detectors take the form of a capacitor - two electrically conductive plates separated by a dielectric.
  • the dielectric can be a piezoelectric ceramic.
  • a voltage that can be measured appears as the "capacitor” charges.
  • an external circuit of relatively low impedance is connected between the plates (“current output mode), then a current flows.
  • a piezoelectric detector in the current output mode is placed in a transconductance amplifier circuit, in which, in lieu of allowing the voltage between the plates of the transducer to change substantially, charge is conducted through a feedback resistor of a high impedance operational amplifier to create a voltage that establishes the output signal of the circuit.
  • high impedance is meant an impedance of at least 10 7 Ohms.
  • the present invention is directed to providing inexpensive versions of transconductance circuits.
  • heretofore transconductance circuits for piezoelectric detectors have required relatively expensive high impedance operational amplifiers as a result of having to measure small amounts of charge produced by piezoelectric detectors.
  • less expensive circuits can be provided using the inventive concepts herein.
  • a piezoelectric detector includes a piezoelectric transducer and a transconductance circuit electrically connected to the transducer.
  • the transconductance circuit defines a common ground and a signal voltage reference that is not directly connected to the common ground.
  • a transconductance resistor may be connected to the gate of a field effect transistor (FET), and the transconductance circuit has no high impedance operational amplifier.
  • An output resistor may be connected to the source of the FET, potentially through a bipolar junction transistor (BJT) the base of which may be connected to the source of the FET.
  • BJT bipolar junction transistor
  • a "shorting" capacitor which provides a near-short circuit at sensor signal operating frequencies can connect the drain of the FET to the source of the FET.
  • an alternating current (AC) coupled output feedback voltage divider can be connected between the source of the FET and a transconductance resistor connected to the gate of the FET.
  • the transconductance resistor is connected to the gate of the FET through a standard input impedance operational amplifier.
  • the inverting input of the operational amplifier may be connected to the source of the FET, and the non-inverting input of the operational amplifier may be connected to a signal voltage reference.
  • an AC-coupled output feedback voltage divider can be connected between the output of the operational amplifier and the transconductance resistor that is connected to the gate of the FET.
  • a field effect transistor FET
  • the circuit also has a circuit common ground and a signal voltage reference node that is at an AC potential other than ground.
  • a circuit in still another aspect, includes a piezoelectric transducer and a transconductance amplifier circuit receiving, along an electrical path, a signal from the transducer and processing the signal to produce an output.
  • the transconductance amplifier circuit does not include a high impedance operational amplifier.
  • a piezoelectric detector includes a piezoelectric transducer and a transconductance circuit electrically connected to the transducer.
  • the transconductance circuit includes, as set forth above, a piezoelectric transducer connected to the gate of a field effect transistor (FET), and the transconductance circuit has no operational amplifier.
  • FET field effect transistor
  • the transconductance circuit includes a transconductance resistor connected to the gate of the FET and first and second transistors in addition to the FET.
  • a feedback circuit portion includes the first transistor and the second transistor, and the second transistor is electrically connected to the transconductance resistor and to the first transistor.
  • a piezoelectric detector package includes a housing that holds three components, namely, a piezoelectric transducer, a field effect transistor (FET) defining a gate, and a transconductance resistor connected to the gate.
  • First through fourth electrical connectors are on the housing and are respectively electrically connected within the housing to the FET source, FET drain, piezoelectric transducer, and transconductance resistor.
  • a feedback circuit portion line is connectable to the first connector to connect a feedback circuit portion to be driven by the source of the FET.
  • a power supply line is connectable to the second connector to connect a power supply to the drain of the FET.
  • a circuit line is connectable to the third connector to connect at least a portion of a transconductance circuit to the transducer.
  • a feedback line is connectable to the fourth connector to connect at least a portion of a circuit to the transconductance resistor.
  • a method for operably engaging a piezoelectric transducer coupled to the gate of a field effect transistor (FET) to a transconductance circuit includes providing the piezoelectric transducer, FET, and a transconductance resistor in a single housing. The method also includes providing four connectors on the housing, and connecting the connectors to portions of the transconductance circuit.
  • Figure 1 is a block diagram of the present system architecture
  • Figure 2 is a schematic diagram of a first embodiment of the present transconductance circuit
  • Figure 3 is a schematic diagram of a second embodiment of the present transconductance circuit
  • Figure 4 is a schematic diagram of a third embodiment of the present transconductance circuit
  • Figure 5 is a schematic diagram of a fourth embodiment of the present transconductance circuit
  • Figure 6 is a schematic diagram of a modified version of the first embodiment shown in Figure 2, wherein the alternating current (AC) and direct current (DC) connections to the transducer are separated from each other to avoid DC outputs that, if sufficiently high, might otherwise saturate the circuit
  • Figure 7 is a schematic diagram of a modified version of the second embodiment shown in Figure 3, wherein the AC and DC connections to the transducer are separated from each other
  • Figure 8 is a schematic diagram of a modified version of the third embodiment shown in Figure 4, wherein the AC and DC connections to the transducer are separated from each other;
  • Figure 8 is a
  • FIG. 10 is a schematic diagram of still another alternate embodiment of the present transconductance circuit; and Figure 11 is a perspective view of a transducer package.
  • FIG. 10 an exemplary non-limiting system is shown, generally designated 10, for detecting a moving object 12, such as a human.
  • the system 10 includes an optics system 14 that can include appropriate mirrors, lenses, and other components known in the art for focussing images of the object 12 onto a passive infrared (PIR) detector system 16.
  • PIR detector system 16 In response to the moving object 12, the PIR detector system 16 generates a signal that can be filtered, amplified, and digitized by a signal processing circuit 18, with a processing system 20 (such as, e.g.
  • a piezoelectric transducer 22 is provided in a transconductance circuit 24 having a direct current (DC) voltage supply 26.
  • the circuit 24 can be thought of as a monitoring circuit for the piezoelectric transducer 22. Also, the circuit 24 impedance-buffers and amplifies the signal from the transducer 22.
  • a "transconductance circuit” is one in which, in lieu of allowing the voltage between the plates of a transducer such as the transducer 22 to change substantially, charge is conducted through a resistor to create a voltage that establishes the output signal of the circuit.
  • the piezoelectric transducer 22 can be any piezoelectric transducer.
  • the piezoelectric transducer 22 is a pyroelectric detector that measures changes in far infrared radiation by the "piezoelectric effect", which causes electrical charge migration in the presence of mechanical strain that can be induced by, e.g. , far infrared radiation-induced temperature change.
  • the piezoelectric transducer 22 may take the form of a capacitor, i.e. , two electrically conductive plates separated by a dielectric which can be a piezoelectric ceramic. When the ceramic of the piezoelectric transducer 22 experiences mechanical strain, electrical charge migrates from one plate to the other plate.
  • the transducer 22 is connected between the source and the gate of a junction field effect transistor (FET) Ql that may be implemented by a type 2N4338 FET in a non-limiting embodiment.
  • the power supply 26, which can be a five volt power supply established by one or more dry cell batteries, is connected to the drain of the FET Ql as shown.
  • the source current of the FET Ql is changed to a voltage by passing it through an output resistor Rl.
  • the voltage is connected via a transconductance resistor R2 and causes a current to flow back to the gate of the FET Ql, with both resistors Rl, R2 being connected to ground but with the transducer 22 "floating" (i.e., with its signal reference voltage not connected to ground) between the source and gate of the FET Ql.
  • the FET Ql controls the feedback current through the transconductance resistor R2 to the gate of the FET Ql by varying the voltage across the output resistor Rl, which, via the ground node, impresses the same changing voltage across the transconductance resistor R2.
  • the alternating current (AC) component of the output of the circuit 24 which can be mathematically calculated in sufficient accuracy to reflect essential circuit function by multiplying the output current of the transducer 22 by the resistance of the transconductance resistor R2, is measured across the output resistor Rl.
  • the direct current (DC) component of the output is determined by the gate-source operating voltage of the FET Ql.
  • the signal voltage reference node of the circuit 24 floats with respect to the circuit common ground, in contrast to conventional non-transconductance circuits in which the signal voltage reference node is grounded and the FET is used as a buffer for a piezoelectric detector operated in a voltage output mode. Consequently, the present combination of transconductance circuit structure produces the characteristic larger signal voltage as compared to conventional voltage output mode circuits, while advantageously permitting the use of a relatively inexpensive FET Ql of the same type as used in conventional voltage output mode circuits in lieu of a relatively more expensive high impedance operational amplifier.
  • the circuit 24 shown in Figure 2 in essence has three functional blocks, namely, the transducer 22, the FET Ql, and the transconductance resistor R2, with the latter being a feedback element, in contrast to conventional voltage output mode circuits.
  • Figures 3-5 show various circuits that add components to those of Figure 2 to increase even further the signal developed by the circuits.
  • a piezoelectric transducer 28 is provided in a transconductance circuit 30 having a DC voltage supply 32.
  • the transducer 28 is connected between the source and the gate of a junction field effect transistor (FET) Ql and, thus, the signal voltage reference of the circuit 30 floats with respect to the circuit common ground.
  • FET junction field effect transistor
  • the power supply 32 is connected to the drain of the FET Ql as shown through a drain resistor R D .
  • a drain resistor R D In the circuit shown in Figure 3, not only is the FET Ql provided, but a bipolar junction transistor (BJT) Q2 as well, in addition to further circuit elements discussed below. If desired, an inexpensive standard input impedance operational amplifier may be used instead of the BJT Q2.
  • standard input impedance is meant an impedance of no more than 10 7 Ohms.
  • the base of the BJT Q2 is connected to the transducer 28 and to the source of the FET Ql as shown, with the emitter of the BJT Q2 being connected to grounded output resistor Rl and with the collector of the BJT Q2 being connected to the power supply 32 and being separated from the drain of the FET Ql by the drain resistor R D .
  • an output feedback voltage divider that is established by resistors R3, R4 and a capacitor C3 can be added so as to amplify the basic transconductance voltage developed across a transconductance resistor R2 by, for example, ten, with this voltage being fed back as a current to the gate of the FET Ql through the transconductance resistor R2.
  • the AC component of the output of the circuit 30 (as measured across the output resistor Rl) in Figure 3 may be ten times that of the circuit 24 shown in Figure 2, given the same stimulus energy to the transducers of both circuits.
  • the drain of the FET Ql is essentially short-circuited (for AC signals) by a shorting capacitor C s to the source of the FET Ql, which, as noted previously, is the signal voltage reference node.
  • the internal capacitance of the FET Ql no longer establishes an undesirable feedback element, extending the high frequency response of the circuit 30.
  • a piezoelectric transducer 34 is provided in a transconductance circuit 36 having a DC voltage supply 38.
  • the transducer 34 is connected between the source and the gate of a junction field effect transistor (FET) Ql and, thus, the signal voltage reference of the circuit 36 floats with respect to the circuit common ground.
  • the power supply 38 is connected to the drain of the FET Ql as shown.
  • an inexpensive standard input impedance operational amplifier Ul has its inverting input connected to the transducer 34 and to the source of the FET Ql, which is indirectly connected to ground (i.e. , through a resistor R4).
  • the output of the operational amplifier Ul is fed back to the gate of the FET Ql through a transconductance resistor R3.
  • the non-inverting input of the operational amplifier Ul is connected to a voltage divider consisting of a resistor Rl, which in turn is connected to the power supply 38, and a resistor R2, which is connected to ground.
  • a voltage divider consisting of a resistor Rl, which in turn is connected to the power supply 38, and a resistor R2, which is connected to ground.
  • the voltage across the FET source resistor R2 that is developed from the source current is fed back as a current to the gate of the FET Ql.
  • the feedback path extends through the operational amplifier Ul in the circuit 36 shown in Figure 4 and through a transconductance resistor R3.
  • the transconductance current summing node is at the gate of the FET Ql, which buffers the inverting input of the operational amplifier Ul.
  • the non-inverting input of the operational amplifier Ul is the "floating" signal voltage reference node for the circuit 36.
  • the operational amplifier Ul varies its output voltage to control the feedback current through the transconductance resistor R3, with the output signal of the circuit being the AC component of the output voltage of the operational amplifier Ul, the DC component being determined by the gate-source operating voltage of FET Ql.
  • the circuit 36 in Figure 4 provides an essentially constant voltage (maintained by the operational amplifier Ul at its inverting input) for a signal voltage reference node. Accordingly, the FET Ql drain-gate voltage is essentially constant compared to the amplifier output and feedback voltage fed back as a current through the transconductance resistor R3 to the gate of the FET Ql.
  • FIG. 5 shows a piezoelectric transducer 40 in a transconductance circuit 42 having a DC voltage supply 44 that in all essential respects is identical to the circuit 36 shown in Figure 4, except that a resistor R5 and a capacitor C3 are provided between the non-inverting input of an operational amplifier Ul and a feedback resistor R3, a transconductance resistor R6 being provided between the tap of the resistor R5/capacitor C3 pair and the gate of the FET Ql.
  • Figures 6-9 respectively correspond to Figures 2-5, with the respective circuits being essentially identical as shown except that in the variations shown in Figures 6-9, the AC and DC connections to the transducer are separated from each other, so as to avoid such high DC outputs that the circuit enters a condition known as "saturation" where the circuit DC output voltage should be (from an ideally calculated standpoint) more positive than the positive end of the power supply or more negative than the negative end of the power supply.
  • a transconductance resistor R6 is connected to the gate of the FET Ql, the drain of which is connected to a power supply line 46 and the source of which is connected, through an output line 48 having disposed in it a PNP transistor Q3, to a voltage divider circuit that includes the resistors Rl and R2, which provide a bias voltage signal for operation of the FET Ql by establishing its source voltage.
  • the PNP transistor Q3 buffers this bias signal to establish the FET Ql source bias voltage.
  • the transistor Q3 passes the FET drain-to-source output current to the base of the NPN transistor Q4, where, because of the gain of the transistor Q4, a proportionately larger transistor output current (collector-emitter current) is developed that is in turn converted back to a voltage by a load resistor that is connected to the power supply voltage.
  • a feedback signal from the source of the FET Ql is provided as before to the transconductance resistor R6 through a feedback line 50, and as discussed above in the specific circuit shown in Figure 10 it is provided through the PNP transistor Q3 and through the NPN transistor Q4 and feedback resistor R3.
  • the piezoelectric transducer is connected via a transducer line 52 and a capacitor C3 (in a voltage divider portion of the circuit) which provides an AC connection to the signal voltage reference node, as shown in accordance with principles set forth above in relation to Figures 5 and 9. All of the above circuits include a piezoelectric transducer and a transconductance resistor that are connected in parallel to a gate of a FET, and the drain of the FET is connected to a power supply and the source is connected to a feedback portion of the circuit.
  • Figure 11 shows.
  • FIG. 11 shows a package structure, generally designated 54, which includes a hollow, parallelepiped-shaped housing 55 that includes four external connectors, 56, 58, 60, 62, such as but not limited to pins.
  • the hollow housing 55 holds the present piezoelectric transducer, FET, and transconductance resistor in any of the circuits shown above. Accordingly, the first and second connectors 56 and 58 may be electrically connected to the FET within the housing 55. More specifically, the first connector 56 may be connected to the drain of the FET and, using the circuit shown in Figure 10 for illustration, may be externally connected, by means of a complementarily- shaped connector, to the line 46 to thereby connect the FET drain to the power supply. On the other hand, the second FET connector 58 is connected to the source of the FET within the housing 55, and it may engage a complementarily-shaped connector that in turn is connected to the line 48 in Figure 10 to thereby connect the FET source to the portion of the circuit shown.
  • the third connector 60 may be internally connected to the transconductance resistor.
  • the third connector 60 may then be externally engaged with a complementarily- shaped connector to connect the line 50 in Figure 10 to the transconductance resistor R6 within the housing 55.
  • the fourth connector 62 may be connected to the piezoelectric transducer contained inside the package structure 54.
  • the fourth connector 62 may then be connected to the line 52 which, as shown in the illustrative circuit of the Figure 10, connects the piezoelectric transducer at the FET gate to other circuit structure. It is preferred that the three components of the hollow housing package structure 54, i.e. , the piezoelectric transducer, FET, and transconductance resistor, be packaged in dry nitrogen 64.
  • the physical connector arrangement shown in Figure 10 is exemplary only, and that other connector arrangements (e.g. , one connector on each of four sides of the housing 55) may be implemented.
  • the above four-connector, three component package the exceedingly small currents that are associated with very high resistances such as a typical transconductance resistor of 125 G Ohms) are all contained inside of the housing 55.
  • the circuitry external to the transducer, FET, and transconductance resistor uses currents much higher than those that flow inside of the housing.
  • a single housing could be made to hold the entire circuit shown in, e.g.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Multimedia (AREA)
  • Amplifiers (AREA)
  • Measurement Of Length, Angles, Or The Like Using Electric Or Magnetic Means (AREA)
  • Measuring Fluid Pressure (AREA)

Abstract

A transconductance monitoring and amplifying circuit for a piezoelectric transducer (22, 28, 34, 40) that may be used in, e.g., a motion detector system includes a FET (Q1), with the transducer (22, 28, 34, 40) (and, hence, the signal voltage reference) floating between the gate and source of the FET (Q1), as opposed to being connected to the common ground of the circuit. This permits the development of a larger detector signal and concomitantly the use of a relatively inexpensive FET (Q1) instead of a relatively more expensive high impedance operational amplifier as must be used in conventional transconductance circuits. The FET (Q1) and transducer (22, 28, 34, 40) can be held in a single four-pin package (54).

Description

TRANSCONDUCTANCE CIRCUIT FOR PIEZOELECTRIC TRANSDUCER
I. Field of the Invention The present invention relates generally to piezoelectric transducer systems.
II. Background of the Invention Piezoelectric sensor systems are used in a wide variety of applications. As but one non-limiting example, some security systems detect movement in a monitored space using passive infrared (PIR) motion sensors, which detect changes in far infrared radiation (8 - 14 micron wavelength) due to temperature differences between an object (e.g. a human) and its background environment. Upon detection, motion sensors generally transmit an indication to a host system, which may in turn activate an intrusion "alarm", change room lighting, open a door, or perform some other function. Such sensors advantageously are simple and relatively inexpensive. The detectors of a PIR sensor can include pyroelectric detectors that measure changes in far infrared radiation. Such detectors operate by the "piezoelectric effect", which causes electrical charge migration in the presence of mechanical strain. Pyroelectric detectors take the form of a capacitor - two electrically conductive plates separated by a dielectric. The dielectric can be a piezoelectric ceramic. When far infrared radiation causes a temperature change (and thus some mechanical strain) in the ceramic, electrical charge migrates from one plate to the other. If no external circuit (or a very high impedance circuit) is connected to the detector ("voltage output mode"), then a voltage that can be measured appears as the "capacitor" charges. If an external circuit of relatively low impedance is connected between the plates ("current output mode"), then a current flows. A piezoelectric detector in the current output mode is placed in a transconductance amplifier circuit, in which, in lieu of allowing the voltage between the plates of the transducer to change substantially, charge is conducted through a feedback resistor of a high impedance operational amplifier to create a voltage that establishes the output signal of the circuit. By "high" impedance is meant an impedance of at least 107 Ohms. The present invention is directed to providing inexpensive versions of transconductance circuits. As understood herein, heretofore transconductance circuits for piezoelectric detectors have required relatively expensive high impedance operational amplifiers as a result of having to measure small amounts of charge produced by piezoelectric detectors. As further understood herein, less expensive circuits can be provided using the inventive concepts herein.
SUMMARY OF THE INVENTION Several versions of a transconductance circuit for, e.g. , a piezoelectric far infrared radiation detector that may be implemented in an infrared motion sensor are disclosed. Accordingly, a piezoelectric detector includes a piezoelectric transducer and a transconductance circuit electrically connected to the transducer. The transconductance circuit defines a common ground and a signal voltage reference that is not directly connected to the common ground. In some embodiments, a transconductance resistor may be connected to the gate of a field effect transistor (FET), and the transconductance circuit has no high impedance operational amplifier. An output resistor may be connected to the source of the FET, potentially through a bipolar junction transistor (BJT) the base of which may be connected to the source of the FET. If desired, a "shorting" capacitor which provides a near-short circuit at sensor signal operating frequencies can connect the drain of the FET to the source of the FET. Also, an alternating current (AC) coupled output feedback voltage divider can be connected between the source of the FET and a transconductance resistor connected to the gate of the FET. In specific non-limiting embodiments the transconductance resistor is connected to the gate of the FET through a standard input impedance operational amplifier. The inverting input of the operational amplifier may be connected to the source of the FET, and the non-inverting input of the operational amplifier may be connected to a signal voltage reference. Also, an AC-coupled output feedback voltage divider can be connected between the output of the operational amplifier and the transconductance resistor that is connected to the gate of the FET. In another aspect, in a transconductance detector circuit including a piezoelectric transducer, a field effect transistor (FET) is connected to the transducer for amplifying a signal therefrom. The circuit also has a circuit common ground and a signal voltage reference node that is at an AC potential other than ground. In still another aspect, a circuit includes a piezoelectric transducer and a transconductance amplifier circuit receiving, along an electrical path, a signal from the transducer and processing the signal to produce an output. The transconductance amplifier circuit does not include a high impedance operational amplifier. In one circuit implementation, a piezoelectric detector includes a piezoelectric transducer and a transconductance circuit electrically connected to the transducer. The transconductance circuit includes, as set forth above, a piezoelectric transducer connected to the gate of a field effect transistor (FET), and the transconductance circuit has no operational amplifier. However, the transconductance circuit includes a transconductance resistor connected to the gate of the FET and first and second transistors in addition to the FET. In a specific implementation of this last circuit a feedback circuit portion includes the first transistor and the second transistor, and the second transistor is electrically connected to the transconductance resistor and to the first transistor. In another aspect, a piezoelectric detector package includes a housing that holds three components, namely, a piezoelectric transducer, a field effect transistor (FET) defining a gate, and a transconductance resistor connected to the gate. First through fourth electrical connectors are on the housing and are respectively electrically connected within the housing to the FET source, FET drain, piezoelectric transducer, and transconductance resistor. The connectors are mechanically couplable with circuit elements outside the housing. In specific embodiments, a feedback circuit portion line is connectable to the first connector to connect a feedback circuit portion to be driven by the source of the FET. Also, a power supply line is connectable to the second connector to connect a power supply to the drain of the FET. Further, a circuit line is connectable to the third connector to connect at least a portion of a transconductance circuit to the transducer. Moreover, a feedback line is connectable to the fourth connector to connect at least a portion of a circuit to the transconductance resistor. In another aspect, a method for operably engaging a piezoelectric transducer coupled to the gate of a field effect transistor (FET) to a transconductance circuit includes providing the piezoelectric transducer, FET, and a transconductance resistor in a single housing. The method also includes providing four connectors on the housing, and connecting the connectors to portions of the transconductance circuit. The details of the present invention, both as to its structure and operation, can best be understood in reference to the accompanying drawings, in which like reference numerals refer to like parts, and in which:
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a block diagram of the present system architecture; Figure 2 is a schematic diagram of a first embodiment of the present transconductance circuit; Figure 3 is a schematic diagram of a second embodiment of the present transconductance circuit; Figure 4 is a schematic diagram of a third embodiment of the present transconductance circuit; Figure 5 is a schematic diagram of a fourth embodiment of the present transconductance circuit; Figure 6 is a schematic diagram of a modified version of the first embodiment shown in Figure 2, wherein the alternating current (AC) and direct current (DC) connections to the transducer are separated from each other to avoid DC outputs that, if sufficiently high, might otherwise saturate the circuit; Figure 7 is a schematic diagram of a modified version of the second embodiment shown in Figure 3, wherein the AC and DC connections to the transducer are separated from each other; Figure 8 is a schematic diagram of a modified version of the third embodiment shown in Figure 4, wherein the AC and DC connections to the transducer are separated from each other; Figure 9 is a schematic diagram of a modified version of the fourth embodiment shown in Figure 5, wherein the AC and DC connections to the transducer are separated from each other. Figure 10 is a schematic diagram of still another alternate embodiment of the present transconductance circuit; and Figure 11 is a perspective view of a transducer package. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT Referring initially to Figure 1, an exemplary non-limiting system is shown, generally designated 10, for detecting a moving object 12, such as a human. The system 10 includes an optics system 14 that can include appropriate mirrors, lenses, and other components known in the art for focussing images of the object 12 onto a passive infrared (PIR) detector system 16. In response to the moving object 12, the PIR detector system 16 generates a signal that can be filtered, amplified, and digitized by a signal processing circuit 18, with a processing system 20 (such as, e.g. , a computer or application specific integrated circuit) receiving the signal and determining whether to activate an audible or visual alarm 21 or other output device such as an activation system for a door, etc. Having described one application of the piezoelectric detector of the present invention, attention is now directed to Figures 2-5, which show various implementations of the present inventive concept. As shown in Figure 2, a piezoelectric transducer 22 is provided in a transconductance circuit 24 having a direct current (DC) voltage supply 26. The circuit 24 can be thought of as a monitoring circuit for the piezoelectric transducer 22. Also, the circuit 24 impedance-buffers and amplifies the signal from the transducer 22. In accordance with present principles, a "transconductance circuit" is one in which, in lieu of allowing the voltage between the plates of a transducer such as the transducer 22 to change substantially, charge is conducted through a resistor to create a voltage that establishes the output signal of the circuit. The piezoelectric transducer 22 can be any piezoelectric transducer. In one exemplary illustration, the piezoelectric transducer 22 is a pyroelectric detector that measures changes in far infrared radiation by the "piezoelectric effect", which causes electrical charge migration in the presence of mechanical strain that can be induced by, e.g. , far infrared radiation-induced temperature change. The piezoelectric transducer 22 may take the form of a capacitor, i.e. , two electrically conductive plates separated by a dielectric which can be a piezoelectric ceramic. When the ceramic of the piezoelectric transducer 22 experiences mechanical strain, electrical charge migrates from one plate to the other plate. In the circuit 24 shown in Figure 2, the transducer 22 is connected between the source and the gate of a junction field effect transistor (FET) Ql that may be implemented by a type 2N4338 FET in a non-limiting embodiment. The power supply 26, which can be a five volt power supply established by one or more dry cell batteries, is connected to the drain of the FET Ql as shown. As shown in Figure 2, the source current of the FET Ql is changed to a voltage by passing it through an output resistor Rl. The voltage is connected via a transconductance resistor R2 and causes a current to flow back to the gate of the FET Ql, with both resistors Rl, R2 being connected to ground but with the transducer 22 "floating" (i.e., with its signal reference voltage not connected to ground) between the source and gate of the FET Ql. With the above structure, the skilled artisan will recognize that the FET Ql controls the feedback current through the transconductance resistor R2 to the gate of the FET Ql by varying the voltage across the output resistor Rl, which, via the ground node, impresses the same changing voltage across the transconductance resistor R2. The alternating current (AC) component of the output of the circuit 24, which can be mathematically calculated in sufficient accuracy to reflect essential circuit function by multiplying the output current of the transducer 22 by the resistance of the transconductance resistor R2, is measured across the output resistor Rl. The direct current (DC) component of the output is determined by the gate-source operating voltage of the FET Ql. In other words, the signal voltage reference node of the circuit 24 floats with respect to the circuit common ground, in contrast to conventional non-transconductance circuits in which the signal voltage reference node is grounded and the FET is used as a buffer for a piezoelectric detector operated in a voltage output mode. Consequently, the present combination of transconductance circuit structure produces the characteristic larger signal voltage as compared to conventional voltage output mode circuits, while advantageously permitting the use of a relatively inexpensive FET Ql of the same type as used in conventional voltage output mode circuits in lieu of a relatively more expensive high impedance operational amplifier. Viewed another way, the circuit 24 shown in Figure 2 in essence has three functional blocks, namely, the transducer 22, the FET Ql, and the transconductance resistor R2, with the latter being a feedback element, in contrast to conventional voltage output mode circuits. Figures 3-5 show various circuits that add components to those of Figure 2 to increase even further the signal developed by the circuits. As shown in Figure 3, a piezoelectric transducer 28 is provided in a transconductance circuit 30 having a DC voltage supply 32. In the circuit 30 shown in Figure 3, the transducer 28 is connected between the source and the gate of a junction field effect transistor (FET) Ql and, thus, the signal voltage reference of the circuit 30 floats with respect to the circuit common ground. The power supply 32 is connected to the drain of the FET Ql as shown through a drain resistor RD. In the circuit shown in Figure 3, not only is the FET Ql provided, but a bipolar junction transistor (BJT) Q2 as well, in addition to further circuit elements discussed below. If desired, an inexpensive standard input impedance operational amplifier may be used instead of the BJT Q2. By "standard input impedance" is meant an impedance of no more than 107 Ohms. In the embodiment shown in Figure 3, the base of the BJT Q2 is connected to the transducer 28 and to the source of the FET Ql as shown, with the emitter of the BJT Q2 being connected to grounded output resistor Rl and with the collector of the BJT Q2 being connected to the power supply 32 and being separated from the drain of the FET Ql by the drain resistor RD. Because of the extra gain provided by the BJT Q2 and because its base is connected to the source of the FET Ql, an output feedback voltage divider that is established by resistors R3, R4 and a capacitor C3 can be added so as to amplify the basic transconductance voltage developed across a transconductance resistor R2 by, for example, ten, with this voltage being fed back as a current to the gate of the FET Ql through the transconductance resistor R2. Thus, the AC component of the output of the circuit 30 (as measured across the output resistor Rl) in Figure 3 may be ten times that of the circuit 24 shown in Figure 2, given the same stimulus energy to the transducers of both circuits. Additionally, in the circuit 30 shown in Figure 3 the drain of the FET Ql is essentially short-circuited (for AC signals) by a shorting capacitor Cs to the source of the FET Ql, which, as noted previously, is the signal voltage reference node. With the FET Ql drain essentially short-circuited to the signal voltage reference node, the internal capacitance of the FET Ql no longer establishes an undesirable feedback element, extending the high frequency response of the circuit 30. Now referring to Figure 4, a piezoelectric transducer 34 is provided in a transconductance circuit 36 having a DC voltage supply 38. In the circuit 36 shown in Figure 4, the transducer 34 is connected between the source and the gate of a junction field effect transistor (FET) Ql and, thus, the signal voltage reference of the circuit 36 floats with respect to the circuit common ground. The power supply 38 is connected to the drain of the FET Ql as shown. In the embodiment shown in Figure 4, an inexpensive standard input impedance operational amplifier Ul has its inverting input connected to the transducer 34 and to the source of the FET Ql, which is indirectly connected to ground (i.e. , through a resistor R4). The output of the operational amplifier Ul is fed back to the gate of the FET Ql through a transconductance resistor R3. Also, the non-inverting input of the operational amplifier Ul is connected to a voltage divider consisting of a resistor Rl, which in turn is connected to the power supply 38, and a resistor R2, which is connected to ground. As was the case in the previously-described circuits, the voltage across the FET source resistor R2 that is developed from the source current is fed back as a current to the gate of the FET Ql. The feedback path extends through the operational amplifier Ul in the circuit 36 shown in Figure 4 and through a transconductance resistor R3. The transconductance current summing node is at the gate of the FET Ql, which buffers the inverting input of the operational amplifier Ul. The non-inverting input of the operational amplifier Ul is the "floating" signal voltage reference node for the circuit 36. The operational amplifier Ul varies its output voltage to control the feedback current through the transconductance resistor R3, with the output signal of the circuit being the AC component of the output voltage of the operational amplifier Ul, the DC component being determined by the gate-source operating voltage of FET Ql. The circuit 36 in Figure 4 provides an essentially constant voltage (maintained by the operational amplifier Ul at its inverting input) for a signal voltage reference node. Accordingly, the FET Ql drain-gate voltage is essentially constant compared to the amplifier output and feedback voltage fed back as a current through the transconductance resistor R3 to the gate of the FET Ql. Consequently, there is no high frequency limit due to any effect of the FET Ql internal drain-gate capacitance, so a resistor-capacitor pair RD-CS shown in the transistor-only circuit of Figure 3 is not required in the circuit 36 of Figure 4. Figure 5 shows a piezoelectric transducer 40 in a transconductance circuit 42 having a DC voltage supply 44 that in all essential respects is identical to the circuit 36 shown in Figure 4, except that a resistor R5 and a capacitor C3 are provided between the non-inverting input of an operational amplifier Ul and a feedback resistor R3, a transconductance resistor R6 being provided between the tap of the resistor R5/capacitor C3 pair and the gate of the FET Ql. Because of the ample gain provided by the operational amplifier Ul, the output voltage divider established by the resistors R3 and R5 and the capacitor C3 can amplify the basic transconductance voltage by, e.g. , ten. Figures 6-9 respectively correspond to Figures 2-5, with the respective circuits being essentially identical as shown except that in the variations shown in Figures 6-9, the AC and DC connections to the transducer are separated from each other, so as to avoid such high DC outputs that the circuit enters a condition known as "saturation" where the circuit DC output voltage should be (from an ideally calculated standpoint) more positive than the positive end of the power supply or more negative than the negative end of the power supply. Since this is not possible in reality, the circuit DC output can become "stuck" against either the positive or negative end of the power supply, in which case no AC signals are possible, otherwise rendering the circuit totally non-functional. Such high DC outputs could result from DC amplification due to the parallel leakage resistance, present in some transducers. When functioning properly the circuits shown in Figures 6-9 operate just like their respective counterparts in Figures 2- 5, because it is the AC signal that is used in the present invention, not the DC signal. The above separation of AC from DC is accomplished in Figures 6 and 8 by passing the AC component of the transducer output signal through an AC-passing DC- blocking capacitor CAC and thence to the signal processing circuitry, i.e. , to the FET Ql in Figure 6 and to the operational amplifier Ul in Figure 8, while shunting the DC component of the transducer output signal to ground through a DC grounding resistor RDC. In Figures 7 and 9, on the other hand, recognizing that an AC-passing, DC- blocking capacitor C3 already exists in these circuits, the outputs of the respective transducers are connected to a line between the capacitor C3 and resistor (R4 in Figure 7, R5 in Figure 9) in these circuits. Figure 10 shows a circuit similar to that shown in Figure 9, wherein like reference numerals refer to like parts, but wherein the operational amplifier Ul is replaced with a PNP transistor Q3 in cascade with an NPN transistor Q4 to achieve a less expensive implementation. More specifically, in Figure 10 a transconductance resistor R6 is connected to the gate of the FET Ql, the drain of which is connected to a power supply line 46 and the source of which is connected, through an output line 48 having disposed in it a PNP transistor Q3, to a voltage divider circuit that includes the resistors Rl and R2, which provide a bias voltage signal for operation of the FET Ql by establishing its source voltage. The PNP transistor Q3 buffers this bias signal to establish the FET Ql source bias voltage. Also, as shown the transistor Q3 passes the FET drain-to-source output current to the base of the NPN transistor Q4, where, because of the gain of the transistor Q4, a proportionately larger transistor output current (collector-emitter current) is developed that is in turn converted back to a voltage by a load resistor that is connected to the power supply voltage. A feedback signal from the source of the FET Ql is provided as before to the transconductance resistor R6 through a feedback line 50, and as discussed above in the specific circuit shown in Figure 10 it is provided through the PNP transistor Q3 and through the NPN transistor Q4 and feedback resistor R3. The piezoelectric transducer is connected via a transducer line 52 and a capacitor C3 (in a voltage divider portion of the circuit) which provides an AC connection to the signal voltage reference node, as shown in accordance with principles set forth above in relation to Figures 5 and 9. All of the above circuits include a piezoelectric transducer and a transconductance resistor that are connected in parallel to a gate of a FET, and the drain of the FET is connected to a power supply and the source is connected to a feedback portion of the circuit. Figure 11 shows. that the piezoelectric transducer, FET, and transconductance resistor may be provided in a single package for convenience, with four connectors such as but not limited to pins being provided on the package to connect the transducer, FET source, FET gate, and transconductance resistor to the circuit described above. Other connector structure, e.g., sockets, pads, wires that can be soldered, etc. can be used, as long as the connectors are accessible from outside the housing. Accordingly, Figure 11 shows a package structure, generally designated 54, which includes a hollow, parallelepiped-shaped housing 55 that includes four external connectors, 56, 58, 60, 62, such as but not limited to pins. The hollow housing 55 holds the present piezoelectric transducer, FET, and transconductance resistor in any of the circuits shown above. Accordingly, the first and second connectors 56 and 58 may be electrically connected to the FET within the housing 55. More specifically, the first connector 56 may be connected to the drain of the FET and, using the circuit shown in Figure 10 for illustration, may be externally connected, by means of a complementarily- shaped connector, to the line 46 to thereby connect the FET drain to the power supply. On the other hand, the second FET connector 58 is connected to the source of the FET within the housing 55, and it may engage a complementarily-shaped connector that in turn is connected to the line 48 in Figure 10 to thereby connect the FET source to the portion of the circuit shown. The third connector 60 may be internally connected to the transconductance resistor. The third connector 60 may then be externally engaged with a complementarily- shaped connector to connect the line 50 in Figure 10 to the transconductance resistor R6 within the housing 55. The fourth connector 62 may be connected to the piezoelectric transducer contained inside the package structure 54. The fourth connector 62 may then be connected to the line 52 which, as shown in the illustrative circuit of the Figure 10, connects the piezoelectric transducer at the FET gate to other circuit structure. It is preferred that the three components of the hollow housing package structure 54, i.e. , the piezoelectric transducer, FET, and transconductance resistor, be packaged in dry nitrogen 64. It is to be understood that the physical connector arrangement shown in Figure 10 is exemplary only, and that other connector arrangements (e.g. , one connector on each of four sides of the housing 55) may be implemented. With the above four-connector, three component package, the exceedingly small currents that are associated with very high resistances such as a typical transconductance resistor of 125 G Ohms) are all contained inside of the housing 55. The circuitry external to the transducer, FET, and transconductance resistor uses currents much higher than those that flow inside of the housing. Thus, while a single housing could be made to hold the entire circuit shown in, e.g. , Figure 10, such housings are quite expensive, whereas the simple four-pin package shown in Figure 11, which can be made in just the right size to hold the aforementioned three parts, is inexpensive. While the particular TRANSCONDUCTANCE CIRCUIT FOR PIEZOELECTRIC TRANSDUCER as herein shown and described in detail is fully capable of attaining the above-described objects of the invention, it is to be understood that it is the presently preferred embodiment of the present invention and is thus representative of the subject matter which is broadly contemplated by the present invention, that the scope of the present invention fully encompasses other embodiments which may become obvious to those skilled in the art, and that the scope of the present invention is accordingly to be limited by nothing other than the appended claims, in which reference to an element in the singular is not intended to mean "one and only one" unless explicitly so stated, but rather "one or more". Moreover, it is not necessary for a device or method to address each and every problem sought to be solved by the present invention, for it to be encompassed by the present claims. Furthermore, no element, component, or method step in the present disclosure is intended to be dedicated to the public regardless of whether the element, component, or method step is explicitly recited in the claims. No claim element herein is to be construed under the provisions of 35 U.S.C. §112, sixth paragraph, unless the element is expressly recited using the phrase "means for" or, in the case of a method claim, the element is recited as a "step" instead of an "act" . Absent express definitions herein, claim terms are to be given all ordinary and accustomed meanings that are not irreconciliable with the present specification and file history.

Claims

WHAT IS CLAIMED IS: 1. A piezoelectric detector, comprising: a piezoelectric transducer (22, 28, 34, 40); and a transconductance circuit (24, 30, 36, 42) electrically connected to the transducer (22, 28, 34, 40), the transconductance circuit (24, 30, 36, 42) defining a common ground and a signal voltage reference not directly connected to the common ground.
2. The detector of Claim 1, comprising a transconductance resistor (R2, R3, R6) connected to the gate, of a field effect transistor (FET) (Ql), the transconductance circuit (24, 30, 36, 42) having no high impedance operational amplifier.
3. The detector of Claim 2, wherein the transconductance resistor (R3, R6) is connected to the gate through an operational amplifier (Ul).
4. The detector of Claim 3, wherein the inverting input of the operational amplifier (Ul) is connected to the source of the FET (Ql).
5. The detector of Claim 4, wherein the non-inverting input of the operational amplifier (Ul) is connected to a signal voltage reference.
6. The detector of Claim 2, comprising an output resistor (Rl) connected to the source of the FET (Ql).
7. The detector of Claim 6, wherein the output resistor (Rl) is connected to the FET (Ql) through a bipolar junction transistor (BJT) (Q2).
8. The detector of Claim 7, wherein the base of the BJT (Q2) is connected to the source of the FET (Ql).
9. The detector of Claim 2, comprising a shorting capacitor (Cs) connecting the drain of the FET (Ql) to the source of the FET (Ql).
10. The detector of Claim 2, comprising an output voltage divider (R3/R4/C3 and R3/R5/C3) connected between the gate of the FET (Ql) and the source of the FET
(Ql).
11. In a transconductance detector circuit including a piezoelectric transducer
(22, 28, 34, 40), a field effect transistor (FET) (Ql) connected to the transducer (22, 28, 34, 40) for amplifying a signal therefrom, a circuit common ground, and a signal voltage reference node at an AC potential other than ground.
12. The transconductance detector circuit of Claim 11, comprising a transconductance resistor (R2, R3, R6) connected to the gate of the FET (Ql), the transconductance detector circuit having no high impedance operational amplifier.
13. A circuit (24, 30, 36, 42), comprising: at least one piezoelectric transducer (22, 28, 34, 40); at least one transconductance amplifier circuit (24, 30, 36, 42) receiving, along an electrical path, a signal from the transducer (22, 28, 34, 40) and processing the signal to produce an output, the transconductance amplifier circuit (24, 30, 36, 42) not including a high impedance operational amplifier.
14. A piezoelectric detector, comprising: a piezoelectric transducer; and a transconductance circuit electrically connected to the transducer, the piezoelectric transducer being connected to the gate of a field effect transistor (FET) (Ql) of the transconductance circuit, the transconductance circuit having no operational amplifier, the transconductance circuit further including a transconductance resistor (R6) connected to the gate of the FET (Ql), the circuit including first and second transistors (Q3, Q4) in addition to the FET (Ql).
15. The detector of Claim 14, comprising a feedback circuit portion (50, Q3, Q4, R3) connected to the source of the FET (Ql).
16. The detector of Claim 15, wherein the feedback circuit portion includes the first transistor (Q3) and the second transistor (Q4), and the second transistor (Q4) is electrically connected to the transconductance resistor (R6) and to the first transistor (Q3).
17. The detector of Claim 14, comprising a transducer package (54) physically holding substantially only the piezoelectric transducer, the FET (Ql), and the transconductance resistor- (R6), the transducer package including a first externally accessible electrical connector (56) connected to the drain of the FET (Ql) for connecting a power supply thereto, a second externally accessible electrical connector (58) connected to the source of the FET (Ql), a third externally accessible electrical connector (62) connected to the piezoelectric transducer, and a fourth externally accessible electrical connector (60) connected to the transconductance resistor (R6).
18. A piezoelectric detector package (54), comprising: a housing (55); a piezoelectric transducer (22, 28, 34, 40) in the housing; a field effect transistor (FET) (Ql) in the housing and defining a gate connected to the transducer (22, 28, 34, 40) and to a transconductance resistor (R2, R3, R6), the FET (Ql) also defining a source and a drain; first through fourth electrical connectors (56, 58, 60, 62) on the housing and respectively electrically connected within the housing to the drain, source, transconductance resistor (R2, R3, R6), and piezoelectric transducer (22, 28, 34, 40), the connectors being mechanically couplable with circuit elements outside the housing (55).
PCT/US2005/008726 2003-03-31 2005-03-16 Transconductance circuit for piezoelectric transducer WO2005101538A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
BRPI0509551-4A BRPI0509551A (en) 2004-03-30 2005-03-16 transconductance circuit for piezoelectric transducer
AU2005234374A AU2005234374B2 (en) 2003-03-31 2005-03-16 Transconductance circuit for piezoelectric transducer
GB0618031A GB2427270B (en) 2003-03-31 2005-03-16 Transconductance circuit for piezoelectric transducer
CN2005800108689A CN1969401B (en) 2004-03-30 2005-03-16 Transconductance circuit for piezoelectric transducer, Piezoelectric detector and its package

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US45951603P 2003-03-31 2003-03-31
US10/812,603 2004-03-30
US10/812,603 US7042134B2 (en) 2003-03-31 2004-03-30 Transconductance circuit for piezoelectric transducer

Publications (2)

Publication Number Publication Date
WO2005101538A2 true WO2005101538A2 (en) 2005-10-27
WO2005101538A3 WO2005101538A3 (en) 2006-02-09

Family

ID=32995066

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/008726 WO2005101538A2 (en) 2003-03-31 2005-03-16 Transconductance circuit for piezoelectric transducer

Country Status (4)

Country Link
US (1) US7042134B2 (en)
AU (1) AU2005234374B2 (en)
GB (1) GB2427270B (en)
WO (1) WO2005101538A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101326712B (en) * 2005-12-09 2011-09-14 西荣科技有限公司 Piezoelectric transducer signal processing circuit

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7141910B2 (en) * 2003-03-31 2006-11-28 Suren Systems, Ltd. Transconductance circuit for piezoelectric transducer
US7352107B2 (en) * 2003-03-31 2008-04-01 Suren Systems, Ltd. Transconductance circuit for piezoelectric transducer
US20080231294A1 (en) * 2007-03-19 2008-09-25 Ndsu Research Foundation Structural health monitoring circuit
US9559647B2 (en) 2012-05-21 2017-01-31 Epcos Ag Amplifier circuit
EP3080567B1 (en) 2013-12-09 2023-09-27 Greenwave Systems PTE. LTD. Motion detection
US9301412B2 (en) 2014-06-02 2016-03-29 Greenwave Systems Pte. Ltd. Dual fixed angle security mount
US9611978B2 (en) 2014-06-02 2017-04-04 Greenwave Systems Pte Ltd Magnetic mount for security device
WO2017136485A1 (en) 2016-02-03 2017-08-10 Greenwave Systems PTE Ltd. Motion sensor using linear array of irdetectors
CN105675960B (en) * 2016-02-19 2018-09-18 中国科学院力学研究所 A kind of device and method measuring piezoelectric device open-circuit voltage
WO2017147462A1 (en) 2016-02-24 2017-08-31 Greenwave Systems PTE Ltd. Motion sensor for occupancy detection and intrusion detection
CN114325195B (en) * 2021-12-31 2022-09-23 珠海视熙科技有限公司 Wired charging detection method and device and computer readable storage medium

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6028491A (en) * 1998-04-29 2000-02-22 Atmel Corporation Crystal oscillator with controlled duty cycle
US6647764B1 (en) * 1998-10-26 2003-11-18 Frank Paul Quartz crystal microbalance with feedback loop for automatic gain control

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6340816B1 (en) * 1998-02-27 2002-01-22 Honeywell International, Inc. Pyroelectric detector with feedback amplifier for enhanced low frequency response
JP4407003B2 (en) * 2000-04-21 2010-02-03 エプソントヨコム株式会社 Piezoelectric oscillator
EP1432119A1 (en) * 2002-12-17 2004-06-23 Dialog Semiconductor GmbH High quality serial resonance oscillator

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6028491A (en) * 1998-04-29 2000-02-22 Atmel Corporation Crystal oscillator with controlled duty cycle
US6647764B1 (en) * 1998-10-26 2003-11-18 Frank Paul Quartz crystal microbalance with feedback loop for automatic gain control

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101326712B (en) * 2005-12-09 2011-09-14 西荣科技有限公司 Piezoelectric transducer signal processing circuit

Also Published As

Publication number Publication date
US7042134B2 (en) 2006-05-09
GB0618031D0 (en) 2006-10-25
WO2005101538A3 (en) 2006-02-09
AU2005234374B2 (en) 2010-06-24
US20040189149A1 (en) 2004-09-30
GB2427270B (en) 2008-02-06
AU2005234374A1 (en) 2005-10-27
GB2427270A (en) 2006-12-20

Similar Documents

Publication Publication Date Title
AU2005234374B2 (en) Transconductance circuit for piezoelectric transducer
US7622845B2 (en) Piezoelectric transducer signal processing circuit
US7352107B2 (en) Transconductance circuit for piezoelectric transducer
US7141910B2 (en) Transconductance circuit for piezoelectric transducer
JP3367876B2 (en) Infrared detector
KR100580563B1 (en) An infrared detecting circuit and an infrared detector
JPWO2003005319A1 (en) Intrinsically safe explosion-proof sensor circuit
US20040164647A1 (en) Piezoelectric transducer circuit with improved shock recovery
RU2390882C2 (en) Interelectrode circuit for piezoelectric measuring converter
US4654603A (en) Low input-capacitance amplifier for driving guard shield conductors
JP3472908B2 (en) Pyroelectric infrared detector
US8878131B2 (en) Pin-compatible infrared light detector having improved thermal stability
KR100368068B1 (en) Assistant Circuit of Infrared Sensor Using Pyroeletric Effect
EP0148771A2 (en) Capacitance proximity sensor
US6370083B1 (en) Method and apparatus for detecting acoustic signals from a plurality of acoustic signal sensors
JPH09119864A (en) Signal processor for pyroelectric infrared sensor
JP2004072462A (en) Signal output circuit
JPH05340807A (en) Infrared detector
JP4797366B2 (en) Pyroelectric infrared detector
JP2001091384A (en) Bridge sensor with function of detecting breaking of wire
KR20240059955A (en) Micro-signal measurement system of sensors applied to robots
JP2700500B2 (en) Pressure detection circuit
USH1526H (en) Hydrophone preamplifier
KR20020047341A (en) A circuit of compensation temperature for power amp
CS226654B1 (en) Amplifier circuitry

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 0618031.9

Country of ref document: GB

Ref document number: 0618031

Country of ref document: GB

WWE Wipo information: entry into national phase

Ref document number: 2005234374

Country of ref document: AU

WWE Wipo information: entry into national phase

Ref document number: 200580010868.9

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE

WWW Wipo information: withdrawn in national office

Country of ref document: DE

WWE Wipo information: entry into national phase

Ref document number: 2006135801

Country of ref document: RU

ENP Entry into the national phase

Ref document number: 2005234374

Country of ref document: AU

Date of ref document: 20050316

Kind code of ref document: A

WWP Wipo information: published in national office

Ref document number: 2005234374

Country of ref document: AU

122 Ep: pct application non-entry in european phase
ENP Entry into the national phase

Ref document number: PI0509551

Country of ref document: BR