WO2005083770A1 - Semiconductor device of high breakdown voltage and manufacturing method thereof - Google Patents
Semiconductor device of high breakdown voltage and manufacturing method thereof Download PDFInfo
- Publication number
- WO2005083770A1 WO2005083770A1 PCT/KR2005/000574 KR2005000574W WO2005083770A1 WO 2005083770 A1 WO2005083770 A1 WO 2005083770A1 KR 2005000574 W KR2005000574 W KR 2005000574W WO 2005083770 A1 WO2005083770 A1 WO 2005083770A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- concentration impurity
- gate electrode
- electrode pattern
- impurity layers
- insulating layer
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 57
- 230000015556 catabolic process Effects 0.000 title claims abstract description 23
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 13
- 239000012535 impurity Substances 0.000 claims abstract description 74
- 238000000034 method Methods 0.000 claims abstract description 33
- 239000000758 substrate Substances 0.000 claims abstract description 33
- 238000005468 ion implantation Methods 0.000 claims description 15
- 238000009792 diffusion process Methods 0.000 abstract description 14
- 238000000926 separation method Methods 0.000 abstract description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 17
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- 238000001020 plasma etching Methods 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000005755 formation reaction Methods 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 238000001505 atmospheric-pressure chemical vapour deposition Methods 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 230000008685 targeting Effects 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
- H01L29/7834—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with a non-planar structure, e.g. the gate or the source or the drain being non-planar
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
- H01L29/105—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with vertical doping variation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66613—Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation
- H01L29/66621—Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation using etching to form a recess at the gate location
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66613—Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation
- H01L29/66628—Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation recessing the gate by forming single crystalline semiconductor material at the source or drain location
Definitions
- the present invention relates to a semiconductor device of high breakdown voltage .
- the gate electrode pattern is embedded in a bottom of a semiconductor substrate, and low concentration impurity layers and high concentration impurity layers for source/drain diffusion layers are sequentially stacked on both sides of the gate electrode pattern.
- the high concentration impurity layer may easily secure a voltage drop area necessary for itself without being spaced from the gate electrode pattern.
- the present invention relates to a semiconductor device of high breakdown voltage capable of previously preventing a size increase of the device which results from a separation of a high concentration impurity layer and a gate electrode pattern.
- the present invention relates to a manufacturing method of such a semiconductor device of high breakdown voltage .
- a semiconductor substrate 1 is separated into a device separating area and an active area by a device separating film 2.
- the active area of: the semiconductor substrate 1 is provided with a gate electrode pattern 10, a gate insulating layer pattern 9 and source/drain diffusion layers 8,5, etc.
- the source/drain diffusion layers 8,5 comprise high concentration impurity layers 7,4 and low concentration impurity layers 6,3, etc., which are combined with each other.
- the high concentration impurity layers 7,4 of the source/drain diffusion layers 8,5 are spaced at an interval (L) from both sides of the gate electrode pattern 10 to secure a voltage drop area beyond a certain level.
- a voltage drop of the device occurs in the direction from the high concentration impurity layers 7,4 to the low concentration impurity layers 6,3. That is to say, it occurs in the horizontal direction along a surface of the semiconductor substrate 1, which is similar to the direction of a channel. This is because a curved portion to which a magnetic field is highest applied is firstly broken when a depth of the low concentration impurity layer is somewhat secured.
- the high concent-ration impurity layers 7,4 of the source/drain diffusion layers 8,5 are spaced at the interval (L) from both sides of the gate electrode pattern 10 as mentioned above, it is possible to obtain an advantage of securing a voltage drop area beyond a certain level.
- a manufacturer may have serious problems that the size of the finally completed semiconductor device of high breakdown voltage sharply increases in proportion to the spaced distance of the high concentration impurity layers 7,4, and that, thus, the cost for manufacturing the device rises sharply.
- the object of the present invention is to previously prevent a size increase of a semiconductor device of high breakdown voltage which results from a separation of a high concentration impurity layer and a gate electrode pattern. It can be accomplished by embedding the gate electrode pattern in a bottom of a semiconductor substrate, and sequentially stacking low concentration impurity layers and high concentration impurity layers for source/drain diffusion layers on both sides of the gate electrode pattern, thereby allowing the high concentration impurity layers to easily secure a voltage drop areas necessary for itself without being spaced from the gate electrode pattern.
- Another object of the invention is to improve a form of a gate electrode pattern and source/drain diffusion layers, thereby achieving a size minimization of the device and thus drastically reducing the manufacturing cost of the device finally obtained.
- a semiconductor device of high breakdown voltage comprising: a gate electrode pattern embedded in an active area of a semiconductor substrate, which area is defined by a device separating film having an inversion preventing layer; a gate insulating layer pattern surrounding the gate electrode pattern; high concentration impurity layers located on both sides of the gate electrode pattern to contact the gate insulating layer pattern and formed in an upper layer of the active area of the semiconductor subst-trate by an ion implantation; and low concentration impurity layers located on both sides of the gate electrode pattern to contact the gate insulating layer pattern and formed under the high concentration impurity layers by the ion implantation .
- a method of manufacturing the semiconductor device of high breakdown voltage comprising steps of: forming a trench in an active area of a semiconductor substrate; forming a gate insulating layer pattern on a surface of the trench; forming a gate electrode pattern in the trench to contact the gate insulating layer pattern; forming low concentration impi ⁇ rity layers in the active area of the semiconductor substrate to contact the gate insulating layer pattern and to be located on both sides of the gate electrode pattern by ion implantation; and forming high concentration impurity layers on the low concentration impurity layers to contact the gate insulating layer pattern and to be located on both sides of the gate electrode pattern by ion implantation.
- FIG. 1 is an exemplary view showing a semiconductor device of high breakdown voltage according to the prior art
- FIG. 2 is an exemplary view showing a semiconductor device of high breakdown voltage according to the present invention
- FIGs . 3 to 9 are views sequentially showing a method of manufacturing a semiconductor device of high breakdown voltage according to the present invention.
- a semiconductor device of high breakdown voltage comprises a gate electrode pattern 20 embedded in an active area of a semiconductor substrate 11, which area is defined by a device separating film 12, a gate insulating layer pattern 19 surrounding edges of the gate electrode pattern 20, and high concentration impurity layers 17,14 and low concentration impurity layers 16,13 located at both sides of the gate electrode pattern 20 to contact the gate insulating layer pattern 19 and constituting source/drain diffusion layers 18,15.
- An inversion preventing layer 12a for improving a device separating function of the device separating film 12a may be further formed in a bottom of the device separating film 12.
- the gate insulating layer pattern 19 forms a horizontal channel from the source diffusion layer 18 to the drain diffusion layer 15 as the gate electrode pattern 20 is operated.
- a thresl ⁇ old voltage control layer 21 for controlling a threshold voltage of the channel formed by the gate insulating layer pattern 19 is further formed in a bottom of the gate insulating layer pattern 19.
- the gate electrode pattern 20 is preferably embedded in a depth shallower than the device separating film 12, and maintains a width generally wider than the device separating film 12.
- the high concentration impurity layers 17,14 have a structure formed on an upper layer of the active area of the semiconductor substrate 11 by ion implantation.
- the low concentration impurity layers 16,13 have a structure formed under the high concentration impurity layer 17,14 by ion implantation.
- the high concentration impurity layers 17,14 and the low concentration impurity layers 16,13 form a structure such that they are sequentially stacked.
- the reason why the high concentration impurity layers 17,14 and the low concentration impurity layers 16,13 can form the stacked structure without particular problems is that the gate electrode pattern 20 is embedded in the bottom of the semiconductor substrate 11 contrary to the prior art.
- the high concentration impurity layers of the source/drain diffusion layers are spaced at an interval (L) from both sides of the gate electrode pattern in order to secure voltage drop areas beyond a certain level.
- the voltage drop of the device occurs in the direction from the high concentration impurity layer to the low concentration impurity layer. That is to say, it occurs in the horizontal direction along a surface of the semiconductor substrate, similarly to the channel direction.
- the size of the device finally obtained is inevitably drastically increased in proportion to a spaced distance of the high concentration impurity layer.
- the high concentration impurity layers 17,14 and tine low concentration impurity layers 16,13 form a sequentially stacked structure in which they are located up and down, the voltage drop of the device occurs in the direction from high concentration impurity layers 17,14 to low concentration impurity layers 16,13. That is to say, it occurs in the vertical direction toward the bottom of the semiconductor device 11, differently from the channel direction. Accordingly, the high concentration impurity layers 17,14 can easily secure a voltage drop areas necessary for itself without being spaced from the gate electrode pattern 20.
- a positional relationship between the inversion preventing layer 12a of the device separating film 12 and the high concentration impurity layers 17,14 may act as a very important factor in embodying the invention. If the inversion preventing layer 12a of the device separating film 12 and the high concentration impurity layers 17, 14 contact each other, a range of high breakdown voltage within which the high concentration impurity layers 17, 14 can withstand may be highly decreased.
- the inversion preventing layer 12a of the device separating film 12 and the high concentration impurity layers 17,14 are completely separated so as not to electrically contact each other.
- a relationship between an embedded depth of the gate electrode pattern 20 and junction depths of the low concentration impurity layers 16,13 may act as a very important factor in embodying the invention. If the junction depths of the low concentration impurity layers 16,13 are shallower than the embedded depth of the gate electrode pattern 20, the contacts of the gate insulating layer pattern 19 and the low concentration impurity layers 16,13 are not smoothly made, so that a channel may not be normally formed.
- the junction depth of the low concentration impurity layers 16,13 for example, a junction depth after a drive-in process which will be described later is made to be equal to or deeper than the depth of the embedded gate electrode pattern 20, in order to ensure a smooth formation of the channel in advance.
- a pad oxide layer 101 having a thickness of, for example, 200A ⁇ 500A is grown on a front surface of the semiconductor substrate 11 such as a single crystal silicon through a high temperature thermal oxidation process .
- a silicon nitride layer 102 having a thickness of, for example, 1000A ⁇ 2000A is formed on the pad oxide layer 101 through a low pressure chemical vapor deposition process.
- a photoresist pattern (not shown) is formed on the silicon nitride layer 102 so that an opening of the photoresist film is located in the device separating area of the semiconductor substrate 11. Then, the pad oxide layer 101 and the silicon nitride layer 102 are patterned so that the device separating area of the semiconductor substrate 11 is exposed through a dry etching processes having an anisotropic characteristic (e.g., a reactive ion etching process) using the photoresist pattern as an etch mask.
- an anisotropic characteristic e.g., a reactive ion etching process
- the device separating area, which is already exposed, of the semiconductor substrate 11 is anisotropically etched in a depth of about 10000A through the reactive ion etching process using the photoresist pattern as the etch mask layer so that a device separating trench (TI) is formed in the device separating area of the semiconductor substrate 11.
- the inversion preventing layers 12a are selectively further formed in the bottom of the clevice separating trenches (TI) through an ion implantation processes.
- an oxide layer (not shown) having a thickness of, for example, 400A-600A is formed on a surface of the device separating trench (TI) through a thermal oxidation process at 900°C ⁇ 1100°, for example.
- a thermal oxidation process at 900°C ⁇ 1100°, for example.
- an 0 3 -tetra ortho silicate glass (TEOS) process an atmospheric pressure chemical vapor deposition process, a plasma chemical vapor deposition process, and a high density plasma chemical vapor deposition (HDP CVD) process are selectively performed, the-xeby forming the device separating film 12 having, for example, an oxide layer material in the device separating trench (TI) .
- TEOS 0 3 -tetra ortho silicate glass
- HDP CVD high density plasma chemical vapor deposition
- a photoresist pattern 103 is formed on the silicon nitride layer 102 so that an opening of the photoresist film is located in the active area of the semiconductor substrate 11. Then, the pad oxide layer 101 and the silicon nitride layer 102 are patterned so that the active area of the semiconductor substrate 11 is exposed through a dry etching processes having an anisotropic characteristic (e .g. , a reactive ion etching process) using the photoresist pattern 103 as an etch mask.
- an anisotropic characteristic e .g. , a reactive ion etching process
- the active area, which is already exposed, of the semiconductor substrate 11 is anisotropically etched in a depth of about 3000A-9800A through the reactive ion etching process using the photoresist pattern 103 as the etch mask layer so that a trench (T2) for the gate electrode is formed in the active area of the semiconductor substrate 11.
- an ion implantation process targeting a bottom surface of the trench (T2) for the gate electrode is performed so that threshold voltage control layers 21 are formed in the bottom of the trench (T2) for the gate electrode.
- the photoresist pattern 103 is removed.
- the gate insulating layer pattern 19 having a thickness of, preferably, 180A-2500A is grown and formed on a surface of the trench (T2) for the gate electrode through a thermal oxidation process at 850°C ⁇ 1100°, for example.
- deposition processes are selectively performed so that the gate electrode pattern 20, which comprises for example, polysilicon doped in high concentration and contacts the gate insulating layer pattern 19, is formed in the trench (T2) for the gate electrode.
- a wet etching process using phosphoric acid, hydrofluoric acid solutions, etc. is performed so that the silicon nitride layer 102 and the pad oxide layer 101 are removed from the surface of the semiconductor substrate 11.
- a photoresist pattern 104 is formed on the semiconductor substrate 11 so that the opening of the photoresist film is located in the active area of the semiconductor substrate 11. Then, an ion implantation process using the photoresist pattern 104 as the mask is performed so that the low concentration impurity layers 16,13 contacting the gate insulating layer pattern 19 and located on both sides of the gate electrode pattern 20 are formed. After that, the photoresist pattern 104 is removed. Subsequently, a drive-in process is performed at a predetermined high temperature, preferably 1000°C ⁇ 1250°C for 30min. ⁇ 600min. so as to increase a voltage drop capability of the low concentration impurity layers 16,13.
- a photoresist pattern 104 is formed on the semiconductor substrate 11 so that the opening of the photoresist film 11 is located in the active area of the semiconductor substrate 11. Then, an ion implantation process using the photoresist pattern 104 as the mask is performed so that the high concentration impurity layers 17,14 located on both sides of the gate electrode pattern 20 and located on the low concentration impurity layers 16,13 are formed. After that, the photoresist pattern 104 is removed.
- the gate electrode pattern is embedded in the bottom of the semiconductor substrate and the low concentration impurity layers and the high concentration impurity layers for the source/drain dif fusion layers are sequentially stacked on both sides of the gate electrode pattern, thereby allowing the high concentration impurity layers to easily secure a voltage c ⁇ rop areas necessary for itself without being spaced from the gate electrode pattern. Accordingly, it is possible to prevent the size increase of the device due to the separation of the high concentration impurity layers and the gate electrode pattern in advance . When the need of spacing the high concentration impurity layers and the gate electrode pattern is effectively excluded according to the invention, a size of the device finally completed is drastically reduced and it is thus possible to solve the problem of a rise in manufacturing cost due to the size increase of the device.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007501708A JP2007526651A (en) | 2004-03-02 | 2005-03-02 | High breakdown voltage semiconductor device and manufacturing method thereof |
US10/598,495 US20070164355A1 (en) | 2004-03-02 | 2005-03-02 | Semiconductor device of high breakdown voltage and manufacturing method thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020040014036A KR100540371B1 (en) | 2004-03-02 | 2004-03-02 | Semiconductor device of high breakdown voltage and manufacturing method thereof |
KR10-2004-0014036 | 2004-03-02 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2005083770A1 true WO2005083770A1 (en) | 2005-09-09 |
Family
ID=34909992
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/KR2005/000574 WO2005083770A1 (en) | 2004-03-02 | 2005-03-02 | Semiconductor device of high breakdown voltage and manufacturing method thereof |
Country Status (5)
Country | Link |
---|---|
US (1) | US20070164355A1 (en) |
JP (1) | JP2007526651A (en) |
KR (1) | KR100540371B1 (en) |
CN (1) | CN1926673A (en) |
WO (1) | WO2005083770A1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2007111771A2 (en) | 2006-02-02 | 2007-10-04 | Micron Technology, Inc. | Method of forming field effect transistors and methods of forming integrated circuity comprising a transistor gate array and circuity peripheral to the gate array |
US7867851B2 (en) | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
US7897460B2 (en) | 2005-03-25 | 2011-03-01 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
US7944743B2 (en) | 2006-09-07 | 2011-05-17 | Micron Technology, Inc. | Methods of making a semiconductor memory device |
US8394699B2 (en) | 2006-08-21 | 2013-03-12 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
US8399920B2 (en) | 2005-07-08 | 2013-03-19 | Werner Juengling | Semiconductor device comprising a transistor gate having multiple vertically oriented sidewalls |
US8551823B2 (en) | 2006-07-17 | 2013-10-08 | Micron Technology, Inc. | Methods of forming lines of capacitorless one transistor DRAM cells, methods of patterning substrates, and methods of forming two conductive lines |
US10515801B2 (en) | 2007-06-04 | 2019-12-24 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009081163A (en) * | 2007-09-25 | 2009-04-16 | Elpida Memory Inc | Semiconductor device and manufacturing method thereof |
KR100907997B1 (en) * | 2007-11-16 | 2009-07-16 | 주식회사 동부하이텍 | Method and structure of manufacturing MOS transistor |
JP5248905B2 (en) * | 2008-04-22 | 2013-07-31 | ラピスセミコンダクタ株式会社 | Semiconductor device and manufacturing method thereof |
KR101131414B1 (en) * | 2010-09-10 | 2012-04-03 | 한국과학기술원 | radio frequency device and method of fabricating the same |
TWI587503B (en) * | 2012-01-11 | 2017-06-11 | 世界先進積體電路股份有限公司 | Semiconductor device and fabricating method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4931409A (en) * | 1988-01-30 | 1990-06-05 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device having trench isolation |
KR20000060693A (en) * | 1999-03-18 | 2000-10-16 | 김영환 | Semiconductor device and method for fabricating the same |
KR100364815B1 (en) * | 2001-04-28 | 2002-12-16 | Hynix Semiconductor Inc | High voltage device and fabricating method thereof |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5986265A (en) * | 1982-11-09 | 1984-05-18 | Toshiba Corp | Mos type semiconductor device |
JPS61125084A (en) * | 1984-11-22 | 1986-06-12 | Hitachi Ltd | Semiconductor integrated circuit device |
JPH0251276A (en) * | 1988-08-12 | 1990-02-21 | Toyota Autom Loom Works Ltd | Mos type semiconductor device and its manufacture |
JPH0387069A (en) * | 1989-04-14 | 1991-04-11 | Hitachi Ltd | Semiconductor device and manufacture thereof |
JPH02306663A (en) * | 1989-05-22 | 1990-12-20 | Ricoh Co Ltd | Manufacture of semiconductor device |
DE69225552T2 (en) * | 1991-10-15 | 1999-01-07 | Texas Instruments Inc., Dallas, Tex. | Lateral double-diffused MOS transistor and method for its production |
JPH0818042A (en) * | 1994-06-30 | 1996-01-19 | Sony Corp | Method for manufacturing mos transistor |
-
2004
- 2004-03-02 KR KR1020040014036A patent/KR100540371B1/en not_active IP Right Cessation
-
2005
- 2005-03-02 WO PCT/KR2005/000574 patent/WO2005083770A1/en active Application Filing
- 2005-03-02 CN CNA2005800069129A patent/CN1926673A/en active Pending
- 2005-03-02 US US10/598,495 patent/US20070164355A1/en not_active Abandoned
- 2005-03-02 JP JP2007501708A patent/JP2007526651A/en active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4931409A (en) * | 1988-01-30 | 1990-06-05 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device having trench isolation |
KR20000060693A (en) * | 1999-03-18 | 2000-10-16 | 김영환 | Semiconductor device and method for fabricating the same |
KR100364815B1 (en) * | 2001-04-28 | 2002-12-16 | Hynix Semiconductor Inc | High voltage device and fabricating method thereof |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7897460B2 (en) | 2005-03-25 | 2011-03-01 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
US9536971B2 (en) | 2005-07-08 | 2017-01-03 | Micron Technology, Inc. | Semiconductor device comprising a transistor gate having multiple vertically oriented sidewalls |
US8916912B2 (en) | 2005-07-08 | 2014-12-23 | Micron Technology, Inc. | Semiconductor device comprising a transistor gate having multiple vertically oriented sidewalls |
US8399920B2 (en) | 2005-07-08 | 2013-03-19 | Werner Juengling | Semiconductor device comprising a transistor gate having multiple vertically oriented sidewalls |
US7867851B2 (en) | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
US8426273B2 (en) | 2005-08-30 | 2013-04-23 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
US8877589B2 (en) | 2005-08-30 | 2014-11-04 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
WO2007111771A2 (en) | 2006-02-02 | 2007-10-04 | Micron Technology, Inc. | Method of forming field effect transistors and methods of forming integrated circuity comprising a transistor gate array and circuity peripheral to the gate array |
WO2007111771A3 (en) * | 2006-02-02 | 2007-12-21 | Micron Technology Inc | Method of forming field effect transistors and methods of forming integrated circuity comprising a transistor gate array and circuity peripheral to the gate array |
US7700441B2 (en) | 2006-02-02 | 2010-04-20 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
CN102013412A (en) * | 2006-02-02 | 2011-04-13 | 美光科技公司 | Methods of forming field effect transistors and methods of forming integrated circuitry |
US8389363B2 (en) | 2006-02-02 | 2013-03-05 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
US8551823B2 (en) | 2006-07-17 | 2013-10-08 | Micron Technology, Inc. | Methods of forming lines of capacitorless one transistor DRAM cells, methods of patterning substrates, and methods of forming two conductive lines |
US9129847B2 (en) | 2006-07-17 | 2015-09-08 | Micron Technology, Inc. | Transistor structures and integrated circuitry comprising an array of transistor structures |
US8394699B2 (en) | 2006-08-21 | 2013-03-12 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
US8446762B2 (en) | 2006-09-07 | 2013-05-21 | Micron Technology, Inc. | Methods of making a semiconductor memory device |
US7944743B2 (en) | 2006-09-07 | 2011-05-17 | Micron Technology, Inc. | Methods of making a semiconductor memory device |
US10515801B2 (en) | 2007-06-04 | 2019-12-24 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
Also Published As
Publication number | Publication date |
---|---|
KR20050088641A (en) | 2005-09-07 |
CN1926673A (en) | 2007-03-07 |
KR100540371B1 (en) | 2006-01-11 |
JP2007526651A (en) | 2007-09-13 |
US20070164355A1 (en) | 2007-07-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20070164355A1 (en) | Semiconductor device of high breakdown voltage and manufacturing method thereof | |
KR100584776B1 (en) | Method of forming active structure, isolation and MOS transistor | |
US6917085B2 (en) | Semiconductor transistor using L-shaped spacer | |
KR100543472B1 (en) | Semiconductor device having depletion barrier layer at source/drain regions and method of forming the same | |
JP3157357B2 (en) | Semiconductor device | |
KR100862816B1 (en) | Semiconductor device and method of manufacturing the same | |
US20010009291A1 (en) | Semiconductor structure having reduced silicide resistance between closely spaced gates and method of fabrication | |
KR100568858B1 (en) | Method for manufacturing SOI transistor having vertical double-channel and structure thereof | |
KR20120036185A (en) | Semiconductor device and method for manufacturing the same | |
US8378395B2 (en) | Methods of fabricating field effect transistors having protruded active regions | |
KR100273615B1 (en) | Semiconductor device and fabrication method thereof | |
KR101753234B1 (en) | Bit line in semiconductor device and method for fabricating the same | |
JP2002299618A (en) | Semiconductor device and method for manufacturing it | |
US6764921B2 (en) | Semiconductor device and method for fabricating the same | |
KR20060042460A (en) | Method for manufacturing a transistor having a recess channel | |
US7612433B2 (en) | Semiconductor device having self-aligned contact | |
KR100568114B1 (en) | Semiconductor devices having multiple channels and methods of forming the same | |
KR100467024B1 (en) | Semiconductor device having diffusion barrier layer at source/drain regions and method of forming the same | |
US20060234471A1 (en) | Method for manufacturing semiconductor device | |
KR100589498B1 (en) | Method of manufacturing semiconductor device | |
KR100331854B1 (en) | Method for fabricating of semiconductor device | |
KR100968413B1 (en) | Semiconductor device having protruded shape channel and fabrication method thereof | |
JPH11214688A (en) | Semiconductor device and its manufacture | |
US20040029373A1 (en) | Method of manufacturing semiconductor device | |
JP2003007713A (en) | Semiconductor device and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2007164355 Country of ref document: US Ref document number: 5032/DELNP/2006 Country of ref document: IN Ref document number: 10598495 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007501708 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580006912.9 Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: DE |
|
122 | Ep: pct application non-entry in european phase | ||
WWP | Wipo information: published in national office |
Ref document number: 10598495 Country of ref document: US |