WO2005048456A2 - Modulation d'impulsions en duree multiniveau dans un systeme numerique - Google Patents
Modulation d'impulsions en duree multiniveau dans un systeme numerique Download PDFInfo
- Publication number
- WO2005048456A2 WO2005048456A2 PCT/CA2004/000531 CA2004000531W WO2005048456A2 WO 2005048456 A2 WO2005048456 A2 WO 2005048456A2 CA 2004000531 W CA2004000531 W CA 2004000531W WO 2005048456 A2 WO2005048456 A2 WO 2005048456A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- channel
- frequency band
- digital
- operative
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/68—Combinations of amplifiers, e.g. multi-channel amplifiers for stereophonics
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/20—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
- H03F3/21—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
- H03F3/217—Class D power amplifiers; Switching amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/50—Digital/analogue converters using delta-sigma modulation as an intermediate step
- H03M3/502—Details of the final digital/analogue conversion following the digital delta-sigma modulation
- H03M3/506—Details of the final digital/analogue conversion following the digital delta-sigma modulation the final digital/analogue converter being constituted by a pulse width modulator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/351—Pulse width modulation being used in an amplifying circuit
Definitions
- the invention relates to the field of digital systems employing pulse width modulation (PWM) , and in particular to digital audio systems employing PWM to generate audio signals from corresponding digital signals.
- PWM pulse width modulation
- the current trend in the audio field is for digital recording and retrieval of audio source material, rather than analog recording and retrieval as practiced for so long in the history of the field.
- digital audio amplifier systems suitable for direct processing of digital sources have been of great interest to the consumer electronics industry over the past few years.
- Digital audio amplifier systems eliminate the need for an intermediate digital-to-analog conversion, and thereby offer improved sound quality.
- a typical prior art digital audio amplifier system for direct processing of a digital audio signal includes an interpolator stage which employs inter-sample estimating to up- sample the digitally-encoded audio stream to a rate several times the original sampling rate; a pulse width modulation (PWM) converter stage that converts digital samples to fixed-amplitude pulses with pulse widths corresponding to sample values; and a power-switching stage controlled by the PWM pulse signal.
- the output of the power-switching stage is fed to a low-pass filter such as an inductor-capacitor (LC) filter, and the output of the filter is fed to one or more loudspeakers.
- LC inductor-capacitor
- the purpose of the interpolator circuit is to increase the frequencies of sampling-induced frequency components (such as aliasing components) to facilitate attenuation of such components by the low-pass filter and thereby render them substantially inaudible at the loudspeaker.
- sampling-induced frequency components such as aliasing components
- a noise shaper circuit in current digital audio systems to convert the high-resolution data from the interpolator stage to lower-resolution data.
- a 16-bit quantized digital signal might be reduced to 6 to 8 bits of quantization at the higher up-sampled rate, to better match the characteristics of the digital signal with the switching speed of the power output switches.
- the up-sampling of the digital signal tends to offset some of the loss of resolution from the noise shaper. For example, up-sampling by a factor of 8 can theoretically offset a 3-bit loss of resolution from the noise shaper.
- the overall resolution of the digital audio system is still undesirably limited, especially in comparison to the 16-bit resolution of modern compact disc (CD) systems. It would be desirable to provide for greater resolution in digital audio systems without requiring very-high-speed switching devices.
- N-level PWM multi-level pulse width modulation
- An input signal is converted into an N-level PWM signal which conceptually is a composite signal consisting of the sum of a fixed amplitude PWM pulse with variable pulse width Tw within a sampling cycle and a pulse with width equal to the maximum pulse width Twmax of the PWM pulse within the sampling cycle and amplitude equal to n times the amplitude of the fixed-amplitude PWM pulse, where n can be any number from 0 to N-l and Twmin is the minimum width of the said PWM pulse within the sampling cycle such that the value of (Tw + n*Twmax) /Twmin for the sampling cycle equals the value of the data sample of the input signal in that sampling cycle.
- a system employing N-level PWM has N times the resolution of a corresponding system employing PWM.
- PWM signal or pulse referred herein should be taken in a broad sense to mean any signal which utilizes the width of a pulse or the sum of the widths of a group of pulses in a sampling cycle to represent the value of the data sample in that sampling cycle.
- the aforesaid variable pulse width Tw within a sampling cycle shall mean the sum of the width of the pulses in the group in the sampling cycle.
- the multi-level PWM can be applied to digital amplification in high fidelity audio systems to address the limitation in resolution of existing PWM-based digital audio system.
- the multi-level PWM can also be adapted to control the output of other types of systems with similar improvement in resolution.
- apparatus for controlling switching circuitry being operative to generate an analog output from a digital signal, the digital signal carrying multi-bit values at a sampling rate.
- the analog output may be audio sound outputs or other types of outputs .
- the digital signal also includes first and second digital sub-signals carrying, respectively, the least-significant and most-significant components of the multi-bit values carried by the digital signal.
- the apparatus includes switch control circuitry that generates a set of control signals to control the electrical outputs of the switching circuitry.
- the control signals collectively include a pulse width modulated signal based on the first digital sub-signal and multi-channel and/or multilevel control signals based on the second digital sub-signal.
- the apparatus can provide additional resolution in the analog output than provided by apparatus that employs only pulse width modulation.
- the resolution increases by a factor of n, where n is equal to the aggregate total of the number of different levels available in each channel.
- the analog output is generated from a multi-level electrical signal including a pulse width modulated component and a multi-level component.
- the switching circuitry includes a number of switches each providing one of the levels of the multi-level electrical signal in response to assertion of a corresponding control signal.
- a PWM converter generates a pulse width modulated signal and a maximum-width-pulse signal, the pulse width modulated signal being based on the first digital sub-signal, the maximum-width-pulse signal establishing the maximum permissible pulse duration in a sampling cycle for the pulse width modulated signal.
- the switch control circuitry includes a level selector that asserts each control signal based on the PWM converter's signals and the second digital sub-signal. In this embodiment, respective sources of all the levels of the multiple levels of the electrical signal are required, such as a set of power supplies each providing a different voltage level.
- the analog output is generated by additively combining a plurality of analog component outputs generated from corresponding electrical signals from separate channels (the term "channel" being used in a generic sense independent of other channelization that may occur in the system, such as traditional stereo or quadraphonic separation) .
- the analog component outputs are audio component outputs from separate loudspeakers, which are additively combined in a transmission medium such as air.
- the switching circuitry includes a number of switches that each generates a predetermined level on the electrical signal of the channel in response to a corresponding control signal.
- a PWM converter generates a pulse width modulated signal and a maximum-width-pulse signal, the pulse width modulated signal being based on the first digital sub-signal, the maximum-width-pulse signal establishing the maximum permissible pulse duration in a sampling cycle for the pulse width modulated signal.
- the switch control circuitry includes an encoder that asserts different numbers of the control signals based on the value of the second digital sub-signal. In one channel the control signal for the switching circuitry consists of the pulse width modulated signal. In the other channels, the control signals consist of the control signals from the encoder and the maximum-width-pulse signal from the PWM converter.
- the third embodiment employs both multi-level electrical signals and multiple channels whose outputs are additively combined. Additionally, filters are utilized to separate the digital audio signal into separate frequency bands, so that the digital-to-analog circuitry for each band can be optimized. A higher frequency band can achieve a certain resolution using the multiple-channel approach, whereas fewer channels (e.g., only one) are needed to obtain the same resolution in lower frequency bands.
- the fourth embodiment employs an additional channel whose switching circuitry is controlled to have its output swing between an equal magnitude of positive and negative voltage level by a pulse width modulated signal based on a first digital sub-signal (such as generated in the third embodiment) .
- the outputs from the switching circuitry of the other channels are controlled to swing between an equal magnitude of higher positive and negative voltage level by control signals based on a second digital sub-signal (such as generated in the third embodiment) .
- the analog component outputs generated from corresponding channels are then additively combined to produce the analog output similar to the third embodiment.
- Figure 1 is a block schematic diagram showing the principal components of a typical prior art PWM based digital audio power amplifier
- Figure 2 is a block schematic diagram of a digital audio system employing multi-level PWM in a first fashion in accordance the present invention
- Figure 3 is a timing diagram illustrating the operation of the digital audio system of Figure 2
- Figure 4 is a block schematic diagram of a digital audio system employing multi-level PWM in a second fashion in accordance with the present invention
- Figure 5 (consisting of Figures 5a and 5b) is a block schematic diagram of a digital audio system employing multi-level PWM in a third fashion in accordance with the present invention
- Figure 6 is a timing diagram illustrating the operation of the digital audio system of Figure 5
- Figure 7 (consisting of Figures 7a and 7b) is a block schematic diagram of a digital
- a typical prior art digital audio amplifier system for direct processing of a digital audio signal is shown in Figure 1.
- the amplifier includes a serial interface 100, interpolator 110, noise shaper 120, pulse width modulation (PWM) converter 130, and a switching stage 140.
- the output of the switching stage 140 feeds an inductor-capacitor (L-C) low-pass filter 150 which in turn feeds a loudspeaker 160.
- the serial interface 100 converts an M-bit serial digital input data stream at a sampling rate Fs into an M-bit parallel data stream 101 at the same sampling rate.
- the interpolator stage 110 up-samples the M-bit parallel data 101 at a rate X times the original sampling rate of Fs, i.e.
- the noise shaper stage 120 converts the high resolution data signal 111 from the interpolator 110 to a coarse-quantized data signal 121 with reduced resolution of Q bits (e.g. 6-8 bits) at the sampling rate of X*Fs to be compatible with the switching speed of the switching devices in the switching stage 140, as explained above.
- the PWM converter 130 converts the Q- bit coarse-quantized data signal 121 to a PWM signal 131.
- the PWM converter compares each input Q-bit data sample with the output of a counter clocked by a bit-clock running at X*(2 Q )*Fs, which is typically the fastest clock in the system and defines the minimum pulse width of the PWM signal 131.
- the switching stage 140 typically consists of high speed power MOSFET switches in H-bridge configuration operated in the cut-off or saturation region. The switches are controlled by the PWM signal 131 to transfer power from a power supply (not shown) through the L-C low pass filter 150 to the loudspeaker 160.
- the amplifier in Figure 1 can be implemented digitally from the serial interface 100 through the switching stage 140 without requiring any intermediate digital to analog conversion, and theoretically has less noise and distortion and better performance than other approaches.
- FIG. 1 shows a first embodiment of a multi-level PWM technique for obtaining improved performance over digital amplifiers of the type depicted in Figure 1.
- the serial interface 300 and interpolator 310 operate in the same manner as their counterparts in the amplifier of Figure 1 to produce an M-bit up-sampled data stream 311 which is assumed to be unsigned (a signed data can be converted to an unsigned data by adding an offset to it) .
- a noise shaper 320 converts the M-bit up-sampled data stream 311 to a coarse-quantized data stream 321 with reduced resolution of Q bits at the up-sampled rate of X*Fs.
- the streams of K-bit samples and J-bit samples respectively form sub-signals 322 and 323 of the Q-bit signal 321.
- a PWM converter 330 converts the K-bit data stream 322 into a PWM signal Tw 331. As shown, the PWM converter 330 also generates a signal Twmax 332 having a fixed pulse width equal to the maximum pulse width of Tw 331 in the sampling cycle, which is described in more detail below.
- the signals Tw 331 and Twmax 332 are provided to a level selector 340 along with the J-bit data stream 323. These signals are used by the level selector 340 to control a set of switches in an output switching stage 350 to switch among 2°+l voltage levels (including the zero voltage level) to generate a multi-level PWM signal 351.
- the multi-level PWM signal 351 is supplied to a low-pass filter 360 which drives a loudspeaker 370.
- the voltage levels selectable by the switching output stage 350 can have positive or negative polarity as shown and have amplitudes equal to respective multiples of a predetermined fixed reference voltage level "V" .
- the level selector 340 controls the set of switches in the output switching stage 350 to switch among the levels in a manner tending to minimize the power required to operate the amplifier and the DC current flowing through the loudspeaker 370.
- the level selector 340 generates control signal 341 to select among the output voltages provided by the switching stage 350.
- a voltage is selected that is one level higher (more positive) than a base voltage level for the cycle as established by the value of the J-bit signal 323 (described below) .
- the base voltage level is +2V
- the level +3V is selected during that portion of the cycle.
- the base voltage level for the cycle is selected. As indicated above, the base voltage level is established by the J-bit value. A binary value of zero corresponds to the lowest (i.e. most negative) voltage level (i.e., -2 (J_:L) V), and successively greater binary values correspond to successively higher voltages. This portion of the cycle lasts until the end of the maximum pulse duration as established by the signal Twmax 332.
- the zero voltage level is selected.
- the zero value is also selected in the absence of the input signal 301.
- FIG. 4 shows a second embodiment of a multi-level PWM technique that requires only one supply voltage.
- the operations of the serial interface 400, interpolator 410, noise shaper 420, and PWM converter 430 are the same as the corresponding elements in the amplifier of Figure 2.
- the M-bit data stream 411 is assumed to be unsigned (a signed data can be converted to an unsigned data by adding an offset to it) .
- An encoder 450 converts the J-bit values 423 to a pattern of "ON" values on 2 J -1 control lines 451, such that the total number of control lines 451 turned on at any given time corresponds to the binary number represented by the J-bit data 423 at that time.
- this encoding could be realized as follows:
- the control lines 451 and the Twmax signal 432 from the PWM converter 430 control each of a set of switches 460 to switch between a single voltage level V and the zero voltage level, such that a maximum-width pulse 461 (width equal to Twmax 432) is outputted to each low pass filter 462 for which the corresponding control line 451 is ON in a sampling cycle.
- the filtered signal is provided to the corresponding loudspeaker 463.
- the Tw signal 431 from the PWM converter 430 is provided to a set of switch 440 that also switches between the voltage level V and the zero voltage level.
- a variable-width pulse stream at the sampling rate of X*Fs is outputted to a low pass filter 442 and the filtered signal is provided to a loudspeaker 443.
- the separate acoustic signals from the speakers 443 and 463 are mixed additively in the sound-carrying medium, typically air, to produce the same acoustic effect as when a single low pass filter and loudspeaker are used to output a multi-level PWM signal such as described above with reference to Figures 2 and 3.
- the separate signals constitute component signals of the overall acoustic audio signal. It can be seen that P output channels are required to achieve the same effect as the one channel technique of Figures 2 and 3 producing P-level PWM signals.
- the PWM channel containing the PWM converter 430 can work in the same corresponding manner as any of the prior art digital amplifiers to generate an output from a PWM signal.
- the output of the PWM channel may have to be equalized with those of the other channels.
- amplifiers using a hybrid approach can also be constructed. That is, a multi-level PWM amplifier can be made using multiple supply voltages and multiple channels. An example is presented below in connection with the use of frequency division (or crossover separation) to make more efficient use of multiple loudspeakers . Often, any single loudspeaker is not able to faithfully reproduce the whole spectrum of audio frequencies.
- loudspeakers are better at reproducing lower frequencies, while other types of loudspeakers are better at reproducing higher frequencies.
- high fidelity audio systems employ analog band filters or crossover networks to divide the amplified audio signal into multiple signals in different frequency bands. The different signals are fed to different loudspeakers, where each loudspeaker is tailored for reproducing sounds of the frequency band of the signal it receives.
- each loudspeaker is tailored for reproducing sounds of the frequency band of the signal it receives.
- a low frequency signal can be sampled at a lower rate than a high frequency signal to produce the same resolution. For example, sampling a 3 KHz signal at 96 KHz and a 12 KHz signal at 384 KHz provide the same resolution. Also, sampling a 3 KHz signal at 384 KHz shall, theoretically, provide 4 times greater resolution than sampling a 12 KHz signal at the same 384 KHz.
- the outputs of the low frequency band have about 4 times the resolution of the outputs of the high frequency band.
- one quarter of the number of loudspeakers or channels employed in the high frequency band can be employed in the low frequency band so that the outputs of both bands have the same effective resolution.
- Figure 5 shows an example of a system employing such frequency division, along with the multi-channel, multi-voltage hybrid approach mentioned above.
- the system of Figure 5 employs a band-separating filter 510 to divide the M-bit parallel data signal 501 into a high frequency M-bit signal 511 and a low frequency M-bit signal 515.
- the crossover frequency of the band-separating filter 510 in this two-way frequency division is 3 KHz.
- the system employs four channels and 8 non-zero voltage levels for the high frequency M-bit signal 511, resulting in a resolution of 32 times (or 5 bits more) the resolution that can be provided by just employing PWM using similar-speed switching devices.
- the low frequency M-bit signal 515 can be processed in the manner shown in Figure 2 employing 8 nonzero voltage levels, i.e., using a single-output, multiple-voltage approach to achieve the same effective resolution as its high frequency counterpart as explained in above.
- the high-frequency M-bit signal 511 is processed in the hybrid manner discussed above, i.e., using multiple channels as well as multiple voltages in each channel.
- the high frequency M-bit signal 511 which is assumed to be unsigned (a signed data can be converted to an unsigned data by adding an offset to it) goes through the interpolator 520 which up-samples the M-bit data 511 at a rate X times the original input sampling rate of Fs i.e.
- the noise shaper 530 converts the M-bit up-sampled data 521 to a coarse-quantized data 531 with reduced resolution of Q bits at the same sampling rate of 8*Fs.
- Q 13.
- the J-bit sample 533 represents the most significant bits of the coarse- quantized Q-bit data sample 531 whereas the K-bit sample 532 represents the least significant bits of the coarse-quantized Q-bit data sample 531.
- a PWM converter 540 converts the 8-bit data 532 directly to a PWM signal and outputs the PWM pulse with width Tw 541 and the maximum pulse width Twmax 542 of the PWM signal to the level selector 551.
- An encoder 580 receives the 5-bit data signal 533 and uses this signal to control the states of 31 control lines in four groups 581, 582, 583 and 584. These control lines are shown as numbered from #1 to #31. Each of these control lines is turned ON whenever the binary number represented by the 5- bit data 533 is greater than or equal to the number associated with the control line. For example, if a 5-bit data value of '01000' is provided to the encoder 580, control lines #1 to #8 are ON and the rest of the control lines are OFF.
- the PWM output signal Tw 541 and the 31 control lines from the encoder 580 together represent a 32-level PWM signal.
- the level selector 552, 553 or 554 generates control signals to select among the 9 output voltage levels (including the zero voltage level) provided by the switching stage 562, 563 or 564 respectively. The selection of output voltage levels occurs in the manner described below:
- the output voltage level or base voltage level for the cycle is selected according to the number of control lines that is ON in the group (582, 583 or 584 respectively) connected to the level selector. No control lines ON corresponds to the lowest voltage level (i.e., -4V) , and successively greater number of control lines ON corresponds to successively higher voltages.
- Level selector 551 differs from the other level selectors because it receives the signal Tw 541 in addition to control lines in group 581 from the encoder 580 and the signal Twmax 542. Level selector 551 thus operates in the same manner described above for level selector 340 of Figure 2 with the number of control lines in group 581 ON corresponding to the value of the J-bit signal 323 of Figure 2, i.e., no control line ON to level selector 551 corresponds to J-bit value equal to zero for the level selector 340.
- each cycle of the pulse signal outputted by the switching stage 561 has a variable-width portion that is one level higher than the other portion of the cycle as determined by the signal Tw 541.
- the switching stages 562, 563 and 564 output only maximum-width pulses (width equal to Twmax 542) .
- the control lines from the encoder 580 are grouped into four groups as follows:
- Group 581 includes lines #4, #8, #12, #16, #20, #24, #28;
- Group 582 includes lines #1, #5, #9, #13, #17, #21, #25, #29;
- Group 583 includes lines #2, #6, #10, #14, #18, #22, #26, #30;
- Group 584 includes lines #3, #7, #11, #15, #19, #23, #27, #31.
- each successively higher value of the 5-bit signal 533 results in increasing the base level in a successively different channel rather than increasing the base level in only one channel at a time. This helps to distribute power evenly among the different loudspeakers 571, 572, 573 and 574. This operation is explained in more detail with respect to Figure 6 below.
- Figure 6 illustrates the output signals from the switching stages 561, 562, 563 and 564 to their corresponding L-C low pass filters of the high-frequency loudspeakers 571, 572, 573 and 574 of Figure 5 for a particular sampled analog signal.
- the additive effect of the four channels is depicted as a pulse waveform superimposed on the analog signal.
- the incremental increasing of base level across the channels is shown. For example, in the second cycle, the base level is increased by one step for the channel containing switches 564. In the third cycle, the base level is increased in the channels containing switches 561 and 562, etc.
- the system of Figure 5 produces the same acoustic effect as though an equivalent 32-level PWM signal were provided to a single equivalent L-C low pass filter and loudspeaker.
- a variation of the multi-voltage and multi-channel scheme is to have a dedicated channel for the PWM signal so that the output of this PWM channel swings between a positive and negative voltage level instead of between two adjacent levels and become zero only if there is no input signal or during the remainder portion of each sampling cycle that extends beyond the maximum pulse duration as established by Twmax.
- This PWM channel is still count as single level although it has an extra zero level.
- the dedicated PWM channel can also work in the same corresponding manner as any of the prior art digital amplifiers to generate an output from a PWM signal.
- the other channels are multi-level just like those channels that contain the level selectors 552, 553 and 554 in Figure 5.
- the output of the PWM channel has to be equalized with those of the other channels.
- This scheme has the advantage of being able to make use of the same prior art circuitry to handle the least significant K bits of the input signal and only has to add multi-level channels to handle the most significant J bits of the input signal.
- the disadvantage of this scheme is that it requires one more channel than the scheme of Figure 5 for the same resolution.
- the PWM pulse appears to be near the end of the sampling cycle when the output is negative.
- the PWM converter stage needs to output an extra Tx signal with pulse width equal to (Twmax - Tw) at the beginning of a sampling cycle.
- the level selector that normally use the Tw signal uses the Tx signal instead to control the set of switches such that the voltage level outputted during Twmax but not during Tx is one voltage level higher than during Tx.
- Another approach to the abovementioned variation of the multi-voltage and multi-channel scheme is to have one channel ("PWM channel") to handle the least significant K bits of the input signal and other channels to handle the most significant J bits of the input signal, all channels using existing PWM control and switching circuitry technology, so that only two voltage levels are required for any one of the channels.
- the other channels are basically using conventional PWM techniques similar to the PWM channel to produce the different voltage levels in place of the multiple voltage levels provided by the multi-level channels in the system of Figure 5.
- Figure 7 shows an example of such a system in accordance with the present invention in which the high-level channels operate at a level 8 times higher than the PWM channel.
- the system shown in Figure 7 is a 32-level PWM digital audio system employing 2-way frequency division.
- the serial interface 600, band-separating filter 610, interpolator 620, noise shaper 630 and encoder 680 operate in the same manner as their counterparts in Figure 5.
- the high frequency M-bit signal 611 which is assumed to be unsigned (a signed data can be converted to an unsigned data by adding an offset to it) goes through the interpolator 620 which up-samples the M-bit data to a sampling rate of 8*Fs to produce the M-bit data 621.
- the Jh-bit sample 633 represents the most significant bits of the coarse-quantized Qh-bit data sample 631 whereas the Kh- bit sample 632 represents the least significant bits of the coarse-quantized Qh-bit data sample 631.
- the PWM converter 640 converts the 8-bit data 632 directly to a PWM signal and outputs the PWM signal 650 with pulse width Tw.
- the PWM signal 650 controls the switching stage 660 such that its electrical output (across a designated load as in the case of an H-bridge configuration) swings between an equal magnitude of positive and negative voltage level V.
- the output of the switching stage 660 has equal positive and negative voltage intervals in a sampling cycle (i.e. 50% duty cycle) .
- Twmax is the maximum pulse duration in a sampling cycle for the PWM signal
- Different values of Tw are represented by different proportion of positive and negative voltage intervals in a sampling cycle.
- An encoder 680 receives the 5-bit data signal 633 and uses this signal to control the states of 31 control lines in four groups 681, 682, 683 and 684. These control lines are shown as numbered from #1 to #31, and they turn ON or OFF in the same manner as their counterparts in Figure 5.
- each group of control lines is converted into a binary number representing the number of control lines that are turned ON. Then during each sampling cycle, the PWM converters 641, 642, 643 and 644 generate PWM signals Twl, Tw2, Tw3 and Tw4 respectively, each having a pulse width increased by an increment equal to Twmax/N for each control line that is ON in the group (681, 682, 683 and 684 respectively) connected to the respective PWM converter (where N corresponds to the number of non-zero voltage levels in the corresponding system of Figure 5 and is equal to 8 in this example, and Twmax is the maximum pulse duration in a sampling cycle for the PWM signals) .
- No control lines ON corresponds to zero pulse width, and successively greater number of control lines ON corresponds to successively wider pulse width.
- the PWM signals 651, 652, 653 and 654 control the switching stages 661, 662, 663 and 664 respectively such that their electrical outputs (across each designated load as in the case an H-bridge configuration) swing between an equal magnitude of positive and negative voltage level 8V and they operate in the same manner as switching stage 660.
- the Jw-bit sample 618 represents the most significant bits of the coarse- quantized Qw-bit data sample 689 whereas the Kw-bit sample 617 represents the least significant bits of the coarse-quantized Qw-bit data sample 689.
- the operation of the PWM converter 690 and its corresponding switching stage 692 is the same as its high frequency counterpart namely PWM converter 640 and switching stage 660.
- the electrical output of the switching stage 692 (across a designated load as in the case an H-bridge configuration) swings between an equal magnitude of positive and negative voltage level V.
- the pulse width of the PWM signal 696 generated by the PWM converter 695 is equal to the value of the Jw-bit signal 618 multiply by Twmax/N (where N corresponds to the number of non-zero voltage levels in the corresponding system of Figure 5 and is equal to 8 in this example, and Twmax is the maximum pulse duration in a sampling cycle for the PWM signals) .
- N corresponds to the number of non-zero voltage levels in the corresponding system of Figure 5 and is equal to 8 in this example, and Twmax is the maximum pulse duration in a sampling cycle for the PWM signals
- Zero value for Jw-bit signal 618 corresponds to zero pulse width, and successively greater value corresponds to successively wider pulse width.
- the PWM signal 696 controls the switching stage 697 such that its electrical output (across a designated load as in the case an H-bridge configuration) swings between an equal magnitude of positive and negative voltage level 8V and it operates in the same manner as switching stage 660.
- the respective outputs of the low-frequency band and high-frequency band may need to be equalized as in the system of Figure 5.
- the magnitude of the positive and negative voltage level for the high-level channels may not be an exact integer multiple of the level for the PWM channel, and the maximum pulse duration in a sampling cycle of the pulse width modulated signal of the PWM channel and the high-level channels may not be the same.
- the system of Figure 7 produces the same acoustic effect as the system of Figure 5 and has the advantages of being able to make use of the existing PWM techniques and requiring fewer voltage levels.
- each channel output can be driven by a separate power supply, each based on the same reference voltage level as the others.
- each switching output stage can be configured with switches in a multiple H-bridge configuration so that the load (i.e., loudspeaker and L-C low pass filter) connected to the switches can be driven in a push-pull fashion.
- the load i.e., loudspeaker and L-C low pass filter
- the load is connected to multiple H-bridge switches such that either zero voltage is applied to both ends of the load or a positive (or negative) voltage is applied to one end of the load and a zero voltage is applied to the other end at any given time.
- current flowing through the load in one direction represents one positive voltage level
- current flowing in the reverse direction represents one negative voltage level
- no current flowing through the load represents the zero voltage level.
- control of the magnitude of the outputs of the systems can be achieved by varying the single or multiple voltage levels in concert, which can be accomplished for example by varying a fixed reference voltage level on which all the voltage levels are based.
- the multi-level PWM technique described herein may generally be utilized in other types of systems that generate an analog output from a digital representation and especially in systems which have their performance limited by the limitation of ordinary PWM techniques .
- analog output should be taken in a broad sense to mean any physical output especially physical output of additive nature which means similar physical outputs can be summed together to form a final physical output e.g. liquid, gaseous, thermal, electromagnetic, or acoustic output etc.
- physical output generated from a multi-level electrical signal or by additively combining a plurality of physical outputs (also referred to as analog component outputs) generated from corresponding electrical signals from separate channels or by both multilevel electrical signals and multiple channels whose respective physical outputs are additively combined as disclosed herein shall mean the physical outputs that are converted from their corresponding electrical signals by their converting devices or arrangements.
- sounds are generated from electrical signals by an arrangement of L-C low pass filters and loudspeakers and in case of liquid outputs, it may mean pumps or fuel injecting devices etc.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Theoretical Computer Science (AREA)
- Amplifiers (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US51863303P | 2003-11-12 | 2003-11-12 | |
US60/518,633 | 2003-11-12 |
Publications (3)
Publication Number | Publication Date |
---|---|
WO2005048456A2 true WO2005048456A2 (fr) | 2005-05-26 |
WO2005048456A3 WO2005048456A3 (fr) | 2005-07-21 |
WO2005048456B1 WO2005048456B1 (fr) | 2005-09-01 |
Family
ID=34590284
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CA2004/000531 WO2005048456A2 (fr) | 2003-11-12 | 2004-04-07 | Modulation d'impulsions en duree multiniveau dans un systeme numerique |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO2005048456A2 (fr) |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5673924A (en) * | 1979-11-21 | 1981-06-19 | Ricoh Co Ltd | Digital-analog conversion system |
JPS5887916A (ja) * | 1981-11-20 | 1983-05-25 | Hitachi Ltd | デジタル・アナログ変換器 |
US4739304A (en) * | 1983-10-25 | 1988-04-19 | Sony Corporation | Digital-to-analog converting system |
EP0525777A1 (fr) * | 1991-08-02 | 1993-02-03 | Sharp Kabushiki Kaisha | Circuit de commande d'un haut-parleur |
US5708433A (en) * | 1993-09-02 | 1998-01-13 | Craven; Peter Graham | Digital converter |
US5712636A (en) * | 1996-07-09 | 1998-01-27 | Quantum Corp. | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
US20030038674A1 (en) * | 2001-08-08 | 2003-02-27 | Toshihiko Masuda | Digital power amplifier and digital/analog converter |
-
2004
- 2004-04-07 WO PCT/CA2004/000531 patent/WO2005048456A2/fr active Application Filing
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5673924A (en) * | 1979-11-21 | 1981-06-19 | Ricoh Co Ltd | Digital-analog conversion system |
JPS5887916A (ja) * | 1981-11-20 | 1983-05-25 | Hitachi Ltd | デジタル・アナログ変換器 |
US4739304A (en) * | 1983-10-25 | 1988-04-19 | Sony Corporation | Digital-to-analog converting system |
EP0525777A1 (fr) * | 1991-08-02 | 1993-02-03 | Sharp Kabushiki Kaisha | Circuit de commande d'un haut-parleur |
US5708433A (en) * | 1993-09-02 | 1998-01-13 | Craven; Peter Graham | Digital converter |
US5712636A (en) * | 1996-07-09 | 1998-01-27 | Quantum Corp. | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
US20030038674A1 (en) * | 2001-08-08 | 2003-02-27 | Toshihiko Masuda | Digital power amplifier and digital/analog converter |
Non-Patent Citations (2)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 005, no. 137 (E-072), 29 August 1981 (1981-08-29) & JP 56 073924 A (RICOH CO LTD), 19 June 1981 (1981-06-19) * |
PATENT ABSTRACTS OF JAPAN vol. 007, no. 182 (E-192), 11 August 1983 (1983-08-11) & JP 58 087916 A (HITACHI SEISAKUSHO KK), 25 May 1983 (1983-05-25) * |
Also Published As
Publication number | Publication date |
---|---|
WO2005048456A3 (fr) | 2005-07-21 |
WO2005048456B1 (fr) | 2005-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7058463B1 (en) | Method and apparatus for implementing a class D driver and speaker system | |
CN116488594B (zh) | 音频放大器系统 | |
KR100916007B1 (ko) | 소형 확성기들을 위한 고효율 드라이버 | |
CN102684699B (zh) | 声音再现用数据变换装置 | |
US7317413B2 (en) | Multi-channel digital to analog (D/A) conversion | |
US7286008B2 (en) | Digital amplifier | |
US20020135419A1 (en) | Digital amplifier with improved performance | |
US6429737B1 (en) | Method and apparatus for multi-channel digital amplification | |
EP0525777A1 (fr) | Circuit de commande d'un haut-parleur | |
US20040223545A1 (en) | Multi-level pulse width modulation in digital system | |
EP0818122A1 (fr) | Ameliorations apportees a des haut-parleurs ou les concernant | |
US7091893B2 (en) | Loudspeaker control circuit | |
US20040189502A1 (en) | Multi-level pulse width modulation in digital system | |
US5363102A (en) | Offset-insensitive switched-capacitor gain stage | |
US7215272B2 (en) | Schemes to implement multi-level PWM in digital system | |
EP1323230B1 (fr) | Amplificateur de puissance a commutation | |
US8410963B2 (en) | Data converter circuit and method | |
KR20080089277A (ko) | 디지털 변조를 위한 시스템 및 방법 | |
KR101076636B1 (ko) | 디지털 펄스폭 제어 발진 변조기 | |
WO2005048456A2 (fr) | Modulation d'impulsions en duree multiniveau dans un systeme numerique | |
US7308027B1 (en) | Circuits and methods for reducing distortion and noise in pulse width modulation systems utilizing full-bridge drivers | |
EP1230771A1 (fr) | Frontal analogique a modulateur sigma-delta multiniveau pour ligne d'abonne numerique asynchrone | |
US7706438B1 (en) | Circuits and methods for reducing noise and distortion in pulse width modulation systems | |
WO2020203330A1 (fr) | Dispositif et procédé de traitement de signaux et programme | |
Harris et al. | Intelligent Class D Amplifier Controller Integrated Circuit as an Ingredient Technology for Multi-Channel Amplifier Modules of Greater than 50Watts/Channel |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
B | Later publication of amended claims |
Effective date: 20050719 |
|
DPEN | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101) | ||
122 | Ep: pct application non-entry in european phase |