WO2004095544A2 - Substrate with multiple conductive layers and methods for making and using same - Google Patents

Substrate with multiple conductive layers and methods for making and using same Download PDF

Info

Publication number
WO2004095544A2
WO2004095544A2 PCT/US2004/012297 US2004012297W WO2004095544A2 WO 2004095544 A2 WO2004095544 A2 WO 2004095544A2 US 2004012297 W US2004012297 W US 2004012297W WO 2004095544 A2 WO2004095544 A2 WO 2004095544A2
Authority
WO
WIPO (PCT)
Prior art keywords
conductive material
layer
substrate
transparent
electrical circuit
Prior art date
Application number
PCT/US2004/012297
Other languages
French (fr)
Other versions
WO2004095544A3 (en
Inventor
David W. Caldwell
Michael Jon Taylor
Michael L Marshall
Original Assignee
Touchsensor Technologies, Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Touchsensor Technologies, Llc filed Critical Touchsensor Technologies, Llc
Priority to CA002522849A priority Critical patent/CA2522849A1/en
Priority to BRPI0409702-5A priority patent/BRPI0409702A/en
Priority to MXPA05011327A priority patent/MXPA05011327A/en
Priority to JP2006513188A priority patent/JP2006524750A/en
Priority to NZ543242A priority patent/NZ543242A/en
Priority to EP04760080A priority patent/EP1620786A2/en
Priority to AU2004231587A priority patent/AU2004231587A1/en
Publication of WO2004095544A2 publication Critical patent/WO2004095544A2/en
Publication of WO2004095544A3 publication Critical patent/WO2004095544A3/en

Links

Classifications

    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/22Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
    • C23C14/56Apparatus specially adapted for continuous coating; Arrangements for maintaining the vacuum, e.g. vacuum locks
    • C23C14/562Apparatus specially adapted for continuous coating; Arrangements for maintaining the vacuum, e.g. vacuum locks for coating elongated substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/24Reinforcing the conductive pattern
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2203/00Indexing scheme relating to G06F3/00 - G06F3/048
    • G06F2203/041Indexing scheme relating to G06F3/041 - G06F3/045
    • G06F2203/04113Peripheral electrode pattern in resistive digitisers, i.e. electrodes at the periphery of the resistive sheet are shaped in patterns enhancing linearity of induced field
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0232Optical elements or arrangements associated with the device
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0393Flexible materials
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0104Properties and characteristics in general
    • H05K2201/0108Transparent
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/032Materials
    • H05K2201/0326Inorganic, non-metallic conductor, e.g. indium-tin oxide [ITO]
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/03Metal processing
    • H05K2203/0361Stripping a part of an upper metal layer to expose a lower metal layer, e.g. by etching or using a laser
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/15Position of the PCB during processing
    • H05K2203/1545Continuous processing, i.e. involving rolls moving a band-like or solid carrier along a continuous production path
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/06Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49156Manufacturing circuit on or in base with selective destruction of conductive paths
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49165Manufacturing circuit on or in base by forming conductive walled aperture in base

Definitions

  • the present invention is directed to electrical circuit substrates, particularly electrical
  • circuit substrates including transparent electrodes and other electrodes and circuit elements.
  • the present invention is further directed to fabrication of such substrates and fabrication of
  • Transparent touch panel substrates and transparent circuitry for example, indium tin
  • ITO indium oxide
  • ITO a commonly used transparent conductor
  • transparent and conventional circuit portions often are built on separate substrates which are subsequently connected physically and electrically. Connecting such separate substrates together requires precise alignment which can be adversely affected by stack up of tolerances among the
  • the present invention is directed to electrical circuit platforms having multiple thin film conductive layers and methods for making and using them.
  • a preferred embodiment a
  • layer of conductive material preferably transparent, is disposed on a surface of a rigid or
  • One or more additional layers of conductive material are disposed on the first layer and/or on the opposite surface of the substrate.
  • the several layers are selectively masked and etched to yield a desired pattern of bonding pads for mounting of
  • a flexible electrical circuit platform can be produced in bulk by unrolling a flexible substrate from a supply roll, feeding the substrate through an apparatus that applies conductive layers thereto on a continuous or indexed basis, and rolling the substrate with conductive layers applied onto a take-up roll.
  • FIG. 1 is a cross-sectional view of an electrical circuit platform comprising a substrate
  • FIG. 2 is a schematic representation of a process and system for preparing an electrical
  • circuit platform with multiple conductive layers thereon according to the present invention
  • FIG. 3 is a plan view of an electrical circuit built on an electrical circuit platform
  • FIG. 4 is a flowchart representation of a process for making an electrical circuit built on an electrical circuit platform comprising a substrate with multiple conductive layers
  • FIG. 5 is a flowchart representation of an alternate process for making an electrical
  • circuit built on an electrical circuit platform comprising a substrate with multiple conductive
  • FIG. 1 illustrates in cross-section an embodiment of an electrical circuit platform 10 comprising a substrate with multiple conductive layers according to the present invention.
  • Substrate 12 can be made of any rigid or flexible material suitable for use as an electrical
  • circuit substrate for example, glass, polyester film, resin and the like. Although it can be opaque, substrate 12 preferably is transparent or translucent, particularly when used in
  • Substrate 12 can, but need not, include graphics or other decoration.
  • transparent conductive layer 14 is disposed on substrate 12.
  • Transparent conductive layer 14 can be any suitable transparent conductive material applied
  • conductive material includes semi-conductive materials that one skilled in the art would
  • layer 14 is a layer of ITO having a thickness yielding a resistivity of 50-200 ohms per square,
  • transparent conductive layer 14 could be a suitable layer of gold, chrome, or
  • Any suitable technique can be used for depositing transparent conductive layer 14 onto substrate 12.
  • substrate 12 include sputtering, vapor deposition, evaporative and vacuum processes using
  • Sputtering techniques such as DC magnetron sputtering, are particularly advantageous in that
  • Substrate 12 can be treated prior to deposition of transparent conductive layer 14 to improve the adhesion of the transparent layer to the substrate.
  • An optional interfacial layer 16 is disposed on transparent conductive layer 14.
  • interfacial layer 16 is not essential to the invention, it might be desirable in certain embodiments to improve adhesion of further conductive layers, as discussed below, to transparent conductive layer 14. Further, interfacial layer 16 might be desirable for its optical
  • Interfacial layer 16 when used, preferably is transparent to permit the user to
  • Interfacial layer 16 can have
  • optical characteristics similar to those of substrate 12 and/or transparent conductive layer 14 to ensure transparency of this combination of elements can be any optical characteristics similar to those of substrate 12 and/or transparent conductive layer 14 to ensure transparency of this combination of elements.
  • the optical characteristics of substrate 12, transparent conductive layer 14 and interfacial layer 16 can be any optical characteristics similar to those of substrate 12 and/or transparent conductive layer 14 to ensure transparency of this combination of elements.
  • the optical characteristics of substrate 12, transparent conductive layer 14 and interfacial layer 16 can be
  • interfacial layer 16 for example, chromium or oxides of niobium. These materials can be applied by sputtering or other suitable techniques to a suitable thickness, for example, 400-
  • Conventional conductive layer 18 is disposed on interfacial layer 16. In embodiments
  • transparent conductive layer 14 can be any suitable
  • conductive material for example, copper, aluminum or gold, applied to a suitable thickness.
  • conventional conductive layer 18 is copper deposited to a thickness
  • any suitable technique can be used for depositing conventional conductive layer 18 onto interfacial layer 16 (or onto transparent conductive layer 14 where interfacial layer 16 is not used). Preferred techniques for depositing conventional conductive
  • layer 18 include sputtering, vapor deposition, evaporative, and vacuum processes, among others, as would be known to one skilled in the art.
  • a conventional conductive layer 18 having a thickness yielding a resistivity of less than 0.025 ohms per square is deemed to provide acceptable electrical properties for circuits
  • resistors for example, resistors, capacitors and integrated circuits to conventional conductive layer 18. Nevertheless, a circuit designer might desire, or an application might require, a thicker
  • conductive material 20 can be deposited onto conventional conductive layer 18 using any combination of materials.
  • the opposite side of substrate 12 also is prepared in the manner described above to yield a two-sided electrical circuit platform 10.
  • transparent conductive layer 14 is applied to a
  • first side of substrate 12 and conventional conductive layer 18 is applied to a second side of
  • An additional layer of conductive material 20 can be disposed on such conventional conductive layer 18.
  • a further layer (not shown) could be disposed on either side of substrate 12, upon or underneath the various conductive layers, to improve adhesion
  • Transparent conductive layer 14 and
  • FIG. 2 illustrates schematically a preferred process and system for bulk fabrication of
  • a flexible electrical circuit platform 10 generally having the structure described above and
  • flexible substrate 12 is unwound from supply spool 150 and supported by drum 154 during processing. Such processing
  • Such processing can also include deposition of an interfacial layer (not shown) and pretreatment of substrate 12 at station 160,
  • substrate 12 is cleaned and otherwise prepared for receiving conductive layers 14 and
  • the resultant flexible electrical circuit platform 10 is
  • the foregoing process preferably takes place inside a vacuum chamber 166 to reduce the potential for contamination of substrate 12 and the thin film layers deposited thereon, and to assist in forming an intimate, ohmic bond between the various thin film layers.
  • electrical circuit platform 10 can be made from a panel of rigid or flexible raw substrate material by using conventional processes for pretreating the raw substrate material, applying a transparent conductive layer,
  • Electrical circuit platform 10 can be used as a printed wiring board for the fabrication of electrical circuits by selectively etching conventional conductive layer 18 and transparent
  • conductive layer 14 to yield conductive pads for mounting discrete circuit components, for
  • FIG. 3 illustrates an electrical circuit platform
  • Proximity sensor platform 200 includes a transparent conductive inner touch pad electrode
  • FIG. 4 illustrates in flow chart form a method 1000 for making and using an electrical
  • Raw substrate material is provided at step 1002 and pretreated at step 1004, as necessary, to remove surface contaminants that
  • Transparent conductive material is deposited onto the substrate at step
  • interfacial layer is deposited onto the transparent conductive material layer at step 1008.
  • Conventional conductive material is deposited onto the transparent layer (or
  • Step 1014 Thus-prepared platform 10 is cleaned at step 1014 using any suitable technique, for example chemical or plasma etching.
  • a first mask is patterned onto conventional conductive
  • step 1016 using any suitable technique, for example, high resolution lithography and photoresist techniques.
  • this first mask mimics the desired conventional conductive material electrical trace and pad design.
  • FIG. 3 One example of such a design is shown in, and described above in connection with, FIG. 3.
  • platform 10 is bathed in or otherwise subjected to a first etchant that etches the un-patterned portions of conventional conductive layer 18 (and additional conductive layer 20, if used), but that does not etch underlying transparent layer 14 (or that etches transparent layer 14 at a slower rate than it
  • interfacial layer 16 was applied between transparent conductive layer 14 and conventional conductive
  • the first etchant can be elected so that it does or does not also etch interfacial layer
  • electrical circuit platform 10 comprises a substrate
  • interfacial layer 16 was applied between transparent conductive layer 14 and conventional conductive layer 18, interfacial layer 16 may or may not be substantially intact
  • a second mask is patterned onto transparent conductive layer 14 or onto
  • platform 10 is bathed in or otherwise subjected to a second etchant that etches the unpatterned portions of transparent
  • interfacial layer 16 additional steps, not shown, can be taken to mask and etch interfacial layer 16 separate from conventional conductive layers 18,20 and transparent conductive layer 14.
  • conventional conductive layer 18 and/or additional layer 20 act as a mask in etching step 1022.
  • FIG. 3 One example of such a pattern is shown in, and described in connection with, FIG. 3.
  • a solder mask or laminated cover film is applied to cover the
  • Discrete circuit components are added and electrically connected to the conductive pads and
  • FIG. 5 illustrates in flow chart form an alternate method 2000 for making and using an electrical circuit platform 10 according to the present invention. Steps 2002 through 2014
  • a first mask is patterned onto conventional conductive layer 18 at step 1016 using any suitable technique, for example,
  • this first mask mimics the overall electrical trace
  • bonding pad design (comprising both transparent conductive portions and conventional
  • platform 10 is bathed in or otherwise subjected to an
  • electrical circuit platform 10 bears the desired pattern of transparent and conventional electrodes and bonding pads, except that the transparent
  • conductive portions have an overlying layer of conventional conductive material (as well as
  • interfacial layer 16 can be etched as described above in connection with FIG. 4.
  • a second mask is patterned onto conventional conductive layer 18 using
  • platform 10 is bathed in or otherwise subjected to an etchant that etches the unpatterned portions of conventional conductive layer 18 (and additional layer 20, if present),
  • step 18 and/or additional layer 20 act as a mask in etching step 2022.
  • electrical circuit platform 10 bears the desired pattern of transparent and conventional electrodes and bonding pads, for example, the structure shown in, and described in connection with, FIG. 3.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Materials Engineering (AREA)
  • Mechanical Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Manufacturing Of Printed Circuit Boards (AREA)
  • Laminated Bodies (AREA)
  • ing And Chemical Polishing (AREA)
  • Manufacturing Of Printed Wiring (AREA)
  • Manufacturing Of Electric Cables (AREA)

Abstract

A layer of transparent conductive a material is disposed on a surface of a substrate. Further layers of conductive material are deposited on the layer of transparent conductive material or on an opposite surface of the substrate. The layers are selectively etched to yield a layout of pads for mounting electrical components and conductive traces forming an electrical circuit.

Description

Substrate With Multiple Conductive Layers and Methods for Making and Using Same
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims priority from United States Provisional Patent Applications
Serial No. 60/464,438, entitled "Copper Bus on ITO Circuit," filed on April 22, 2003, and
No. 60/543,883, entitled "Process to Make Copper Bus on ITO Circuit," filed on February 12,
2004, the disclosures of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION
1. The Technical Field
The present invention is directed to electrical circuit substrates, particularly electrical
circuit substrates including transparent electrodes and other electrodes and circuit elements.
The present invention is further directed to fabrication of such substrates and fabrication of
electrical circuits using such substrates.
2. The Related Art
Transparent touch panel substrates and transparent circuitry, for example, indium tin
oxide (ITO) electrodes or traces on a glass panel or flexible substrate, are known in the art of touch panel design. These features can improve a user interface by allowing the user to view,
for example, decoration or other indicia, through the touch panel and allowing panel
backlighting to reach the user.
Though such panels often are desirable, their designers are faced with certain obstacles. For example, transparent conductors generally exhibit poor solderability
characteristics and, therefore, are not well-suited for receiving and connecting to other electrical circuit components, such as resistors, capacitors, transistors and integrated circuits. Also, transparent conductors are not ideal electrical conductors. Indeed, the conductivity of
ITO, a commonly used transparent conductor, is generally inferior to that of copper or other
commonly used electrical conductors. For this reason, designers often limit use of transparent conductors to those areas of an touch panel where transparency is required, and they generally
prefer to use conventional conductors, such as copper, where transparency is not required.
However, difficulties arise in implementing the numerous interfaces that may exist
between transparent and conventional circuit portions. For example, transparent and conventional circuit portions often are built on separate substrates which are subsequently connected physically and electrically. Connecting such separate substrates together requires precise alignment which can be adversely affected by stack up of tolerances among the
various components to be joined. Connecting separate substrates together also requires
precise joining techniques, such as use of compression connectors, anisotropic adhesives, and
silver or other metal filled ink to bridge transparent and other circuit portions. Once joined, separate boards connected in this manner are prone to electrical and/or physical separation
after initial assembly and during use due to handling, vibration, and differential shrinkage and
expansion between the two boards. Further, application of the foregoing techniques tends to
limit the minimum pitch or spacing between individual touch pads, thus placing limits on the
compactness of an overall touch panel. Attempts have been made to incorporate both transparent and conventional conductive circuit portions on a single substrate. However, these attempts have involved application of a transparent conductive layer over a conventional conductive layer using screen printing process and/or serial patterning and etching of thin films. For example, one such attempt involves applying a thin film of copper to a substrate, plating additional copper onto the
copper film, patterning and etching the copper layer, applying a thin film of transparent
conductive material to the substrate and conventional circuit portions and then patterning and
etching the transparent conductive material layer. These steps involve various different
processes that traditionally are carried out on different production lines. As such, this
technique is relatively time consuming and costly. Further, the resulting structure inherently yields sharp transitions at junctions between transparent and conventional circuit portions because of the nature in which the transparent layer overlaps the conventional circuit
portions. These sharp transitions result in unreliable electrical connections between the
transparent and conventional circuit portions.
SUMMARY OF THE INVENTION
The present invention is directed to electrical circuit platforms having multiple thin film conductive layers and methods for making and using them. In a preferred embodiment, a
layer of conductive material, preferably transparent, is disposed on a surface of a rigid or
flexible dielectric substrate. One or more additional layers of conductive material are disposed on the first layer and/or on the opposite surface of the substrate. The several layers are selectively masked and etched to yield a desired pattern of bonding pads for mounting of
electrical components and conductive traces forming an electrical circuit.
A flexible electrical circuit platform can be produced in bulk by unrolling a flexible substrate from a supply roll, feeding the substrate through an apparatus that applies conductive layers thereto on a continuous or indexed basis, and rolling the substrate with conductive layers applied onto a take-up roll. BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a cross-sectional view of an electrical circuit platform comprising a substrate
with multiple conductive layers thereon according to the present invention;
FIG. 2 is a schematic representation of a process and system for preparing an electrical
circuit platform with multiple conductive layers thereon according to the present invention;
FIG. 3 is a plan view of an electrical circuit built on an electrical circuit platform
comprising a substrate with multiple conductive layers thereon according to the present invention;
FIG. 4 is a flowchart representation of a process for making an electrical circuit built on an electrical circuit platform comprising a substrate with multiple conductive layers
thereon according to the present invention; and
FIG. 5 is a flowchart representation of an alternate process for making an electrical
circuit built on an electrical circuit platform comprising a substrate with multiple conductive
layers thereon according to the present invention.
DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS
FIG. 1 illustrates in cross-section an embodiment of an electrical circuit platform 10 comprising a substrate with multiple conductive layers according to the present invention. Substrate 12 can be made of any rigid or flexible material suitable for use as an electrical
circuit substrate, for example, glass, polyester film, resin and the like. Although it can be opaque, substrate 12 preferably is transparent or translucent, particularly when used in
applications involving backlighting which is to penetrate substrate 12. Substrate 12 can, but need not, include graphics or other decoration. In the FIG. 1 embodiment, transparent conductive layer 14 is disposed on substrate 12.
Transparent conductive layer 14 can be any suitable transparent conductive material applied
to a suitable thickness, as would be known to one skilled in the art. (The term "conductive material" as used herein includes semi-conductive materials that one skilled in the art would
know to use for the purposes described.) In a preferred embodiment, transparent conductive
layer 14 is a layer of ITO having a thickness yielding a resistivity of 50-200 ohms per square,
but thicknesses yielding a resistivity of from 5-1000 ohms per square are deemed to yield
acceptable results. Other material thicknesses might also be acceptable. In alternate embodiments, transparent conductive layer 14 could be a suitable layer of gold, chrome, or
other conductive material that is substantially transparent in thin-film form.
Any suitable technique can be used for depositing transparent conductive layer 14 onto substrate 12. Preferred techniques for depositing transparent conductive layer 14 onto
substrate 12 include sputtering, vapor deposition, evaporative and vacuum processes using
hot and cold pressed and other ITO targets, as would be known to one skilled in the art.
Sputtering techniques, such as DC magnetron sputtering, are particularly advantageous in that
they can be used with flat, shaped, cylindrical and rotatable targets, among others. Substrate 12 can be treated prior to deposition of transparent conductive layer 14 to improve the adhesion of the transparent layer to the substrate. For example, the surface of substrate 12
onto which transparent conductive layer 14 is to be deposited can be roughed up using any
suitable technique. Glow discharge, RF plasma and other energetic techniques are deemed to yield good results in this regard.
An optional interfacial layer 16 is disposed on transparent conductive layer 14.
Although interfacial layer 16 is not essential to the invention, it might be desirable in certain embodiments to improve adhesion of further conductive layers, as discussed below, to transparent conductive layer 14. Further, interfacial layer 16 might be desirable for its optical
properties. Interfacial layer 16, when used, preferably is transparent to permit the user to
view backlighting or decoration on or opposite substrate 12. Interfacial layer 16 can have
optical characteristics similar to those of substrate 12 and/or transparent conductive layer 14 to ensure transparency of this combination of elements. Alternatively, the optical characteristics of substrate 12, transparent conductive layer 14 and interfacial layer 16 can be
selected so that this combination of elements acts as an optical filter. For example, the
optical characteristics of these elements can be selected to filter certain wavelengths of light
and allow only other wavelengths to penetrate them. Various materials can be used for
interfacial layer 16, for example, chromium or oxides of niobium. These materials can be applied by sputtering or other suitable techniques to a suitable thickness, for example, 400-
10,000 angstroms.
Conventional conductive layer 18 is disposed on interfacial layer 16. In embodiments
where interfacial layer 16 is omitted, conventional conductive layer 18 would be disposed on
transparent conductive layer 14. Conventional conductive layer 18 can be any suitable
conductive material, for example, copper, aluminum or gold, applied to a suitable thickness.
Copper is preferred based on considerations of cost, conductivity and ease of soldering. In a preferred embodiment, conventional conductive layer 18 is copper deposited to a thickness
yielding a resistivity of less than 0.025 ohms per square. In practice, copper thicknesses from
400-10,000 angstroms are deemed acceptable. Other material thicknesses might be acceptable, as well. Any suitable technique can be used for depositing conventional conductive layer 18 onto interfacial layer 16 (or onto transparent conductive layer 14 where interfacial layer 16 is not used). Preferred techniques for depositing conventional conductive
layer 18 include sputtering, vapor deposition, evaporative, and vacuum processes, among others, as would be known to one skilled in the art.
A conventional conductive layer 18 having a thickness yielding a resistivity of less than 0.025 ohms per square is deemed to provide acceptable electrical properties for circuits
built onto electrical circuit platform 10 and to permit soldering of circuit components, for
example, resistors, capacitors and integrated circuits to conventional conductive layer 18. Nevertheless, a circuit designer might desire, or an application might require, a thicker
conductive layer. This need can be satisfied by depositing conventional conductive layer 18 to a sufficient thickness. Alternatively, as illustrated in FIG. 1, an additional layer of
conductive material 20 can be deposited onto conventional conductive layer 18 using any
suitable technique, for example, electroplating.
In an alternate embodiment (not shown), the opposite side of substrate 12 also is prepared in the manner described above to yield a two-sided electrical circuit platform 10. In
another alternate embodiment (not shown), transparent conductive layer 14 is applied to a
first side of substrate 12 and conventional conductive layer 18 is applied to a second side of
substrate 12. An additional layer of conductive material 20 can be disposed on such conventional conductive layer 18. A further layer (not shown) could be disposed on either side of substrate 12, upon or underneath the various conductive layers, to improve adhesion
or for optical purposes, as discussed above. Transparent conductive layer 14 and
conventional conductive layer 18 would be electrically connected using a via that penetrates substrate 12. In this embodiment, substrate 12 can be pre-drilled or pre-punched to facilitate such electrical connection. FIG. 2 illustrates schematically a preferred process and system for bulk fabrication of
a flexible electrical circuit platform 10 generally having the structure described above and
illustrated in FIG. 1. This process takes advantage of the fact that flexible electrical substrate
materials, for example, polyethylene terephthalate, polyethylene napthalate, and other dielectric films suitable for use in connection with electrical circuits having transparent conductors are available in bulk on spools, such as spool 150. (Such films typically have a
thickness of 12 to 125 microns.) In the FIG. 2 embodiment, flexible substrate 12 is unwound from supply spool 150 and supported by drum 154 during processing. Such processing
includes deposition of transparent conductive material 14 at station 162 and deposition of
conventional conductive material 18 at station 164. Such processing can also include deposition of an interfacial layer (not shown) and pretreatment of substrate 12 at station 160,
where substrate 12 is cleaned and otherwise prepared for receiving conductive layers 14 and
18 and the optional interfacial layer. The resultant flexible electrical circuit platform 10 is
wound onto take-up spool 158. The foregoing process preferably takes place inside a vacuum chamber 166 to reduce the potential for contamination of substrate 12 and the thin film layers deposited thereon, and to assist in forming an intimate, ohmic bond between the various thin film layers.
Similar process steps can be used to prepare electrical circuit platform 10 from raw
substrate material provided in another form. For example, electrical circuit platform 10 can be made from a panel of rigid or flexible raw substrate material by using conventional processes for pretreating the raw substrate material, applying a transparent conductive layer,
applying an interfacial layer, and/or applying one or more conventional conductive layers. Electrical circuit platform 10 can be used as a printed wiring board for the fabrication of electrical circuits by selectively etching conventional conductive layer 18 and transparent
conductive layer 14 to yield conductive pads for mounting discrete circuit components, for
example, resistors, capacitors, transistors and integrated circuits, and conductive circuit traces for interconnecting circuit components. FIG. 3 illustrates an electrical circuit platform
embodying the present invention, wherein the conventional conductive layer and transparent conductive layer have been selectively etched to yield a platform 200 for a proximity sensor.
Proximity sensor platform 200 includes a transparent conductive inner touch pad electrode
202, a transparent conductive outer touch pad electrode 204, conventional conductive traces
206 and conventional conductive bonding pads 208 which can receive discrete electrical
components, as described above. For clarity, such discrete circuit components are not shown in FIG. 3.
FIG. 4 illustrates in flow chart form a method 1000 for making and using an electrical
circuit platform 10 according to the present invention. Raw substrate material is provided at step 1002 and pretreated at step 1004, as necessary, to remove surface contaminants that
might be present. Transparent conductive material is deposited onto the substrate at step
1006. Optionally, interfacial layer is deposited onto the transparent conductive material layer at step 1008. Conventional conductive material is deposited onto the transparent layer (or
onto the interfacial layer, when used) at step 1010. Optionally, further conductive material is
deposited onto the conventional conductive layer at step 1012.
Thus-prepared platform 10 is cleaned at step 1014 using any suitable technique, for example chemical or plasma etching. A first mask is patterned onto conventional conductive
layer 18 at step 1016 using any suitable technique, for example, high resolution lithography and photoresist techniques. Preferably, this first mask mimics the desired conventional conductive material electrical trace and pad design. One example of such a design is shown in, and described above in connection with, FIG. 3. At step 1018, platform 10 is bathed in or otherwise subjected to a first etchant that etches the un-patterned portions of conventional conductive layer 18 (and additional conductive layer 20, if used), but that does not etch underlying transparent layer 14 (or that etches transparent layer 14 at a slower rate than it
etches conventional layer 18 and/or additional layer 20). In embodiments where interfacial layer 16 was applied between transparent conductive layer 14 and conventional conductive
layer 18, the first etchant can be elected so that it does or does not also etch interfacial layer
16. Upon completion of step 1018, electrical circuit platform 10 comprises a substrate
underlying a substantially intact layer of transparent conductive material and an overlying
arrangement of electrical circuit traces and pads comprising conventional conductive material (with a like arrangement of interfacial material between the conventional and transparent conductive material layers, in embodiments using an interfacial layer). In embodiments
where interfacial layer 16 was applied between transparent conductive layer 14 and conventional conductive layer 18, interfacial layer 16 may or may not be substantially intact
atop transparent conductive layer 14depending on the etchant used.
At step 1020, a second mask is patterned onto transparent conductive layer 14 or onto
interfacial layer 16, if used and if not etched by the first etchant. Preferably, this second mask
mimics the desired transparent conductive material electrical trace design, as shown in, and
described above in connection with, FIG. 3. At step 1022, platform 10 is bathed in or otherwise subjected to a second etchant that etches the unpatterned portions of transparent
layer 14 and the unpatterned portions of interfacial layer 16, if used and if not etched by the first etchant, but not conventional conductive layer 18 (or additional layer 20, if present) (or
that etches layers 18, 20 at a slower rate than it etches the transparent layer). (In
embodiments using interfacial layer 16, additional steps, not shown, can be taken to mask and etch interfacial layer 16 separate from conventional conductive layers 18,20 and transparent conductive layer 14.) In effect, conventional conductive layer 18 and/or additional layer 20 act as a mask in etching step 1022. Upon completion of step 1022, electrical circuit platform
10 bears the desired pattern of transparent and conventional electrodes and bonding pads.
One example of such a pattern is shown in, and described in connection with, FIG. 3.
Optionally at step 1024, a solder mask or laminated cover film is applied to cover the
conductive pads and traces resulting from the foregoing patterning and etching steps.
Discrete circuit components are added and electrically connected to the conductive pads and
traces at step 1026. Additional cleaning, drying, component attachment, and other steps can
be used in the foregoing process, as desired or necessary, as would be known to one skilled in the art.
FIG. 5 illustrates in flow chart form an alternate method 2000 for making and using an electrical circuit platform 10 according to the present invention. Steps 2002 through 2014
parallel steps 1002 through 1016 described above. At step 2016, a first mask is patterned onto conventional conductive layer 18 at step 1016 using any suitable technique, for example,
high resolution lithography. Preferably, this first mask mimics the overall electrical trace and
bonding pad design (comprising both transparent conductive portions and conventional
conductive portions). One example of such a pattern is shown in, and described above in
connection with, FIG. 3. At step 2018, platform 10 is bathed in or otherwise subjected to an
etchant that etches the un-patterned portions of additional conductive layer 20 (if present), conventional conductive layer 18, interfacial layer 16 (if present), and transparent layer 14. Upon completion of step 2018, electrical circuit platform 10 bears the desired pattern of transparent and conventional electrodes and bonding pads, except that the transparent
conductive portions have an overlying layer of conventional conductive material (as well as
overlying layers of interfacial material and additional conventional conductive material, if used). If used, interfacial layer 16 can be etched as described above in connection with FIG. 4.
At step 2020, a second mask is patterned onto conventional conductive layer 18 using
any suitable technique, for example, high resolution lithography. Preferably, this second
mask mimics the desired conventional conductive material electrical trace and pad design. At step 2022, platform 10 is bathed in or otherwise subjected to an etchant that etches the unpatterned portions of conventional conductive layer 18 (and additional layer 20, if present),
but not underlying transparent conductive layer 14 (or that etches transparent conductive layer
14 at a slower rate than it etches layers 18, 20). In this manner, conventional conductive layer
18 and/or additional layer 20 act as a mask in etching step 2022. Upon completion of step
2022, electrical circuit platform 10 bears the desired pattern of transparent and conventional electrodes and bonding pads, for example, the structure shown in, and described in connection with, FIG. 3.
While several embodiments of the present invention have been shown and described
above, it will be obvious to those skilled in the art that numerous modifications made be
made without departing from the spirit of the invention, the scope of which is defined by the
claims below.

Claims

CLAIMS We claim:
1. A method for fabricating an electrical circuit, comprising the steps of:
depositing a layer of a first conductive material onto a surface of a substrate; depositing a layer of a second conductive material onto said layer of a first conductive
material;
selectively etching a portion of said layer of a second conductive material; and
selectively etching a portion of said layer of a first conductive material.
2. The method of claim 1 wherein said layer of first conductive material is substantially
transparent.
3. The method of claim 1 wherein said first conductive material is indium tin oxide.
4. The method of claim 1 wherein said second conductive material is copper.
5. The method of claim 4 further comprising the step of electrically connecting an
electrical component to said second conductive material.
6. The method of claim 5 wherein said step of electrically connecting said electrical
component to said second conductive material comprises soldering said electrical component
to said second conductive material.
7. The method of claim 1 further comprising the step of depositing a layer of a third conductive material onto said layer of second conductive material.
8. The method of claim 7 wherein said layer of second conductive material is
substantially transparent.
9. The method of claim 7 wherein said second conductive material is an oxide of
niobium.
10. The method of claim 7 wherein said third material is copper.
11. The method of claim 7 further comprising the step of electrically connecting an
electrical component to said second conductive material.
12. The method of claim 11 wherein said step of electrically connecting said electrical
component to said second conductive material comprises soldering said electrical component
to said second conductive material.
13. The method of claim 1 wherein at least one of said steps of depositing occur in a
substantial vacuum.
14. The method of claim 1 further comprising the step of pretreating said surface of said substrate to enhance adhesion of said layer of first conductive material to said substrate.
15. A method for fabricating an electrical circuit, comprising the steps of:
depositing a layer of a first conductive material onto a surface of a substrate;
depositing a layer of a second conductive material onto said layer of a first conductive material;
selectively etching a first portion of said layer of a second conductive material and a portion of said layer of first conductive material; and
selectively etching a second portion of said layer of a second conductive material.
16. The method of claim 15 wherein said portion of said layer of first conductive material substantially corresponds to said first portion of said layer of a second conductive material.
17. The method of claim 15 further comprising the steps of:
depositing a layer of a third conductive material onto said layer of a second
conductive material; and selectively etching a first portion of said layer of a third conductive material.
18. The method of claim 15 wherein said portion of said layer of third conductive material
substantially corresponds to said portion of said layer of said first conductive material and
said first portion of said layer of a second conductive material.
19. A method for fabricating an electrical circuit, comprising the steps of: depositing a layer of a first conductive material onto a first surface of a substrate; depositing a layer of a second conductive material onto a second surface of said substrate; selectively etching a portion of said layer of a first conductive material;
selectively etching a portion of said layer of a second conductive material;
perforating said substrate at a predetermined location; and
electrically coupling said layer of a first conductive material with said layer of a second conductive material.
20. An electrical circuit platform having transparent and conventional circuit portions, comprising:
a substrate, at least a portion of which is transparent; a layer of a first conductive material disposed on said substrate in a first predetermined pattern; and
a layer of second conductive material disposed on said first conductive material in a
second predetermined pattern.
21. The electrical circuit platform of claim 20 wherein said layer of first conductive
material is substantially transparent.
22. The electrical circuit platform of claim 20 wherein said second conductive material is
a conventional conductive material.
23. The electrical circuit platform of claim 20, further comprising a layer of a third conductive material disposed on said second conductive material in a third predetermined pattern.
24. The electrical circuit platform of claim 23 wherein said layer of second conductive material is substantially transparent.
25. The electrical circuit platform of claim 24 wherein said third conductive material is a
conventional conductive material.
PCT/US2004/012297 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same WO2004095544A2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
CA002522849A CA2522849A1 (en) 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same
BRPI0409702-5A BRPI0409702A (en) 2003-04-22 2004-04-21 conductive multilayer substrate and methods for its manufacture and use
MXPA05011327A MXPA05011327A (en) 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same.
JP2006513188A JP2006524750A (en) 2003-04-22 2004-04-21 Substrate having a plurality of conductive layers and method for producing and using the same
NZ543242A NZ543242A (en) 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same
EP04760080A EP1620786A2 (en) 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same
AU2004231587A AU2004231587A1 (en) 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US46443803P 2003-04-22 2003-04-22
US60/464,438 2003-04-22
US54388304P 2004-02-12 2004-02-12
US60/543,883 2004-02-12
US10/828,997 US8307549B2 (en) 2001-11-20 2004-04-20 Method of making an electrical circuit
US10/828,997 2004-04-20

Publications (2)

Publication Number Publication Date
WO2004095544A2 true WO2004095544A2 (en) 2004-11-04
WO2004095544A3 WO2004095544A3 (en) 2005-06-30

Family

ID=33314257

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/012297 WO2004095544A2 (en) 2003-04-22 2004-04-21 Substrate with multiple conductive layers and methods for making and using same

Country Status (10)

Country Link
US (2) US8307549B2 (en)
EP (1) EP1620786A2 (en)
JP (1) JP2006524750A (en)
KR (1) KR20060009859A (en)
AU (1) AU2004231587A1 (en)
BR (1) BRPI0409702A (en)
CA (1) CA2522849A1 (en)
MX (1) MXPA05011327A (en)
NZ (1) NZ543242A (en)
WO (1) WO2004095544A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1799019A1 (en) 2005-12-15 2007-06-20 Döppner Bauelemente GmbH & Co. KG Electrical connection for a socket
WO2013034181A1 (en) * 2011-09-07 2013-03-14 Applied Materials, Inc. Method and system for manufacturing a transparent body for use in a touch panel

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1629876A (en) * 2003-12-19 2005-06-22 升达科技股份有限公司 Separated touch control board module and electronic product having the same
US20080088601A1 (en) * 2004-05-19 2008-04-17 Tpk Touch Solutions Inc. Circuit layout on a touch panel
US8124490B2 (en) 2006-12-21 2012-02-28 Stats Chippac, Ltd. Semiconductor device and method of forming passive devices
TWI428663B (en) * 2009-06-12 2014-03-01 Au Optronics Corp Touch-control liquid crystal display touch panel and liquid crystal display
KR101006291B1 (en) * 2009-12-31 2011-01-06 박종호 Pad for touch panel, manufacturing system of pad for touch panel and method thereof
EP2402481A1 (en) * 2010-06-29 2012-01-04 Applied Materials, Inc. Method and system for manufacturing a transparent body for use in a touch panel
US8623689B2 (en) * 2010-07-07 2014-01-07 Ineffable Cellular Limited Liability Company Package process of backside illumination image sensor
JP5885993B2 (en) * 2011-10-17 2016-03-16 関東化學株式会社 Etching solution composition and etching method
JP5920972B2 (en) * 2011-12-26 2016-05-24 メック株式会社 Wiring forming method and etching solution
JP5826656B2 (en) * 2012-02-06 2015-12-02 日東電工株式会社 Method for producing conductive film roll
TW201337661A (en) * 2012-03-02 2013-09-16 Elan Microelectronics Corp Touchpad structure and its manufacturing method
JP5894820B2 (en) * 2012-03-13 2016-03-30 日東電工株式会社 Method for producing conductive film roll
JP5930900B2 (en) * 2012-07-24 2016-06-08 日東電工株式会社 Method for producing conductive film roll
US9826865B2 (en) 2014-02-27 2017-11-28 Mitsubishi Electric Corporation Hand dryer apparatus
US10349792B2 (en) 2014-02-27 2019-07-16 Mitsubishi Electric Corporation Hand drying apparatus

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3864180A (en) * 1971-07-23 1975-02-04 Litton Systems Inc Process for forming thin-film circuit devices
US4586988A (en) * 1983-08-19 1986-05-06 Energy Conversion Devices, Inc. Method of forming an electrically conductive member
EP0421476A2 (en) * 1989-10-05 1991-04-10 Matsushita Electric Industrial Co., Ltd. Method of manufacturing a semiconductor device
WO1999030272A1 (en) * 1997-12-12 1999-06-17 Elo Touchsystems, Inc. Touch sensitive screen and its manufacturing method
US20030025679A1 (en) * 1999-06-22 2003-02-06 Cirque Corporation System for disposing a proximity sensitive touchpad behind a mobile phone keypad

Family Cites Families (64)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3757322A (en) 1971-02-03 1973-09-04 Hall Barkan Instr Inc Transparent touch controlled interface with interreactively related display
US4035593A (en) 1975-10-09 1977-07-12 Northern Engraving Company, Inc. Flexible pressure sensitive switch actuator module adaptable to a keyboard surface having fixed contact array
US4090045A (en) 1975-12-15 1978-05-16 Marsh Products, Inc. Keyboard strip switch assembly having multifurcated conductive screen contact with contact cleaning wiping-action
JPS586966B2 (en) 1977-05-24 1983-02-07 ぺんてる株式会社 capacitive coupling tablet
JPS5944993B2 (en) * 1978-07-11 1984-11-02 帝人株式会社 laminate
US4230967A (en) 1978-07-28 1980-10-28 Burroughs Corporation Cathode ray tube with touch-sensitive display panel
US4186392A (en) 1978-07-28 1980-01-29 Burroughs Corporation Touch panel and operating system
US4205418A (en) 1978-07-28 1980-06-03 Burroughs Corporation Method of making a curved electrode plate
US4224615A (en) 1978-09-14 1980-09-23 Texas Instruments Incorporated Method of using a liquid crystal display device as a data input device
JPS6019608B2 (en) * 1978-10-03 1985-05-17 シャープ株式会社 Electrode pattern formation method
US4281323A (en) 1978-12-05 1981-07-28 Bank Computer Network Corporation Noise responsive data input apparatus and method
US4251734A (en) 1979-05-04 1981-02-17 Chomerics, Inc. Publications cover with display device
US4471177A (en) 1982-08-13 1984-09-11 Press On, Inc. Enlarged switch area membrane switch and method
JPS5987583A (en) 1982-11-11 1984-05-21 Sony Corp Position detector
JPS59119429U (en) 1983-01-31 1984-08-11 日本電気ホームエレクトロニクス株式会社 liquid crystal display device
US4893115A (en) 1985-11-12 1990-01-09 John Fluke Mfg. Co., Inc. Touch sensitive visual display system
EP0265110A1 (en) 1986-10-06 1988-04-27 CPFilms, Inc. Transparent electrode
US4901074A (en) 1987-12-31 1990-02-13 Whirlpool Corporation Glass membrane keyboard switch assembly for domestic appliance
JPH0267522A (en) * 1988-09-02 1990-03-07 Jeco Co Ltd Electronic device
US4914083A (en) * 1989-07-14 1990-04-03 International Flavors & Fragrances Inc. Oxy-substituted-2-phenyl pyran derivatives and process for preparing same and perfumery uses thereof
JPH03221922A (en) * 1990-01-29 1991-09-30 Jeco Co Ltd Production of display device
JPH0432195A (en) 1990-05-25 1992-02-04 Central Glass Co Ltd Electroluminescence element and manufacture thereof
JPH0469979A (en) 1990-07-11 1992-03-05 Hitachi Ltd Manufacture of active matrix substrate
JP2814155B2 (en) 1990-08-13 1998-10-22 キヤノン株式会社 Method of forming ITO film pattern and method of manufacturing substrate for liquid crystal display element
US5239152A (en) 1990-10-30 1993-08-24 Donnelly Corporation Touch sensor panel with hidden graphic mode
US5113041A (en) 1990-12-28 1992-05-12 At&T Bell Laboratories Information processing
DE9112597U1 (en) 1991-10-10 1992-06-11 Buch Elektronik Gmbh, 3257 Springe Front panel for the housing of electronic devices
JPH05114329A (en) 1991-10-21 1993-05-07 Nissha Printing Co Ltd Transparent touch panel with display design
US5366588A (en) 1992-03-13 1994-11-22 U.S. Philips Corporation Method of manufacturing an electrically conductive pattern of tin-doped indium oxide (ITO) on a substrate
US5534892A (en) 1992-05-20 1996-07-09 Sharp Kabushiki Kaisha Display-integrated type tablet device having and idle time in one display image frame to detect coordinates and having different electrode densities
JP2795776B2 (en) 1992-05-22 1998-09-10 シャープ株式会社 Display integrated tablet device
US5565658A (en) 1992-07-13 1996-10-15 Cirque Corporation Capacitance-based proximity with interference rejection apparatus and methods
US5463388A (en) 1993-01-29 1995-10-31 At&T Ipm Corp. Computer mouse or keyboard input device utilizing capacitive sensors
JP3368627B2 (en) 1993-08-31 2003-01-20 双葉電子工業株式会社 Display integrated tablet
JPH07140487A (en) * 1993-11-15 1995-06-02 Sanyo Electric Co Ltd Production of liquid crystal display device
US5594222A (en) 1994-10-25 1997-01-14 Integrated Controls Touch sensor and control circuit therefor
FR2733342B1 (en) 1995-04-20 1997-05-23 France Telecom METHOD FOR MANUFACTURING A PLATE OF A LIQUID CRYSTAL AND ACTIVE MATRIX DISPLAY SCREEN, AND PLATE OBTAINED BY THIS METHOD
JP3607412B2 (en) 1996-05-14 2005-01-05 アルプス電気株式会社 Manufacturing method of coordinate input device
US5869790A (en) 1995-08-16 1999-02-09 Alps Electric Co., Ltd. Coordinate input apparatus having orthogonal electrodes on opposite surfaces of a dielectric substrate and through-hole connections and manufacturing method thereof
US5626948A (en) 1996-01-03 1997-05-06 Ferber Technologies L.L.C. Electrical system having a multilayer conductive composition
JP3394187B2 (en) 1997-08-08 2003-04-07 シャープ株式会社 Coordinate input device and display integrated type coordinate input device
JP3574308B2 (en) 1997-09-02 2004-10-06 アルプス電気株式会社 Laminated substrate and data input device using the same
JP2000029612A (en) 1998-07-15 2000-01-28 Smk Corp Touch panel input device
JP2000029611A (en) 1998-07-15 2000-01-28 Smk Corp Touch panel input device
US6057903A (en) 1998-08-18 2000-05-02 International Business Machines Corporation Liquid crystal display device employing a guard plane between a layer for measuring touch position and common electrode layer
JP3690927B2 (en) 1998-12-18 2005-08-31 アルプス電気株式会社 Multilayer substrate and data input device using the same
US6483498B1 (en) 1999-03-17 2002-11-19 International Business Machines Corporation Liquid crystal display with integrated resistive touch sensor
JP3352972B2 (en) 1999-03-30 2002-12-03 エスエムケイ株式会社 Touch panel input device
US6137072A (en) 1999-05-26 2000-10-24 Ferro Corporation Control panel
JP3464944B2 (en) 1999-07-02 2003-11-10 シャープ株式会社 Thin film transistor substrate, manufacturing method thereof and liquid crystal display device
JP2001249766A (en) 2000-03-06 2001-09-14 Hitachi Ltd Touch panel and picture input type liquid crystal display device
JP3841685B2 (en) 2000-05-22 2006-11-01 富士通株式会社 Touch panel device
JP4562294B2 (en) 2001-01-26 2010-10-13 富士通株式会社 Touch panel device
JP2002252446A (en) * 2001-02-23 2002-09-06 Sony Chem Corp Manufacturing method of flexible wiring board
US6879317B2 (en) 2001-05-11 2005-04-12 Brian P. Quinn Collapsible data entry panel
JP2002366304A (en) 2001-06-07 2002-12-20 Alps Electric Co Ltd Coordinate input device
JP4407872B2 (en) 2001-07-16 2010-02-03 富士通株式会社 Touch panel device
US6585435B2 (en) 2001-09-05 2003-07-01 Jason Fang Membrane keyboard
US7532131B2 (en) 2001-11-20 2009-05-12 William David Schaefer Multi-layer solid state keyboard
US7242393B2 (en) 2001-11-20 2007-07-10 Touchsensor Technologies Llc Touch sensor with integrated decoration
JP2004070771A (en) 2002-08-08 2004-03-04 Fujitsu Component Ltd Input device
JP4124444B2 (en) 2003-01-30 2008-07-23 富士通コンポーネント株式会社 Touch panel, input device having the same, and electronic device
DE10320548B4 (en) 2003-05-07 2005-02-24 Schott Ag Contact switching device
JP2005117313A (en) 2003-10-07 2005-04-28 Fujitsu Ltd Piezo-electric element and touch panel device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3864180A (en) * 1971-07-23 1975-02-04 Litton Systems Inc Process for forming thin-film circuit devices
US4586988A (en) * 1983-08-19 1986-05-06 Energy Conversion Devices, Inc. Method of forming an electrically conductive member
EP0421476A2 (en) * 1989-10-05 1991-04-10 Matsushita Electric Industrial Co., Ltd. Method of manufacturing a semiconductor device
WO1999030272A1 (en) * 1997-12-12 1999-06-17 Elo Touchsystems, Inc. Touch sensitive screen and its manufacturing method
US20030025679A1 (en) * 1999-06-22 2003-02-06 Cirque Corporation System for disposing a proximity sensitive touchpad behind a mobile phone keypad

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1799019A1 (en) 2005-12-15 2007-06-20 Döppner Bauelemente GmbH & Co. KG Electrical connection for a socket
US7513777B2 (en) 2005-12-15 2009-04-07 Doeppner Bauelemente Gmbh & Co. Kg Electrical base connection with transparent conductive layer
WO2013034181A1 (en) * 2011-09-07 2013-03-14 Applied Materials, Inc. Method and system for manufacturing a transparent body for use in a touch panel
JP2014532204A (en) * 2011-09-07 2014-12-04 アプライド マテリアルズ インコーポレイテッドApplied Materials,Incorporated Method and system for producing a transparent body used in a touch panel
US9856554B2 (en) 2011-09-07 2018-01-02 Applied Materials, Inc. Method and system for manufacturing a transparent body for use in a touch panel

Also Published As

Publication number Publication date
US20050020062A1 (en) 2005-01-27
BRPI0409702A (en) 2006-05-02
US8307549B2 (en) 2012-11-13
MXPA05011327A (en) 2006-03-08
US20100218978A1 (en) 2010-09-02
JP2006524750A (en) 2006-11-02
AU2004231587A1 (en) 2004-11-04
EP1620786A2 (en) 2006-02-01
WO2004095544A3 (en) 2005-06-30
CA2522849A1 (en) 2004-11-04
KR20060009859A (en) 2006-02-01
NZ543242A (en) 2009-01-31

Similar Documents

Publication Publication Date Title
US20100218978A1 (en) Method of making an electrical circuit
US9360969B2 (en) Method of fabricating capacitive touch-screen panel
EP3144940B1 (en) Conductive structure and preparation method therefor
US11526241B2 (en) Flexible substrate, touch display substrate, manufacturing methods thereof, and touch display device
WO1998006123A1 (en) El panel laminated to rear electrode
WO1996003275A1 (en) Substrate having an optically transparent emi/rfi shield
US4839558A (en) Integrated DC electroluminescent display system
JPH05152693A (en) Flexible printed board with reinforcing part and manufacture thereof
CN1809799A (en) Substrate with multiple conductive layers and methods for making and using same
US20030173106A1 (en) Method for manufacturing transparent conductive panels with a low contact surface impedance
JPH02281237A (en) Electrode structure of display device
JP3144596B2 (en) Thin film electronic component and method of manufacturing the same
JPH05259615A (en) Formation of circuit conductor
JPH0563340A (en) Manufacture of wiring board provided with functional element
US5686135A (en) Method of forming an electrically conductive contact on a substrate
JPH11288002A (en) Liquid crystal driving circuit module and liquid crystal display device using the same
US4927490A (en) Method of manufacturing an electroluminescent display
JP2718220B2 (en) LCD panel
JPH02301187A (en) Manufacture of both-sided wiring board
JP2003188485A (en) Electronic circuit product and its manufacturing method
JPH0561606A (en) Manufacturing method of input board for coordinate input device
KR940010437B1 (en) Flexible film pcb and manufacturing method thereof
KR101094810B1 (en) Manufacturing method of touch screen panel
JPS61176139A (en) Hybrid integrated circuit and manufacture thereof
JPH0697633A (en) Method of forming circuit pattern

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DPEN Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2004231587

Country of ref document: AU

WWE Wipo information: entry into national phase

Ref document number: 2522849

Country of ref document: CA

Ref document number: 2041/KOLNP/2005

Country of ref document: IN

WWE Wipo information: entry into national phase

Ref document number: 2006513188

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 1020057020025

Country of ref document: KR

Ref document number: PA/a/2005/011327

Country of ref document: MX

WWE Wipo information: entry into national phase

Ref document number: 543242

Country of ref document: NZ

ENP Entry into the national phase

Ref document number: 2004231587

Country of ref document: AU

Date of ref document: 20040421

Kind code of ref document: A

WWP Wipo information: published in national office

Ref document number: 2004231587

Country of ref document: AU

WWE Wipo information: entry into national phase

Ref document number: 2004760080

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2004817372X

Country of ref document: CN

WWP Wipo information: published in national office

Ref document number: 1020057020025

Country of ref document: KR

Ref document number: 2004760080

Country of ref document: EP

ENP Entry into the national phase

Ref document number: PI0409702

Country of ref document: BR