WO2003103274A1 - Video signal processing - Google Patents
Video signal processing Download PDFInfo
- Publication number
- WO2003103274A1 WO2003103274A1 PCT/GB2003/002348 GB0302348W WO03103274A1 WO 2003103274 A1 WO2003103274 A1 WO 2003103274A1 GB 0302348 W GB0302348 W GB 0302348W WO 03103274 A1 WO03103274 A1 WO 03103274A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- sample
- samples
- line phase
- shift
- measurements
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/04—Synchronising
- H04N5/12—Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising
- H04N5/126—Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising whereby the synchronisation signal indirectly commands a frequency generator
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/14—Picture signal circuitry for video frequency region
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/91—Television signal processing therefor
Definitions
- This invention concerns the sampling or re-sampling of television signals to achieve an orthogonal sample structure.
- One known method of doing this is to use a high-bandwidth (of the order of 1 kHz), frequency-agile phase locked loop to derive the clock.
- the clock oscillator attempts to follow the signal's varying line frequency and so maintain the same number of samples on every line. This is difficult to achieve; one problem is that the wide-bandwidth loop is more susceptible to noise than a narrow-band loop would be. Another problem is that if the loop is capable of operating over a wide frequency range it is less able to phase-lock accurately because of practical limitations to the resolution of the control signal.
- a second known method is to sample the signal with a stable, free-running sampling clock and then process the resulting non-orthogonal samples to obtain orthogonal samples.
- This interpolation corresponds to a filtering process which modifies the frequency response of the sampled signal; if a flat response is required a large number of input samples need to be used to generate each interpolated output sample.
- the invention seeks to overcome these difficulties of the known methods and to provide a technique for obtaining orthogonally-sampled digital video from both stable and unstable source material.
- the invention consists, in one aspect, of a method of generating an orthogonally sampled video signal, in which the signal is sampled by a substantially constant frequency sampling clock locked to the average line frequency of the video signal, and the resulting samples are shifted to an orthogonal sampling grid.
- the samples are shifted without interpolation between samples when the instantaneous input line frequency is equal to the average input line frequency.
- the required sample shift is derived from a line phase measure, characterised in that the measurement is made in integer sample interval units and interpolated to a precision corresponding to a fraction of a sample interval.
- the samples are delayed prior to shifting so that a line phase measure corresponding to the phase of a later sample is used to calculate the required shift for an earlier sample.
- a method of generating an orthogonally sampled video signal in which the signal is sampled by a sampling clock and the resulting samples are shifted to an orthogonal sampling grid, wherein the required sample shift is derived from a line phase measure.
- Figure 1 is a diagram illustrating a video ADC system in accordance with an embodiment of the invention.
- FIG. 2 is a diagram illustrating a video ADC system in accordance with another embodiment of the invention.
- an analogue video input signal (1) is applied to an analogue-to-digital converter (ADC) (2).
- the sampling clock for this converter is obtained from a stable, voltage-controlled oscillator (3), whose nominal frequency is an integral multiple of the nominal line frequency of the input (1 ).
- the output samples from the ADC (2) are passed to a digital sync- separator (4) which calculates, to sub-sample accuracy, the position of the horizontal timing reference point (normally the mid-point of the leading edge of the line sync pulse) of each line of the input video signal (1 ) with respect to the sampling clock from the oscillator (3).
- a sync phase comparator (5) derives the phase of the detected timing reference point relative to a line frequency signal obtained by dividing (6) the sampling clock frequency by the required number of orthogonal samples per line.
- the phase difference output of this comparator would typically be expressed as the sum of an integer number of clock samples and a fraction of a sampling period.
- the output of the phase comparator (5) is used for two different purposes. Firstly, the phase difference is low pass filtered by a loop filter (7) and used to control the frequency of the oscillator (3).
- the closed-loop bandwidth of the control loop is low, typically in the range 0.1 to 50 Hz, and so, for stable input signals, the sampling structure will be orthogonal and accurately phased to the horizontal time reference point. In the case of an unstable input the samples will not be orthogonal, but the average number of samples per line will be a multiple of the average input line frequency.
- phase comparator (5) controls a sample shifter (8) which converts the non-orthogonal samples from the ADC (2) into an orthogonally sampled output (10).
- the phase comparator output may be filtered or temporally up-sampled as will be explained later.
- the sample shifter (8) must be able to shift samples by the maximum phase error between the stable line frequency signal from the divider (6) and the input line frequency.
- Methods of shifting by an integer number of samples are well known, typically a buffer memory may be used. Provision- is also made for shifting the samples by a fraction of a sampling interval. As has been mentioned in the introduction to this specification, it is complicated to do this while maintaining a good frequency response. In the invention a very simple interpolator can be used; typically only two consecutive input samples are used to derive an output sample lying between them.
- phase control loop for the oscillator (3) is designed so that, for stable inputs, the fractional part of the output of the comparator (5) is zero and so no interpolation (and no consequent distortion) occurs to such inputs.
- unstable video signals such as those from VHS playback
- most commonly have existing distortion such a reduced frequency response
- the shifting circuit there is some thresholding employed in the shifting circuit, such as a coring function, in order to ensure that for very low phase differences, no interpolation at all is performed.
- the error in the output introduced by interpolating is greater than that introduced by not interpolating (and thus not shifting samples to exactly the "correct" location).
- the phase comparator (5) can only produce an output once per input line sync pulse; however, the phase relationship between the sampling clock from the oscillator (3) and an ideal orthogonal sampling structure may be continually changing and, ideally, the control signal to the sample shifter (8) should follow the changes so that each sample is correctly shifted to an orthogonal position. Acceptable results can be obtained by using the same shift for all the samples of one output line, but visible picture width changes may occur as the input line frequency changes.
- Figure 2 shows an interpolating filter (20) between the comparator (5) and the sample shifter (8) this "up-samples" the once-per-Iine output from the comparator to give a new shift value for each sample.
- the interpolating filter may also be used to increase the resolution of the control signal; for example, only the integer part of the phase error could be input to the filter (20) whereas the filter output could have a much higher resolution, typically five fractional-significance bits. If there is some dither on the phase measurement, perhaps due to sync noise or even the changing value of the actual phase error, then increased phase resolution will be obtained. This use of several phase error measurements to give a more accurate estimate of the error may be used alone, or in combination with the up-sampling feature of the filter.
- the output from the comparator (5) is inherently "backward looking"; it has no knowledge of the future.
- This deficiency can be overcome be inserting a compensating delay (21) in series with the video input to the sample shifter (8).
- This delay can be chosen in conjunction with the interpolation characteristic of the filter (21 ) so that the shift value applied to a particular sample is derived taking into account the phase of samples within a filter aperture extending before and after the current sample.
- the design of the filter (20) should be optimised to achieve the best prediction of the required sample shift and rejection of sync noise, taking into account expected video characteristics due to such factors as tape transport dynamics and head-switching transients.
- the filter may, for example, have nonlinear characteristics.
- phase comparators could be used for deriving the oscillator control signal and the interpolator control signal, each optimised for its particular application.
- the oscillator control loop may have a non-linear amplitude characteristic to minimise the phase error for stable signals.
- embodiments of the invention have been described with analogue input, others may be implemented with digital input where the sampling operation of the ADC is replaced by a digital re-sampling operation.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Picture Signal Circuits (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/516,068 US7425993B2 (en) | 2002-05-29 | 2003-05-29 | Video signal processing |
AU2003241026A AU2003241026A1 (en) | 2002-05-29 | 2003-05-29 | Video signal processing |
EP03730344A EP1508244A1 (en) | 2002-05-29 | 2003-05-29 | Video signal processing |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GBGB0212430.3A GB0212430D0 (en) | 2002-05-29 | 2002-05-29 | Video signal processing |
GB0212430.3 | 2002-05-29 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2003103274A1 true WO2003103274A1 (en) | 2003-12-11 |
Family
ID=9937678
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/GB2003/002348 WO2003103274A1 (en) | 2002-05-29 | 2003-05-29 | Video signal processing |
Country Status (5)
Country | Link |
---|---|
US (1) | US7425993B2 (en) |
EP (1) | EP1508244A1 (en) |
AU (1) | AU2003241026A1 (en) |
GB (1) | GB0212430D0 (en) |
WO (1) | WO2003103274A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7425993B2 (en) | 2002-05-29 | 2008-09-16 | Snell & Wilcox Limited | Video signal processing |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7570305B2 (en) * | 2004-03-26 | 2009-08-04 | Euresys S.A. | Sampling of video data and analyses of the sampled data to determine video properties |
US20100066908A1 (en) * | 2007-09-19 | 2010-03-18 | Katsuyuki Kitano | Synchronizing-signal generating device |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5150201A (en) | 1990-04-06 | 1992-09-22 | Deutsche Itt Industries Gmbh | Digital television-signal-processing circuit with orthogonal output clock |
US5280352A (en) * | 1991-02-01 | 1994-01-18 | U.S. Philips Corporation | Circuit arrangement for time base transformation of a digital picture signal |
US6100661A (en) * | 1997-12-22 | 2000-08-08 | U.S. Philips Corporation | Time-discrete phase-locked loop |
US6297849B1 (en) * | 1997-12-22 | 2001-10-02 | U.S. Philips Corporation | Output timebase corrector |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3525567A1 (en) * | 1985-07-15 | 1987-05-07 | Krone Ag | MOTION IMAGE ENCODER WITH SELF-IDENTIFICATION OF THE STOP SIGN |
US5062005A (en) * | 1989-02-01 | 1991-10-29 | Matsushita Electric Industrial Co., Ltd. | Videodisc reproducing apparatus |
US5841480A (en) * | 1989-09-07 | 1998-11-24 | Advanced Television Technology Center | Film to video format converter using least significant look-up table |
FI88091C (en) | 1990-09-25 | 1993-03-25 | Salora Oy | FOERFARANDE OCH ANORDNING FOER DIGITAL INTERPOLERING AV EN PIXEL |
US6323913B1 (en) * | 1997-01-10 | 2001-11-27 | Infineon Technologies Ag | Circuit configuration for color decoding and decimation for a video signal |
DE19710270A1 (en) | 1997-03-13 | 1998-09-17 | Thomson Brandt Gmbh | Method and device for arranging digitized image signals or data in orthogonal rows and columns |
GB0212430D0 (en) | 2002-05-29 | 2002-07-10 | Snell & Wilcox Ltd | Video signal processing |
-
2002
- 2002-05-29 GB GBGB0212430.3A patent/GB0212430D0/en not_active Ceased
-
2003
- 2003-05-29 EP EP03730344A patent/EP1508244A1/en not_active Withdrawn
- 2003-05-29 WO PCT/GB2003/002348 patent/WO2003103274A1/en not_active Application Discontinuation
- 2003-05-29 AU AU2003241026A patent/AU2003241026A1/en not_active Abandoned
- 2003-05-29 US US10/516,068 patent/US7425993B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5150201A (en) | 1990-04-06 | 1992-09-22 | Deutsche Itt Industries Gmbh | Digital television-signal-processing circuit with orthogonal output clock |
US5280352A (en) * | 1991-02-01 | 1994-01-18 | U.S. Philips Corporation | Circuit arrangement for time base transformation of a digital picture signal |
US6100661A (en) * | 1997-12-22 | 2000-08-08 | U.S. Philips Corporation | Time-discrete phase-locked loop |
US6297849B1 (en) * | 1997-12-22 | 2001-10-02 | U.S. Philips Corporation | Output timebase corrector |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7425993B2 (en) | 2002-05-29 | 2008-09-16 | Snell & Wilcox Limited | Video signal processing |
Also Published As
Publication number | Publication date |
---|---|
US20060087589A1 (en) | 2006-04-27 |
AU2003241026A1 (en) | 2003-12-19 |
GB0212430D0 (en) | 2002-07-10 |
EP1508244A1 (en) | 2005-02-23 |
US7425993B2 (en) | 2008-09-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4675724A (en) | Video signal phase and frequency correction using a digital off-tape clock generator | |
US7471340B1 (en) | Video quality adaptive variable-rate buffering method and system for stabilizing a sampled video signal | |
EP0549375B1 (en) | Time base correction apparatus | |
WO2000054519A1 (en) | Time base corrector | |
JPS6171722A (en) | Synchronizing circuit | |
US7158045B1 (en) | Method and apparatus for maintaining an ideal frequency ratio between numerically-controlled frequency sources | |
JP4650790B2 (en) | Sampling equipment | |
KR920001003B1 (en) | Time-base compensation | |
KR100241118B1 (en) | Video signal processing apparatus | |
EP0962095B1 (en) | Output timebase corrector | |
US6714717B1 (en) | Time base corrector | |
US7425993B2 (en) | Video signal processing | |
JPH07288848A (en) | Time axis compensator of video signal | |
US6317005B1 (en) | Process of clock recovery during the sampling of digital-type signals | |
US5515108A (en) | Digital automatic frequency control method and circuit therefor | |
US6100661A (en) | Time-discrete phase-locked loop | |
EP0314219B1 (en) | Line synchronising circuit | |
EP0191468B1 (en) | An apparatus for generating a velocity error signal | |
JP4972907B2 (en) | Dot clock recovery circuit | |
US5335077A (en) | Time base correcting device | |
JP3880177B2 (en) | Time axis correction device | |
JPH0141063B2 (en) | ||
JPH04349796A (en) | Timing detection circuit | |
GB2181015A (en) | Video signal processor | |
JPS6260397A (en) | Circuit for producing digital color signal from analog television signal |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NI NO NZ OM PH PL PT RO RU SC SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2003730344 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2003730344 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2006087589 Country of ref document: US Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10516068 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 10516068 Country of ref document: US |
|
NENP | Non-entry into the national phase |
Ref country code: JP |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: JP |