WO2003019649A3 - Leiterbahnanordnung und verfahren zum herstellen einer leiterbahnanordnung - Google Patents

Leiterbahnanordnung und verfahren zum herstellen einer leiterbahnanordnung Download PDF

Info

Publication number
WO2003019649A3
WO2003019649A3 PCT/DE2002/002946 DE0202946W WO03019649A3 WO 2003019649 A3 WO2003019649 A3 WO 2003019649A3 DE 0202946 W DE0202946 W DE 0202946W WO 03019649 A3 WO03019649 A3 WO 03019649A3
Authority
WO
WIPO (PCT)
Prior art keywords
substrate
conductor arrangement
strip conductor
producing
buffer layer
Prior art date
Application number
PCT/DE2002/002946
Other languages
English (en)
French (fr)
Other versions
WO2003019649A8 (de
WO2003019649A2 (de
Inventor
Guenther Schindler
Werner Pamler
Zvonimir Gabric
Original Assignee
Infineon Technolgies Ag
Guenther Schindler
Werner Pamler
Zvonimir Gabric
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technolgies Ag, Guenther Schindler, Werner Pamler, Zvonimir Gabric filed Critical Infineon Technolgies Ag
Priority to EP02754521A priority Critical patent/EP1419525A2/de
Priority to US10/487,190 priority patent/US7033926B2/en
Publication of WO2003019649A2 publication Critical patent/WO2003019649A2/de
Publication of WO2003019649A3 publication Critical patent/WO2003019649A3/de
Publication of WO2003019649A8 publication Critical patent/WO2003019649A8/de

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/7682Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Manufacturing Of Printed Wiring (AREA)

Abstract

Eine Leiterbahnanordnung (100) weist auf ein Substrat (101) aus einem ersten Isolationsmaterial mit einer Substratoberfläche (102), mindestens zwei nebeneinander in dem Substrat (101) angeordnete Leiterbahnen (103), mit einer Pufferschicht (104) aus einem zweiten Isolationsmaterial über dem Substrat (101) und mit einer zu der Substratoberfläche (102) parallelen Pufferschichtoberfläche (105), mindestens einen zwischen den Leiterbahnen (103) angeordneten, bezüglich der Pufferschichtoberfläche (105) tiefer als die Leiterbahnen (103) in das Substrat (101) hineinragenden Hohlraum (107), und eine über der Pufferschicht (104) angeordnete Deckschicht (111) aus einem dritten Isolationsmaterial, welche den Hohlraum (107) vollständig zur Pufferschichtoberfläche (105) hin abschliesst.
PCT/DE2002/002946 2001-08-20 2002-08-09 Leiterbahnanordnung und verfahren zum herstellen einer leiterbahnanordnung WO2003019649A2 (de)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP02754521A EP1419525A2 (de) 2001-08-20 2002-08-09 Leiterbahnanordnung und verfahren zum herstellen einer leiterbahnanordnung
US10/487,190 US7033926B2 (en) 2001-08-20 2002-08-09 Strip conductor arrangement and method for producing a strip conductor arrangement

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE10140754A DE10140754A1 (de) 2001-08-20 2001-08-20 Leiterbahnanordnung und Verfahren zum Herstellen einer Leiterbahnanordnung
DE10140754.8 2001-08-20

Publications (3)

Publication Number Publication Date
WO2003019649A2 WO2003019649A2 (de) 2003-03-06
WO2003019649A3 true WO2003019649A3 (de) 2003-08-07
WO2003019649A8 WO2003019649A8 (de) 2003-11-13

Family

ID=7696008

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/DE2002/002946 WO2003019649A2 (de) 2001-08-20 2002-08-09 Leiterbahnanordnung und verfahren zum herstellen einer leiterbahnanordnung

Country Status (5)

Country Link
US (1) US7033926B2 (de)
EP (1) EP1419525A2 (de)
DE (1) DE10140754A1 (de)
TW (1) TW571422B (de)
WO (1) WO2003019649A2 (de)

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7361991B2 (en) * 2003-09-19 2008-04-22 International Business Machines Corporation Closed air gap interconnect structure
US7071532B2 (en) * 2003-09-30 2006-07-04 International Business Machines Corporation Adjustable self-aligned air gap dielectric for low capacitance wiring
DE102004003337A1 (de) * 2004-01-22 2005-08-18 Infineon Technologies Ag Plasmaangeregtes chemisches Gasphasenabscheide-Verfahren, Silizium-Sauerstoff-Stickstoff-haltiges Material und Schicht-Anordnung
DE102004050391B4 (de) 2004-10-15 2007-02-08 Infineon Technologies Ag Verfahren zum Herstellen einer Schicht-Anordnung und Schicht-Anordnung
DE102005039323B4 (de) * 2005-08-19 2009-09-03 Infineon Technologies Ag Leitbahnanordnung sowie zugehöriges Herstellungsverfahren
US20070090433A1 (en) * 2005-10-26 2007-04-26 International Business Machines Corporation Isolation collar void and methods of forming the same
US7649239B2 (en) * 2006-05-04 2010-01-19 Intel Corporation Dielectric spacers for metal interconnects and method to form the same
US7772702B2 (en) * 2006-09-21 2010-08-10 Intel Corporation Dielectric spacers for metal interconnects and method to form the same
US7973409B2 (en) 2007-01-22 2011-07-05 International Business Machines Corporation Hybrid interconnect structure for performance improvement and reliability enhancement
US7871923B2 (en) * 2007-01-26 2011-01-18 Taiwan Semiconductor Maufacturing Company, Ltd. Self-aligned air-gap in interconnect structures
US20090081862A1 (en) * 2007-09-24 2009-03-26 Taiwan Semiconductor Manufacturing Co., Ltd. Air gap structure design for advanced integrated circuit technology
US8399350B2 (en) * 2010-02-05 2013-03-19 International Business Machines Corporation Formation of air gap with protection of metal lines
US8497203B2 (en) 2010-08-13 2013-07-30 International Business Machines Corporation Semiconductor structures and methods of manufacture
US9960110B2 (en) 2011-12-30 2018-05-01 Intel Corporation Self-enclosed asymmetric interconnect structures
US8772938B2 (en) 2012-12-04 2014-07-08 Intel Corporation Semiconductor interconnect structures
TWI493754B (zh) * 2013-07-18 2015-07-21 Univ Nat Cheng Kung Luminescent diodes with interfacial periodic structure
US10157778B2 (en) * 2016-05-31 2018-12-18 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure and manufacturing method thereof
JP6685945B2 (ja) * 2017-01-31 2020-04-22 キオクシア株式会社 半導体装置およびその製造方法
US11302662B2 (en) * 2020-05-01 2022-04-12 Nanya Technology Corporation Semiconductor package with air gap and manufacturing method thereof

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5510645A (en) * 1993-06-02 1996-04-23 Motorola, Inc. Semiconductor structure having an air region and method of forming the semiconductor structure
US5792706A (en) * 1996-06-05 1998-08-11 Advanced Micro Devices, Inc. Interlevel dielectric with air gaps to reduce permitivity
US5908318A (en) * 1995-12-08 1999-06-01 Advanced Micro Devices, Inc. Method of forming low capacitance interconnect structures on semiconductor substrates
EP1026726A2 (de) * 1999-02-05 2000-08-09 Nec Corporation Halbleiterbauelement mit einem insulierenden Film mit Hohlräumen und sein Herstellungsverfahren

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6242336B1 (en) * 1997-11-06 2001-06-05 Matsushita Electronics Corporation Semiconductor device having multilevel interconnection structure and method for fabricating the same
US6888247B2 (en) * 1999-09-03 2005-05-03 United Microelectronics Corp. Interconnect structure with an enlarged air gaps disposed between conductive structures or surrounding a conductive structure within the same
JP2002026016A (ja) * 2000-07-13 2002-01-25 Matsushita Electric Ind Co Ltd 半導体装置及びその製造方法
US6472266B1 (en) * 2001-06-18 2002-10-29 Taiwan Semiconductor Manufacturing Company Method to reduce bit line capacitance in cub drams

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5510645A (en) * 1993-06-02 1996-04-23 Motorola, Inc. Semiconductor structure having an air region and method of forming the semiconductor structure
US5908318A (en) * 1995-12-08 1999-06-01 Advanced Micro Devices, Inc. Method of forming low capacitance interconnect structures on semiconductor substrates
US5792706A (en) * 1996-06-05 1998-08-11 Advanced Micro Devices, Inc. Interlevel dielectric with air gaps to reduce permitivity
EP1026726A2 (de) * 1999-02-05 2000-08-09 Nec Corporation Halbleiterbauelement mit einem insulierenden Film mit Hohlräumen und sein Herstellungsverfahren

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
ARNAL V ET AL: "A novel SiO/sub 2/-air gap low k for copper dual damascene interconnect", ADVANCED METALLIZATION CONFERENCE 2000 (AMC 2000). PROCEEDINGS OF THE CONFERENCE, ADVANCED METALLIZATION CONFERENCE 2000 (AMC 2000). PROCEEDINGS OF THE CONFERENCE, SAN DIEGO, CA, USA, 2-5 OCT. 2000, 2000, Warrendale, PA, USA, Mater. Res. Soc, USA, pages 71 - 76, XP002234545, ISBN: 1-55899-574-9 *
See also references of EP1419525A2 *

Also Published As

Publication number Publication date
WO2003019649A8 (de) 2003-11-13
TW571422B (en) 2004-01-11
US7033926B2 (en) 2006-04-25
US20050079700A1 (en) 2005-04-14
DE10140754A1 (de) 2003-03-27
WO2003019649A2 (de) 2003-03-06
EP1419525A2 (de) 2004-05-19

Similar Documents

Publication Publication Date Title
WO2003019649A3 (de) Leiterbahnanordnung und verfahren zum herstellen einer leiterbahnanordnung
WO2002017387A3 (en) Conductive material patterning methods
EP1176641A3 (de) Vor- und rückseitig elektrisch leitendes Substrat und seine Herstellung
CA2417067A1 (en) Electrical cable and method
EP1014440A3 (de) Gitterförmige Anordnung von Luftbrückenstrukturen für Zwischenmetalldielektrikanwendungen
WO2004049042A3 (en) Dielectric waveguide and method of making the same
WO1999039371A3 (fr) PROCEDE DE REALISATION D'UNE STRUCTURE DE TYPE SEMI-CONDUCTEUR SUR ISOLANT ET EN PARTICULIER SiCOI
AU2001291812A1 (en) Method for producing a semiconductor-metal contact through dielectric layer
WO2003100903A3 (en) Non-uniform transmission line and method of fabricating the same
WO2000021139A8 (en) Low stress polysilicon film and method for producing same
EP1777739A3 (de) Halbleiterbauelement und Herstellungsverfahren dafür
AU2090400A (en) Printed circuit board for electrical and optical signals and method for producing the same
WO2003005369A3 (de) Molekularelektronik-anordnung und verfahren zum herstellen einer molekularelektronik-anordnung
WO2003023865A1 (fr) Dispositif a semi-conducteurs et son procede de fabrication
EP1148543A3 (de) Halbleiteranordnung und Herstellungsverfahren
TWI255935B (en) Method to manufacture address line of flat-panel display having repairing layer, and structure thereof
TW337607B (en) Process for forming a contact hole in an EEPROM with NOR construction
WO2005024849A3 (en) Electrical wire and method of fabricating the electrical wire
WO2001015219A3 (de) Verfahren zur herstellung einer integrierten schaltung mit mindestens einer metallisierungsebene
WO2002071482A8 (de) Hohlraumstruktur in einer integrierten schaltung und verfahren zum herstellen einer hohlraumstruktur in einer integrierten schaltung
WO2002029845A3 (en) Method of fabricating plasma display panel using laser process
WO2005052681A3 (en) A coplanar waveguide line
WO2002047148A3 (en) Electrically isolated via in a multilayer ceramic package
TW347587B (en) Antifuse structure and process for producing the same
WO2004095509A3 (en) Substrate with liquid electrode

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): JP KR US

Kind code of ref document: A2

Designated state(s): JP KR

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FR GB GR IE IT LU MC NL PT SE SK TR

Kind code of ref document: A2

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
CFP Corrected version of a pamphlet front page

Free format text: UNDER (57) PUBLISHED ABSTRACT REPLACED BY CORRECT ABSTRACT

REEP Request for entry into the european phase

Ref document number: 2002754521

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2002754521

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2002754521

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 10487190

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Ref document number: JP