WO2002069081A2 - Extended precision accumulator - Google Patents

Extended precision accumulator Download PDF

Info

Publication number
WO2002069081A2
WO2002069081A2 PCT/US2002/004414 US0204414W WO02069081A2 WO 2002069081 A2 WO2002069081 A2 WO 2002069081A2 US 0204414 W US0204414 W US 0204414W WO 02069081 A2 WO02069081 A2 WO 02069081A2
Authority
WO
WIPO (PCT)
Prior art keywords
register
extended
accumulator
multiplier
precision
Prior art date
Application number
PCT/US2002/004414
Other languages
French (fr)
Other versions
WO2002069081A3 (en
Inventor
Morten Strjbaek
Pascal Paillier
Original Assignee
Mips Technologies, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mips Technologies, Inc. filed Critical Mips Technologies, Inc.
Priority to DE60226222T priority Critical patent/DE60226222T2/en
Priority to CN02808633.3A priority patent/CN1503937B/en
Priority to JP2002568137A priority patent/JP2005505023A/en
Priority to EP02717430A priority patent/EP1374034B1/en
Publication of WO2002069081A2 publication Critical patent/WO2002069081A2/en
Publication of WO2002069081A3 publication Critical patent/WO2002069081A3/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/30032Movement instructions, e.g. MOVE, SHIFT, ROTATE, SHUFFLE
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/544Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices for evaluating functions by calculation
    • G06F7/5443Sum of products
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/60Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
    • G06F7/72Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers using residue arithmetic
    • G06F7/724Finite field arithmetic
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/30036Instructions to perform operations on packed data, e.g. vector, tile or matrix operations
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30098Register arrangements
    • G06F9/30101Special purpose registers
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30145Instruction analysis, e.g. decoding, instruction word fields
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/52Multiplying; Dividing
    • G06F7/523Multiplying only
    • G06F7/533Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even
    • G06F7/5334Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by using multiple bit scanning, i.e. by decoding groups of successive multiplier bits in order to select an appropriate precalculated multiple of the multiplicand as a partial product
    • G06F7/5336Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by using multiple bit scanning, i.e. by decoding groups of successive multiplier bits in order to select an appropriate precalculated multiple of the multiplicand as a partial product overlapped, i.e. with successive bitgroups sharing one or more bits being recoded into signed digit representation, e.g. using the Modified Booth Algorithm
    • G06F7/5338Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by using multiple bit scanning, i.e. by decoding groups of successive multiplier bits in order to select an appropriate precalculated multiple of the multiplicand as a partial product overlapped, i.e. with successive bitgroups sharing one or more bits being recoded into signed digit representation, e.g. using the Modified Booth Algorithm each bitgroup having two new bits, e.g. 2nd order MBA
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/60Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
    • G06F7/72Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers using residue arithmetic
    • G06F7/724Finite field arithmetic
    • G06F7/725Finite field arithmetic over elliptic curves

Definitions

  • This invention relates to a microprocessor multiplier, and more particularly to a microcomputer multiplier with an extended precision accumulator.
  • RISC Reduced instruction set computer
  • RISC architectures usually have fixed-length instructions (e.g., 16-bit, 32-bit, or 64-bit), with few variations in instruction format.
  • Each instruction in an instruction set architecture may have the source registers always in the same location.
  • a 32-bit ISA may always have source registers specified by bits 16-20 and 21-25. This allows the specified registers to be fetched for every instruction without requiring any complex instruction decoding.
  • Cryptographic systems are increasingly used to secure transactions, to encrypt communications, to authenticate users, and to protect information.
  • Many private-key cryptosystems such as the Digital Encryption Standard (DES), are relatively simple computationally and frequently reducible to hardware solutions performing sequences of XORs, rotations, and permutations on blocks of data.
  • Public-key cryptosystems may be mathematically more subtle and computationally more difficult than private-key systems.
  • a multiply unit for use in a microprocessor having at least one general-purpose register for storing a predetermined number of bits.
  • the multiply unit includes a multiplier and an extended-precision accumulator including more bits than each of the general-purpose registers.
  • Implementations include using the multiplier to provide a multiply-add operation whereby operands to the multiply unit are multiplied and added to the contents of the extended-precision accumulator.
  • the multiplier may include an arithmetic multiplier and a polynomial multiplier.
  • a multiply-add operation multiplies two operands and adds the result to the contents of the extended-precision accumulator using an exclusive-or operation.
  • the multiplier includes result logic for selecting which values to load into the extended-precision accumulator.
  • the result logic may be implemented as a multiplexer.
  • the extended-precision accumulator includes an extended register, a high-order register, and a low-order register.
  • the extended register may store 8-bit values and the other two registers may store 32-bit values.
  • Instructions are provided for manipulating the contents of the extended- precision accumulator. One instruction moves a value from the extended-precision accumulator into a general-purpose register and an inverse instruction moves a value from a general-purpose register into the extended-precision accumulator. The instructions additionally may shift the contents of the extended-precision register.
  • FIG. 1 is a block diagram of an exemplary five-stage pipeline that may be used in a RISC architecture.
  • FIG. 2 is a block diagram of a processor core including an execution unit and a multiply unit.
  • FIG. 3 is a diagram of data paths in an implementation of a multiply unit supporting binary polynomial arithmetic .
  • FIG. 4 is a block diagram of multiplier arrays supporting arithmetic and binary polynomial multiplication in one implementation.
  • FIG. 5 is a block diagram of an arithmetic multiplier array that may be used in the implementation shown in FIG. 4.
  • FIG. 6 is a block diagram of a binary polynomial multiplier array that may be used in the implementation shown in FIG. 4.
  • FIG. 7A is a timing diagram showing the operation of 32-bit by 16-bit multiplies in one implementation.
  • FIG. 7B is a timing diagram showing the operation of 32-bit by 32-bit multiplies in one implementation.
  • FIG. 7C is a timing diagram showing the operation of divisions in one implementation.
  • FIG. 8 is finite state machine implementing steps for performing multiply instructions.
  • FIG. 9 is a finite state machine implementing steps for performing division instructions.
  • FIG. 10A and 10B are instruction encodings for exemplary instructions manipulating an extended-precision multiplier. DETAILED DESCRIPTION
  • elliptic curve (EC) cryptosystems extensively use polynomial multiplication and addition to encrypt and decrypt data. Performance of elliptic curve cryptosystems may be enhanced by modifying a programmable CPU multiplier to be responsive to newly defined instructions dedicated to polynomial operations.
  • Each of the 2 163 elements can be represented as a polynomial of degree at most 163 with coefficients equal to 0 or 1.
  • two elements may be added using a simple bitwise XOR and two polynomials, a(X) and b(JK), maybe multiplied by computing a(X)b(X) mod P(JX), where the product a(X)b(X) is a 326- degree polynomial, and P(X) is an irreducible polynomial as specified by the IEEE 1363-2000 standard.
  • Polynomial multiplication has the same form as modular multiplication, ab mod/?, over the integers, except that: (1) regular addition is replaced by an XOR; and (2) regular 32-bit multiplication is replaced by a 32-bit carry-free multiplication. Therefore, polynomial modular multiplication may be performed using shifts and XORs instead of shifts and adds.
  • Providing support for extended precision modular arithmetic and polynomial operations can increase the performance of cryptosystems.
  • Some cryptographic systems such as those performing RSA cryptographic signature authentication, perform successive extended precision modular multiplications, accumulating the sum of the results.
  • the performance of these systems may be increased by providing support in a multiply unit for an instruction to multiply two operands and add the result to an accumulator. When successive multiply/adds are performed, the accumulator may overflow. It is desirable to provide an extended precision accumulator to provide increased performance in cryptosystems and other systems.
  • an exemplary microprocessor architecture that may be used to implement polynomial multiplication includes a five-stage pipeline in which an instruction may be issued each clock cycle and executed in a fixed amount of time, such as, for example, four clock cycles.
  • the execution of each instruction is divided into five stages: instruction fetch (IF) stage 1001, register read (RD) stage 1002, arithmetic/logic unit (ALU) stage 1003, memory (MEM) stage 1004, and write back (WB) stage 1005.
  • IF stage 1001 a specified instruction is fetched from an instruction cache. A portion of the fetched instruction is used to specify source registers that may be used in executing the instruction.
  • the read registers (RD) stage 1002 the system fetches the contents of the specified source registers.
  • fetched values may be used to perform arithmetic or logical operations in the ALU stage 1003.
  • an executing instruction may read/write memory in a data cache.
  • values obtained by the execution of the instruction may be written back to a register.
  • some instructions merely begin execution of an instruction. After sufficient clock cycles have passed, another instruction may be used to retrieve a result. For example, when an integer multiply instruction takes five clock cycles, one instruction may initiate the multiplication calculation, and another instruction may load the results of the multiplication into a register after the multiplication has completed. If a multiplication has not completed by the time a result is requested, the pipeline may stall until the result is available.
  • the processor core 2000 (also referred to as a "microprocessor core”) includes the following: an execution unit 2010, a multiply/divide unit (MDU) 2020, a system control coprocessor (CP0) 2030, a memory management unit 2040, a cache controller 2050, and a bus interface unit (BIU) 2060.
  • Execution unit 2010 is the primary mechanism for executing instructions within processor core 2000.
  • Execution unit 2010 includes a register file 2011 and an arithmetic logic unit (ALU) 2012.
  • the register file 2011 includes 32 32-bit general-purpose registers that may be used, for example, in scalar integer operations and address calculations.
  • the register file 2011, which includes two read ports and one write port, may be fully bypassed to minimize operation latency in the pipeline.
  • ALU 2012 supports both logical and arithmetic operations, such as addition, subtraction, and shifting.
  • the MDU 2020 may be used to perform various operations including some or all of the following instructions described below: DIN DINU, MADD, MADDU,
  • LO register 2023 and HI register 2022 are each 32 bits wide and function as dedicated output registers of MDU 2020.
  • ACX register 2021 provides 8 bits of additional integer precision beyond those provided by the HI/ LO register pair. The precise number of bits is implementation dependent, with the preferred minimum size being 8 bits.
  • the preferred maximum size of the ACX register is 32 bits.
  • the preferred maximum size of the ACX register is 64 bits.
  • the combination of registers ACX/HI/LO can hold a concatenated value having more than 64 bits.
  • the MDU 2020 includes a divide unit.
  • other implementations provide a separate multiply and divide units implementing an extended accumulator in either the multiply unit, the divide unit, or in both the multiply and divide units.
  • the instructions MUL, MULT, and MULTU may be used to multiply two 32- bit numbers together.
  • the result is stored in a specified register for MUL, and in the HI/LO registers for MULT and MULTU. For example, "MUL $7, $6, $5" multiplies the contents of registers $6 and $5 together and stores the result in register $7.
  • the instruction "MULT $6, $5” multiplies the contents of registers $6 and $5 together and stores the result in the HI/LO registers.
  • the MULTU instruction performs the same operation as MULT with MULTU applying to unsigned operands and MULT applying to signed operands. Additionally, the MULTU instruction clears the ACX register to all zeros.
  • the instructions DIN and DINU perform division operations and store the results in the ACX/HI/LO registers. For example, "DIN $6, $5" divides the contents of register $6 by the contents of register $5 and stores the result in the ACX/HI/LO registers.
  • the DINU instruction performs the same operation on unsigned operands.
  • the instructions MSUB, MSUBU, MADD, and MADDU may be used to multiply the contents of two registers and then add or subtract the contents of the ACX/HI/LO registers. For example, "MSUB $6, $5" multiplies the contents of registers $6 and $5 together, subtracts the contents of the ACXHI/LO registers from the result, and then stores the value in the ACX/HI/LO registers.
  • the MADD instruction similarly multiplies the contents of two registers, adds the result to the ACX/HI/LO registers, and stores the result in the ACX/HI/LO registers.
  • MSUBU and MADDU perform the same operations on unsigned operands.
  • the ACX register is not used in some operations and the contents of the ACX register following such operations may be undefined.
  • the MFHI, MFLO, MTHI, MTLO, MFLHXU, and MTLHX instructions are used to move data between the ACX/HI/LO registers and general-purpose registers.
  • the first instruction, MFHI loads the contents of the HI register into a general- purpose register. For example, "MFHI $5" loads the contents of the HI register into register $5.
  • MFLO loads the contents of the LO register into a general- purpose register.
  • the instructions MTHI and MTLO are used to load the contents of a general-purpose register into the HI or LO registers. For example, "MTHI $5" loads the contents of register $5 into the HI register.
  • FIG. 10A An instruction format for MFLHXU ("Move From Extended Carry, Hi and Lo (Unsigned)") is shown in FIG. 10A.
  • MFLHXU Move From Extended Carry, Hi and Lo (Unsigned)
  • LO register 2023 When executed, the value in LO register 2023 is written into the general-purpose register "rd" specified by the instruction, as shown in FIG. 10A.
  • HI register 2022 The value in HI register 2022 is then written to
  • ACX register 2021 the bits in ACX register 2021 are zero-extended and copied to HI register 2022, and the ACX register bits are cleared.
  • the number of ACX register bits is implementation dependent, and may range, for example, from 0 to 64 bits. If no ACX register bits are implemented in a particular implementation, the value of the ACX register will be taken to be zero.
  • MTLHX Move to Lo, Hi and Extended
  • Carry is shown in FIG. 10B.
  • an appropriate number of bits e.g., eight
  • the value in LO register 2023 is then written to the HI register, and the value in general- purpose register "rs" (specified by the instruction, as shown in FIG. 10B) is written to the LO register. This is the reverse of the operation of the MFLHXU instruction.
  • the number of ACX register bits is implementation dependent, and may range, for example, from 0 to 64 bits. If HI register 2022 contains more significant bits than the number implemented in ACX register 2021, that information is discarded without raising an exception. If no ACX register bits are implemented, the move from the HI register to ACX register is taken as a "no-op".
  • the content of the ACX register is not directly accessible.
  • the ACX register is 8 bits wide, and the HI and LO registers are each 32 bits wide.
  • the values stored in the ACX/HI/LO registers may be shifted to the left or right. For example, "MFLHXU $5" shifts contents of the ACX, HI, and LO registers to the right by one register position, loading the contents of the LO register into register $5.
  • the ACX register is zero, the HI register contains the previous contents of the ACX register, the LO register contains the previous contents of the HI register, and the $5 register contains the previous contents of the LO register. Because the contents of the 8-bit ACX register are loaded into a 32-bit register, the 8-bit value maybe zero-extended to 32-bits before loading the HI register.
  • the MTLHX performs the inverse operation. For example, "MTLHX $5" loads the ACX register with the previous contents of the HI register, loads the HI register with the previous contents of the LO register, and loads the LO register with the contents of the $5 register.
  • the PPERM operation performs permutations as specified in a register, and stores the result in the ACX/HI/LO registers. For example, "PPERM $5, $6” causes the ACX HI/LO registers to be shifted 6-bits to the left. Then, low-order six bits are selected from register $5 as specified by register $6. The 32-bit contents of register $6 are used to select which bits of register $5 will be used to fill the low-order bits of the ACX HI/LO registers.
  • Register $6 may specify the bits of $5 used to fill the low-order bits of
  • ACX HI/LO as follows: bits 0-4 are used to specify the source of bit 0, bits 5-9 are used to specify bit 1, bits 10-14 are used to specify bit 2, bits 15-19 are used to specify bit 3, bits 20-24 are used to specify bit 4, and bits 25-29 are used to specify bit 5. The remaining bits, 30-31, may be unused. Thus, the instruction is performed using the specifiers as described to fill the lowest 6 bits of the LO register with the specified bits from the $5 register.
  • MULTP may be used to perform binary polynomial multiplication
  • MADDP may be used to perform binary polynomial multiplication with the result added to the ACX/HI/LO registers.
  • the polynomial operands of MULTP and MADDP are encoded in 32-bit registers with each bit representing a polynomial coefficient. For example, the polynomial " x 4 + x + 1 " would be encoded as "10011 " because the coefficients of 3 and x 2 are "0" and the remaining coefficients are "1".
  • the MULTP instruction performs binary polynomial multiplication on two operands. For example,
  • MDU 2020 receives two 32-bit operands, RS and RT. Using these operands, MDU 2020 performs a requested operation and stores a result in registers ACX 2021 , HI 2022, and LO 2023. Major data paths that may be used to perform these operations are shown in FIG. 3.
  • the RShold register 3010 and the RThold register 3012 are used to hold the RS and RT operands.
  • Multiplexers 3020, 3022, and 3024 are used to select whether to use the RS and RT operands directly or to use the values stored in the RShold register 3010 and the RThold register 3012. Additionally, multiplexer 3022 may be used to select between the low-order and high-order bits of RT or the value stored in the RThold register 3012.
  • the RThold register 3012 is connected to multiplexer 3022.
  • Multiplexer 3022 produces a 16-bit result by selecting the high-order bits of RThold 3012, the low-order bits of RThold 3012, the high-order bits of the RT operand, or the low-order bits of the RT operand.
  • the output from multiplexer 3022 is processed by Booth recoder 3040 and stored in register RTB 3042.
  • Booth recoding is a technique that permits the multiplier array to treat signed and unsigned operands the same.
  • the output of register RTB 3042 becomes the input SEL 3034 to array unit 3030.
  • Array unit 3030 is used to perform arithmetic and binary polynomial multiplication as described below with reference to FIG. 4.
  • Array unit 3030 takes as inputs ACCl 3031, ACC2 3032, M 3033, SEL 3034, and RThold 3012.
  • Inputs ACCl 3031 and ACC2 3032 are accumulated results used for operations that perform a multiplication and add or subtract the resulting value from an accumulated result.
  • the inputs SEL 3034 (determined by register RTB 3042) and M 3033 (determined by register RShold 3010) form the operands for arithmetic operations.
  • RThold 3012 (or the high-order or low-order bits of RThold 3012) and M 3033 (determined by RShold 3010) form operands for polynomial operations and permutations. Combinations of these inputs are used to perform various calculations as described in detail below.
  • Array unit 3030 also includes two outputs, ResultC 3035 and Results 3036.
  • carry-save adders CSAs
  • Carry-save adders calculate sums and carries separately to produce two outputs.
  • ResultC 3035 and Results 3036 represent, respectively, the carry and the sum outputs of a CSA multiplier array.
  • ACCl 3031, ACC2 3032, ResultC 3035, and Results 3036 are each 72 bits long and the remaining inputs are at most 32 bits long.
  • Inputs ACCl 3031 and ACC2 3032 may be selected using multiplexers 3037 and 3038.
  • Multiplexers 3050 and 3052 are used to select values as inputs to registers CPAA 3054 and CPAB 3056.
  • multiplexer 3050 may be used to select between ResultC 3035, the output of CPA 3058, or the output of multiplexer 3020 (i.e., operand RS or RShold 3010).
  • multiplexer 3052 maybe used to select between Results 3036, the value 0, and the output of multiplexer 3024 (i.e., operand RT or the output of CPAA 3054 and CPAB 3056).
  • These registers store the inputs to carry-propagate adder (CPA) 3058.
  • CPA 3058 may be used to complete multiplication operations (multiplies) and to perform iterative division operations (divides) as discussed below.
  • Register RDM 3060 stores the result of CPA 3058.
  • multiplexers 3070 and 3072 select which values form the result to be loaded into registers ACX, HI, and LO.
  • Multiplexer 3070 may be used to select the ACX/HI/LO registers, RDM 3060, or the result of CPA 3058.
  • Multiplexer 3072 may be used to instead load various permutations of the result selected by multipexer 3070.
  • Multiplexer 3072 is used to perform various rotations and loads of the ACX/HI/LO registers by permitting selection of the following values (forming 72-bit values when concatenated): (1) ahl, the 72-bit output of multiplexer 3070; (2) arl, the 8 high-order bits of multiplexer 3070, the contents of RShold 3010, and the 32 low-order bits of multiplexer 3070; (3) ahr, the 40 high-order bits of multiplexer 3070 and the contents of RShold 3010; (4) hlr, the 40 low-order bits of multiplexer 3070 and the contents of RShold 3010; and (5) Oah, the 40 high-order bits of multiplexer 3070 (with 32 leading zeros).
  • the HI/ LO registers are used to store the results of multiplication and to provide support for accumulator operations.
  • the precision of the HI LO registers is increased by adding register ACX as an extended accumulator.
  • the ACX/HI/LO registers may store a 72-bit value.
  • the corresponding data paths shown in FIG. 3 and the accumulator capabilities of arrays 3030 also may be increased to support 72-bit values.
  • Some operations cause the values stored in the result registers ACX, HI, and LO to be overwritten. For this reason, a separate result register 3080 may be provided to store the high-order and low-order result without the accumulator ACX.
  • the extended precision accumulator ACX/HI/LO may have higher precision than the general-purpose registers, it is not possible to load all 72 bits into a general-purpose register. Thus, it is desirable to provide instructions to support loading and manipulating the contents of the ACX/HI/LO registers (e.g., MFLHXU and MTLHX).
  • the data path described below includes six major parts: (1) input registering and selection; (2) Booth recoding; (3) multiplier arrays and permutation logic; (4) a carry propagate adder; (5) result registering and selection; and (6) a separate 32-bit output register for presenting results.
  • Input registering and selection is performed using the RShold and RThold registers to hold the RS and RT operands. Multiplexers select whether to use these operands directly or to use the registered versions. Booth recoding is performed on half of the RT operand at a time to provide inputs to the multiplier arrays and permutation logic.
  • One array of array unit 3030 performs arithmetic multiplication and one array of array unit 3030 performs binary polynomial multiplication.
  • both arrays are 32 bits by 16 bits (32x16) and are used once or twice depending on the size of the RT operand (i.e., an appropriate array is used once when RT is 16 bits long and twice when 32 bits long).
  • the CPA may be used to complete multiplies and perform iterative divides. Other implementations may include faster mechanisms for performing divides.
  • the arithmetic multiplication array may be implemented using any of the techniques described by Hennessy and Patterson in the incorporated "Computer Architecture: A Quantitative Approach" Morgan Kaufmann Publishers, Inc. (1996). For example, Appendix A of Hennessy and Patterson describes several ways to speed up arithmetic multipliers. Any of the described techniques may be used as a basis for the polynomial multiplication extensions described below.
  • array unit 3030 includes two parallel multipliers (Marray 4100 and MParray 4200) and permutation logic 4300.
  • the first array, Marray 4100 performs arithmetic multiplication as described below with reference to FIG. 5.
  • Marray 4100 uses the following inputs as described above: ACCl 3031, ACC2 3032, M 3033, and SEL 3034.
  • the outputs include ResultC 3035 and Results 3036.
  • the second array, MParray 4200 performs binary polynomial multiplication as described below with reference to FIG. 6.
  • MParray 4200 uses the following inputs as described above: the low-order bits of RThold 3012 or the high-order bits of RThold 3012; RShold 3010; and ACCl 3031.
  • the output of MParray 4200 is ResultC 3036.
  • permutation logic 4300 is used to perform various permutations on the low- order bits of RShold 3010 based on the value stored in RThold 3012.
  • Marray 4100 is a 32-bit by 16-bit Wallace tree multiplier array that has been modified to support the addition of two 72-bit wide operands
  • the ACCl and ACC2 operands hold a carry-save representation of a 72 -bit value. Because additions are aheady performed to carryout multiplications
  • Marray 4100 generates a 72-bit wide result in a carry-save representation. Since 32x16 bits are processed per cycle, two passes through the array are required for 32x32 bit multiplies. Marray 4100 is implemented as a Wallace tree built from arrays of carry-save adders. The width of these arrays may vary. This design may be implemented using an automated place and route rather than using data path style. Because the accumulate value from the previous array pass is input late into the array, the accumulate value does not need to come directly from a register.
  • CSAs carry-select adders
  • Booth recoding is performed using the method of overlapping triplets to more efficiently process multiplications.
  • the output of Booth recoding tells whether to add operand M multiplied by -2, -1, 0, 1, or 2 for each power of 4.
  • the multiplexers on the top-level CSA inputs are used to select the corresponding multiple of M.
  • Marray 4100 accumulates eight products from the Booth recoding plus one special partial product. The latter may be used for 32-bit unsigned calculations using the "0" and "lx" choices from the multiplexers. Within the Wallace tree, operands may be sign-extended to properly accumulate 2's complement results.
  • MParray 4200 is a 32x16 bit array that also performs an addition using exclusive-or (XOR) on an operand, for example, ACCl .
  • XOR exclusive-or
  • 32x16 bits are processed per cycle and two passes through the array may be used for 32x32 multiplies.
  • ACCl is zero (for a MULTP operation) or the previous result (for a MADDP operation).
  • ACCl is the high order bits of the output from the first cycle.
  • MParray 4200 multiplies two operands (e.g., OpA and OpB) using an array with each row formed by taking the AMD of OpA and a bit of OpB. For example, the first row is the logical AND of OpA and bit 0 of OpB. Row two is the logical AND of OpA and bit 1 of OpB. The result of each successive row is shifted one bit to the left. The final result is formed by taking the exclusive-or (XOR) of each column.
  • XOR exclusive-or
  • an accumulator row may be added to array MParray 4200 to support instructions such as MADDP.
  • Three multiplexers shown in FIG. 4 are used to select either zero or the sum output of Marray 4100 to form Results 3036; and the output of Marray 4100, MParray 4200, or permutation logic 4300 to form ResultC 3035.
  • MDU 2020 starts a computation in the first cycle of the execute stage of the pipeline 1003. If the calculations complete before the instruction has moved past the memory stage 1004 in the pipeline, then the result is held at that point. If the operation completes when the instruction has been moved past the memory stage 1004 in the pipeline, then the instruction has been committed and the results are written directly to the ACX/HI/LO registers.
  • the MDU 2020 is decoupled from the environment pipeline; it does not stall with the environment. That is to say the MDU 2020 will continue its computation during pipeline stalls. In this way, multi-cycle MDU operations may be partially masked by system stalls and/or other, non-MDU instructions.
  • FIG. 7 A shows the pipeline flow through MDU 2020 for 32x16 bit multiplies.
  • RS and RT arrive late, so the first cycle may be used for Booth recoding.
  • the second cycle is where the array is run and the third cycle is where the CPA 3058 completes the computation.
  • 32x16 multiplies may be run without stalls.
  • a 32x16 MUL, which returns the result directly to a general-purpose register (GPR) may stall for one cycle.
  • GPR general-purpose register
  • the array is used twice, which adds one extra clock cycle to the 32x16 bit multiplications.
  • Booth recoding is performed on the second portion of the operand.
  • the Booth recoded portion of RT is available to begin the second pass through the array immediately after the first pass is complete.
  • the multiplication result is then calculated using CPA 3058.
  • a simple non-restoring division algorithm maybe used for positive operands.
  • the first cycle is used to negate RS, if needed. For timing reasons, this cycle is taken even if RS is positive. Following that, 32, 25, 18, or 10 cycles of iterative add/subtract operations are performed. The actual number is based on the amount of leading zeros on the positive RS operand. A final remainder adjust may be needed if the remainder was negative. For timing reasons, this cycle is taken even if the remainder adjust is not needed. Finally, sign adjustment is performed if needed on the quotient and/or remainder. If both operands are positive, this cycle may be skipped.
  • target applications demand fast division.
  • Many techniques may be used to increase the performance of division. For example, the Sweeney, Robertson, and Tocher (SRT) algorithm or some variation thereof may be used.
  • SRT Sweeney, Robertson, and Tocher
  • Multiplication begins in IDLE state 8010.
  • the multiplier stays in the idle state until the start signal is asserted.
  • the multiplier then transitions to either the ARR1 state 8020 or the ARR2A state 8030 depending on whether operand RT contains a 32-bit or 16-bit value. If a 16-bit value is stored in RT, then the system transitions to state ARR2A 8030 where the first array pass is run. Then, the multiplier transitions to state ARR2B 8040 where the second array pass is run. If a 16-bit value is stored in operand RT, the multiplication is run through the array unit in state ARR1 8020. In this implementation, the multiplier is pipelined.
  • One multiplication may be run through the array unit and another through the CPA.
  • the multiplier either transitions from ARR1 8020 or ARR2B 8040 to state CPA 8050 if there is no additional multiplication to perform, or begins a second multiplication. If no additional multiplication is needed, the multiplier is run through CPA 8050 and then either returns to IDLE 8010 or begins a new multiplication as discussed above.
  • the multiplier either transitions to CPA1 8060 (for a 32x16 multiplication) or CPA2A 8070 (for a 32x32 multiplication).
  • state CPAl 8060 the first multiplication is run through the CPA and the second multiplication is run through the array unit.
  • the multiplier then transitions to state CPA 8050 to finalize the second multiplication.
  • the second multiplication is a 32-bit multiplication
  • state CPA2A 8070 the first multiplication is run through the CPA and the second multiplication is run through the array unit.
  • the multiplier then transitions to state ARR2B 8040 to complete the 32x32 multiplication.
  • This pipelined approach allows 32x16 multiplications to be issued every clock cycle, with a two-cycle latency. Also, 32x32 multiplications may be issued every other clock cycle, with a three-cycle latency.
  • the MDU begins in IDLE state 9010.
  • the MDU either transitions to DINl 9020 if the operation is signed or DINIU 9030 if the operation is unsigned.
  • States DINl 9020 and ERLY 9040 are used to prepare signed operands for division, adjusting the signs as necessary.
  • States DINIU 9030 and ERLYU 9050 are used to prepare an unsigned division operation.
  • leading zeros are detected in operand RS to adjust the number of division iterations necessary.
  • permutation logic 4300 is used to support the PPERM instruction described above.
  • Permutation logic 4300 consists of 6 single bit 32:1 selectors that may be used to select any of the 32 bits of RShold 3010 based on the value of RThold 3012. This logic may be implemented directly in the data path module. For example, permutation logic 4300 may be used to execute the instruction
  • Permutation logic 4300 uses 6 5-bit selectors determined by RThold 3012 to identify which bits to include as output from RShold 3010. For example, if register $5 contains the low-order bits "010101", then the selector "00010” would choose bit 2 (i.e., the third bit from the right) containing "1". If RThold 3012 contains the low-order bits "0001000011", then bit 2 (containing a "1") and bit 3 (containing a "0") will be selected yielding "10". Using this method, permutation logic 4300 may select bits from RShold 3010 to generate 6 bits based on RThold 3012.
  • implementations also may be embodied in software disposed, for example, in a computer usable (e.g., readable) medium configured to store the software (i.e., a computer readable program code).
  • the program code causes the enablement of the functions or fabrication, or both, of the systems and techniques disclosed herein.
  • the program code can be disposed in any known computer usable medium including semiconductor, magnetic disk, optical disk (e.g., CD-ROM, DVD-ROM) and as a computer data signal embodied in a computer usable (e.g., readable) transmission medium (e.g., carrier wave or any other medium including digital, optical, or analog-based medium).
  • a computer usable (e.g., readable) transmission medium e.g., carrier wave or any other medium including digital, optical, or analog-based medium.
  • the code can be transmitted over communication networks including the Internet and intranets.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Software Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Computational Mathematics (AREA)
  • Mathematical Analysis (AREA)
  • Mathematical Optimization (AREA)
  • Pure & Applied Mathematics (AREA)
  • Mathematical Physics (AREA)
  • Computing Systems (AREA)
  • Complex Calculations (AREA)
  • Executing Machine-Instructions (AREA)

Abstract

A multiply unit includes an extended precision accumulator. Microprocessor instructions are provided for manipulating portions of the extended prescision accumulator including an instruction to move the contents of a portion of the extended accumulator to a general-purpose register ('MFLHXU') and an instruction to move the contents of a general-purpose register to a portion of the extended accumulator ('MTLHX').

Description

EXTENDED PRECISION ACCUMULATOR
TECHNICAL FIELD
This invention relates to a microprocessor multiplier, and more particularly to a microcomputer multiplier with an extended precision accumulator.
BACKGROUND Reduced instruction set computer (RISC) architectures were developed as industry trends tended towards larger, more complex instruction sets. By simplifying instruction set designs, RISC architectures make it easier to use techniques such as pipelining and caching, thus increasing system performance.
RISC architectures usually have fixed-length instructions (e.g., 16-bit, 32-bit, or 64-bit), with few variations in instruction format. Each instruction in an instruction set architecture (ISA) may have the source registers always in the same location. For example, a 32-bit ISA may always have source registers specified by bits 16-20 and 21-25. This allows the specified registers to be fetched for every instruction without requiring any complex instruction decoding.
SUMMARY
Cryptographic systems ("cryptosystems") are increasingly used to secure transactions, to encrypt communications, to authenticate users, and to protect information. Many private-key cryptosystems, such as the Digital Encryption Standard (DES), are relatively simple computationally and frequently reducible to hardware solutions performing sequences of XORs, rotations, and permutations on blocks of data. Public-key cryptosystems, on the other hand, may be mathematically more subtle and computationally more difficult than private-key systems.
While different public-key cryptography schemes have different bases in mathematics, they tend to have a common need for integer computation across very large ranges of values, on the order of 1024 bits. This extended precision arithmetic is often modular (i.e., operations are performed modulo a value range), and in some cases polynomial instead of twos-complement. For example, RSA public-key cryptosystems use extended-precision modular exponentiation to encrypt and decrypt information and elliptic curve cryptosystems use extended-precision modular polynomial multiplication. Public-key cryptosystems have been used extensively for user authentication and secure key exchange, while private-key cryptography has been used extensively to encrypt communication channels. As the use of public-key cryptosystems increases, it becomes desirable to increase the performance of extended-precision modular arithmetic calculations. In one general aspect, a multiply unit is provided for use in a microprocessor having at least one general-purpose register for storing a predetermined number of bits. The multiply unit includes a multiplier and an extended-precision accumulator including more bits than each of the general-purpose registers.
Implementations include using the multiplier to provide a multiply-add operation whereby operands to the multiply unit are multiplied and added to the contents of the extended-precision accumulator. The multiplier may include an arithmetic multiplier and a polynomial multiplier.
In a polynomial multiplier implementation, a multiply-add operation multiplies two operands and adds the result to the contents of the extended-precision accumulator using an exclusive-or operation. In some implementations, the multiplier includes result logic for selecting which values to load into the extended-precision accumulator. For example, the result logic may be implemented as a multiplexer.
In some implementations, the extended-precision accumulator includes an extended register, a high-order register, and a low-order register. For example, the extended register may store 8-bit values and the other two registers may store 32-bit values. Instructions are provided for manipulating the contents of the extended- precision accumulator. One instruction moves a value from the extended-precision accumulator into a general-purpose register and an inverse instruction moves a value from a general-purpose register into the extended-precision accumulator. The instructions additionally may shift the contents of the extended-precision register. The details of one or more implementations are set forth in the accompanying drawings and the description below. Other features and advantages will be apparent from the description and drawings, and from the claims.
DESCRIPTION OF DRAWINGS FIG. 1 is a block diagram of an exemplary five-stage pipeline that may be used in a RISC architecture.
FIG. 2 is a block diagram of a processor core including an execution unit and a multiply unit.
FIG. 3 is a diagram of data paths in an implementation of a multiply unit supporting binary polynomial arithmetic .
FIG. 4 is a block diagram of multiplier arrays supporting arithmetic and binary polynomial multiplication in one implementation.
FIG. 5 is a block diagram of an arithmetic multiplier array that may be used in the implementation shown in FIG. 4. FIG. 6 is a block diagram of a binary polynomial multiplier array that may be used in the implementation shown in FIG. 4.
FIG. 7A is a timing diagram showing the operation of 32-bit by 16-bit multiplies in one implementation.
FIG. 7B is a timing diagram showing the operation of 32-bit by 32-bit multiplies in one implementation.
FIG. 7C is a timing diagram showing the operation of divisions in one implementation.
FIG. 8 is finite state machine implementing steps for performing multiply instructions. FIG. 9 is a finite state machine implementing steps for performing division instructions.
FIG. 10A and 10B are instruction encodings for exemplary instructions manipulating an extended-precision multiplier. DETAILED DESCRIPTION
Many public-key cryptosystems use extended-precision modular arithmetic to encrypt and decrypt data. For example, many elliptic curve (EC) cryptosystems extensively use polynomial multiplication and addition to encrypt and decrypt data. Performance of elliptic curve cryptosystems may be enhanced by modifying a programmable CPU multiplier to be responsive to newly defined instructions dedicated to polynomial operations.
When using elliptic curves defined over GF(2163) (as recommended by the IEEE 1363-2000 standard), the main operation needed is multiplication over the field GF(2163). Each of the 2163 elements can be represented as a polynomial of degree at most 163 with coefficients equal to 0 or 1. In this representation, two elements may be added using a simple bitwise XOR and two polynomials, a(X) and b(JK), maybe multiplied by computing a(X)b(X) mod P(JX), where the product a(X)b(X) is a 326- degree polynomial, and P(X) is an irreducible polynomial as specified by the IEEE 1363-2000 standard.
Polynomial multiplication has the same form as modular multiplication, ab mod/?, over the integers, except that: (1) regular addition is replaced by an XOR; and (2) regular 32-bit multiplication is replaced by a 32-bit carry-free multiplication. Therefore, polynomial modular multiplication may be performed using shifts and XORs instead of shifts and adds.
It is desirable to provide a multiply unit that supports fast polynomial multiplication and various other operations to increase the performance of cryptographic and other systems.
Providing support for extended precision modular arithmetic and polynomial operations can increase the performance of cryptosystems. Some cryptographic systems, such as those performing RSA cryptographic signature authentication, perform successive extended precision modular multiplications, accumulating the sum of the results. The performance of these systems may be increased by providing support in a multiply unit for an instruction to multiply two operands and add the result to an accumulator. When successive multiply/adds are performed, the accumulator may overflow. It is desirable to provide an extended precision accumulator to provide increased performance in cryptosystems and other systems.
Referring to FIG. 1, an exemplary microprocessor architecture that may be used to implement polynomial multiplication includes a five-stage pipeline in which an instruction may be issued each clock cycle and executed in a fixed amount of time, such as, for example, four clock cycles. The execution of each instruction is divided into five stages: instruction fetch (IF) stage 1001, register read (RD) stage 1002, arithmetic/logic unit (ALU) stage 1003, memory (MEM) stage 1004, and write back (WB) stage 1005. In the IF stage 1001, a specified instruction is fetched from an instruction cache. A portion of the fetched instruction is used to specify source registers that may be used in executing the instruction. In the read registers (RD) stage 1002, the system fetches the contents of the specified source registers. These fetched values may be used to perform arithmetic or logical operations in the ALU stage 1003. In the MEM stage 1004, an executing instruction may read/write memory in a data cache. Finally, in the WB stage 1005, values obtained by the execution of the instruction may be written back to a register.
Because some operations, such as floating point calculations and integer multiply/divide, cannot always be performed in a single clock cycle, some instructions merely begin execution of an instruction. After sufficient clock cycles have passed, another instruction may be used to retrieve a result. For example, when an integer multiply instruction takes five clock cycles, one instruction may initiate the multiplication calculation, and another instruction may load the results of the multiplication into a register after the multiplication has completed. If a multiplication has not completed by the time a result is requested, the pipeline may stall until the result is available.
Referring to FIG. 2, an exemplary RISC architecture is provided by way of example. The processor core 2000 (also referred to as a "microprocessor core") includes the following: an execution unit 2010, a multiply/divide unit (MDU) 2020, a system control coprocessor (CP0) 2030, a memory management unit 2040, a cache controller 2050, and a bus interface unit (BIU) 2060. Execution unit 2010 is the primary mechanism for executing instructions within processor core 2000. Execution unit 2010 includes a register file 2011 and an arithmetic logic unit (ALU) 2012. In one implementation, the register file 2011 includes 32 32-bit general-purpose registers that may be used, for example, in scalar integer operations and address calculations. The register file 2011, which includes two read ports and one write port, may be fully bypassed to minimize operation latency in the pipeline. ALU 2012 supports both logical and arithmetic operations, such as addition, subtraction, and shifting.
The MDU 2020 may be used to perform various operations including some or all of the following instructions described below: DIN DINU, MADD, MADDU,
MFHI, MFLO, MSUB, MSUBU, MTHI, MTLO, MUL, MULT, MULTU, MFLHXU, MTLHX, MADDP, MULTP, and PPERM.
In one implementation, LO register 2023 and HI register 2022 are each 32 bits wide and function as dedicated output registers of MDU 2020. In one implementation, ACX register 2021 provides 8 bits of additional integer precision beyond those provided by the HI/ LO register pair. The precise number of bits is implementation dependent, with the preferred minimum size being 8 bits. For processors with 32-bit data paths, the preferred maximum size of the ACX register is 32 bits. In contrast, for processors with 64-bit data paths, the preferred maximum size of the ACX register is 64 bits. Hence, in a processor with 32-bit wide HI and LO registers, the combination of registers ACX/HI/LO can hold a concatenated value having more than 64 bits.
In the implementation described in FIGS. 2 and 3, the MDU 2020 includes a divide unit. However, other implementations provide a separate multiply and divide units implementing an extended accumulator in either the multiply unit, the divide unit, or in both the multiply and divide units.
The instructions MUL, MULT, and MULTU may be used to multiply two 32- bit numbers together. The result is stored in a specified register for MUL, and in the HI/LO registers for MULT and MULTU. For example, "MUL $7, $6, $5" multiplies the contents of registers $6 and $5 together and stores the result in register $7. The instruction "MULT $6, $5" multiplies the contents of registers $6 and $5 together and stores the result in the HI/LO registers. The MULTU instruction performs the same operation as MULT with MULTU applying to unsigned operands and MULT applying to signed operands. Additionally, the MULTU instruction clears the ACX register to all zeros. The instructions DIN and DINU perform division operations and store the results in the ACX/HI/LO registers. For example, "DIN $6, $5" divides the contents of register $6 by the contents of register $5 and stores the result in the ACX/HI/LO registers. The DINU instruction performs the same operation on unsigned operands.
The instructions MSUB, MSUBU, MADD, and MADDU may be used to multiply the contents of two registers and then add or subtract the contents of the ACX/HI/LO registers. For example, "MSUB $6, $5" multiplies the contents of registers $6 and $5 together, subtracts the contents of the ACXHI/LO registers from the result, and then stores the value in the ACX/HI/LO registers. The MADD instruction similarly multiplies the contents of two registers, adds the result to the ACX/HI/LO registers, and stores the result in the ACX/HI/LO registers. The
MSUBU and MADDU perform the same operations on unsigned operands. In some implementations, the ACX register is not used in some operations and the contents of the ACX register following such operations may be undefined.
The MFHI, MFLO, MTHI, MTLO, MFLHXU, and MTLHX instructions are used to move data between the ACX/HI/LO registers and general-purpose registers. The first instruction, MFHI, loads the contents of the HI register into a general- purpose register. For example, "MFHI $5" loads the contents of the HI register into register $5. Similarly, MFLO loads the contents of the LO register into a general- purpose register. Conversely, the instructions MTHI and MTLO are used to load the contents of a general-purpose register into the HI or LO registers. For example, "MTHI $5" loads the contents of register $5 into the HI register.
More generally, an instruction format for MFLHXU ("Move From Extended Carry, Hi and Lo (Unsigned)") is shown in FIG. 10A. When executed, the value in LO register 2023 is written into the general-purpose register "rd" specified by the instruction, as shown in FIG. 10A. The value in HI register 2022 is then written to
LO register 2023, the bits in ACX register 2021 are zero-extended and copied to HI register 2022, and the ACX register bits are cleared. The number of ACX register bits is implementation dependent, and may range, for example, from 0 to 64 bits. If no ACX register bits are implemented in a particular implementation, the value of the ACX register will be taken to be zero. Similarly, the instruction format for MTLHX ("Move to Lo, Hi and Extended
Carry") is shown in FIG. 10B. When executed, an appropriate number of bits (e.g., eight) of the value in HI register 2022 are written into the ACX register 2021. The value in LO register 2023 is then written to the HI register, and the value in general- purpose register "rs" (specified by the instruction, as shown in FIG. 10B) is written to the LO register. This is the reverse of the operation of the MFLHXU instruction.
Again, the number of ACX register bits is implementation dependent, and may range, for example, from 0 to 64 bits. If HI register 2022 contains more significant bits than the number implemented in ACX register 2021, that information is discarded without raising an exception. If no ACX register bits are implemented, the move from the HI register to ACX register is taken as a "no-op".
In one implementation, the content of the ACX register is not directly accessible. For purposes of discussion, in this implementation the ACX register is 8 bits wide, and the HI and LO registers are each 32 bits wide. To indirectly access the ACX register, the values stored in the ACX/HI/LO registers may be shifted to the left or right. For example, "MFLHXU $5" shifts contents of the ACX, HI, and LO registers to the right by one register position, loading the contents of the LO register into register $5. Thus, after performing the operation, the ACX register is zero, the HI register contains the previous contents of the ACX register, the LO register contains the previous contents of the HI register, and the $5 register contains the previous contents of the LO register. Because the contents of the 8-bit ACX register are loaded into a 32-bit register, the 8-bit value maybe zero-extended to 32-bits before loading the HI register.
The MTLHX performs the inverse operation. For example, "MTLHX $5" loads the ACX register with the previous contents of the HI register, loads the HI register with the previous contents of the LO register, and loads the LO register with the contents of the $5 register. The PPERM operation performs permutations as specified in a register, and stores the result in the ACX/HI/LO registers. For example, "PPERM $5, $6" causes the ACX HI/LO registers to be shifted 6-bits to the left. Then, low-order six bits are selected from register $5 as specified by register $6. The 32-bit contents of register $6 are used to select which bits of register $5 will be used to fill the low-order bits of the ACX HI/LO registers. Since there are 32 bits in register $5, 5 bits are needed to specify a specific one of the 32 bits. For example, "01101" is binary for the number 13. Thus, these five bits may specify bit 13. Similarly, "00000" is binary for 0 and "11111" is binary for 31. Thus, all 32 bits may be specified using a 5-bit specifier. Register $6 may specify the bits of $5 used to fill the low-order bits of
ACX HI/LO as follows: bits 0-4 are used to specify the source of bit 0, bits 5-9 are used to specify bit 1, bits 10-14 are used to specify bit 2, bits 15-19 are used to specify bit 3, bits 20-24 are used to specify bit 4, and bits 25-29 are used to specify bit 5. The remaining bits, 30-31, may be unused. Thus, the instruction is performed using the specifiers as described to fill the lowest 6 bits of the LO register with the specified bits from the $5 register.
Finally, MULTP may be used to perform binary polynomial multiplication and MADDP may be used to perform binary polynomial multiplication with the result added to the ACX/HI/LO registers. These operations are analogous to MULT and MADD, but operate on binary polynomial operands.
The polynomial operands of MULTP and MADDP are encoded in 32-bit registers with each bit representing a polynomial coefficient. For example, the polynomial " x4 + x + 1 " would be encoded as "10011 " because the coefficients of 3 and x2 are "0" and the remaining coefficients are "1". The MULTP instruction performs binary polynomial multiplication on two operands. For example,
Figure imgf000010_0001
Reducing the polynomial modulo two, yields x5 + x4 + x2 + 1. If the polynomials are encoded in the binary representation above, the same multiplication may be expressed as (10011)(11) = 110101 . The MADDP instruction performs multiplication just as MULTP, adding the result to the ACX/HI/LO registers. Polynomial addition may be performed using a bitwise XOR. For example, the binary polynomial addition (x4 + x + 1 J+ (x + 1) yields 4 + 2x + 2. Reducing the coefficients modulo 2 yields x4 which may be expressed as "10000".
Referring to FIGS. 2 and 3, MDU 2020 receives two 32-bit operands, RS and RT. Using these operands, MDU 2020 performs a requested operation and stores a result in registers ACX 2021 , HI 2022, and LO 2023. Major data paths that may be used to perform these operations are shown in FIG. 3. The RShold register 3010 and the RThold register 3012 are used to hold the RS and RT operands.
Multiplexers 3020, 3022, and 3024 are used to select whether to use the RS and RT operands directly or to use the values stored in the RShold register 3010 and the RThold register 3012. Additionally, multiplexer 3022 may be used to select between the low-order and high-order bits of RT or the value stored in the RThold register 3012.
The RThold register 3012 is connected to multiplexer 3022. Multiplexer 3022 produces a 16-bit result by selecting the high-order bits of RThold 3012, the low-order bits of RThold 3012, the high-order bits of the RT operand, or the low-order bits of the RT operand. The output from multiplexer 3022 is processed by Booth recoder 3040 and stored in register RTB 3042. Booth recoding is a technique that permits the multiplier array to treat signed and unsigned operands the same. The output of register RTB 3042 becomes the input SEL 3034 to array unit 3030.
Array unit 3030 is used to perform arithmetic and binary polynomial multiplication as described below with reference to FIG. 4. Array unit 3030 takes as inputs ACCl 3031, ACC2 3032, M 3033, SEL 3034, and RThold 3012. Inputs ACCl 3031 and ACC2 3032 are accumulated results used for operations that perform a multiplication and add or subtract the resulting value from an accumulated result. The inputs SEL 3034 (determined by register RTB 3042) and M 3033 (determined by register RShold 3010) form the operands for arithmetic operations. The inputs RThold 3012 (or the high-order or low-order bits of RThold 3012) and M 3033 (determined by RShold 3010) form operands for polynomial operations and permutations. Combinations of these inputs are used to perform various calculations as described in detail below.
Array unit 3030 also includes two outputs, ResultC 3035 and Results 3036. In performing arithmetic operations, carry-save adders (CSAs) may be used to build a multiplication array. Carry-save adders calculate sums and carries separately to produce two outputs. Thus, ResultC 3035 and Results 3036 represent, respectively, the carry and the sum outputs of a CSA multiplier array. In one implementation, ACCl 3031, ACC2 3032, ResultC 3035, and Results 3036 are each 72 bits long and the remaining inputs are at most 32 bits long. Inputs ACCl 3031 and ACC2 3032 may be selected using multiplexers 3037 and 3038.
Multiplexers 3050 and 3052 are used to select values as inputs to registers CPAA 3054 and CPAB 3056. For example, multiplexer 3050 may be used to select between ResultC 3035, the output of CPA 3058, or the output of multiplexer 3020 (i.e., operand RS or RShold 3010). Similarly, multiplexer 3052 maybe used to select between Results 3036, the value 0, and the output of multiplexer 3024 (i.e., operand RT or the output of CPAA 3054 and CPAB 3056). These registers store the inputs to carry-propagate adder (CPA) 3058. CPA 3058 may be used to complete multiplication operations (multiplies) and to perform iterative division operations (divides) as discussed below.
Register RDM 3060 stores the result of CPA 3058. Finally, multiplexers 3070 and 3072 select which values form the result to be loaded into registers ACX, HI, and LO. Multiplexer 3070 may be used to select the ACX/HI/LO registers, RDM 3060, or the result of CPA 3058. Multiplexer 3072 may be used to instead load various permutations of the result selected by multipexer 3070. Multiplexer 3072 is used to perform various rotations and loads of the ACX/HI/LO registers by permitting selection of the following values (forming 72-bit values when concatenated): (1) ahl, the 72-bit output of multiplexer 3070; (2) arl, the 8 high-order bits of multiplexer 3070, the contents of RShold 3010, and the 32 low-order bits of multiplexer 3070; (3) ahr, the 40 high-order bits of multiplexer 3070 and the contents of RShold 3010; (4) hlr, the 40 low-order bits of multiplexer 3070 and the contents of RShold 3010; and (5) Oah, the 40 high-order bits of multiplexer 3070 (with 32 leading zeros).
The HI/ LO registers are used to store the results of multiplication and to provide support for accumulator operations. In one implementation, the precision of the HI LO registers is increased by adding register ACX as an extended accumulator. Thus, the ACX/HI/LO registers may store a 72-bit value. The corresponding data paths shown in FIG. 3 and the accumulator capabilities of arrays 3030 also may be increased to support 72-bit values. Some operations cause the values stored in the result registers ACX, HI, and LO to be overwritten. For this reason, a separate result register 3080 may be provided to store the high-order and low-order result without the accumulator ACX.
Because the extended precision accumulator ACX/HI/LO may have higher precision than the general-purpose registers, it is not possible to load all 72 bits into a general-purpose register. Thus, it is desirable to provide instructions to support loading and manipulating the contents of the ACX/HI/LO registers (e.g., MFLHXU and MTLHX).
The data path described below includes six major parts: (1) input registering and selection; (2) Booth recoding; (3) multiplier arrays and permutation logic; (4) a carry propagate adder; (5) result registering and selection; and (6) a separate 32-bit output register for presenting results.
Input registering and selection is performed using the RShold and RThold registers to hold the RS and RT operands. Multiplexers select whether to use these operands directly or to use the registered versions. Booth recoding is performed on half of the RT operand at a time to provide inputs to the multiplier arrays and permutation logic.
Booth recoding is a technique that permits the multiplier array to treat signed and unsigned operands the same. This technique "recodes" operands as a subtraction from the next highest power of two. For example, 7 may be Booth recoded as follows: 8 -1 = 10002 - 00012 = 1001 , wherein 1 represents -1. Hennessy and Patterson describe Booth recoding in Appendix A of "Computer Architecture: A Quantitative Approach," Morgan Kaufmann Publishers, Inc. (1996), which is hereby incorporated by reference in its entirety for all purposes.
One array of array unit 3030 performs arithmetic multiplication and one array of array unit 3030 performs binary polynomial multiplication. In one implementation, both arrays are 32 bits by 16 bits (32x16) and are used once or twice depending on the size of the RT operand (i.e., an appropriate array is used once when RT is 16 bits long and twice when 32 bits long). The CPA may be used to complete multiplies and perform iterative divides. Other implementations may include faster mechanisms for performing divides. The arithmetic multiplication array may be implemented using any of the techniques described by Hennessy and Patterson in the incorporated "Computer Architecture: A Quantitative Approach" Morgan Kaufmann Publishers, Inc. (1996). For example, Appendix A of Hennessy and Patterson describes several ways to speed up arithmetic multipliers. Any of the described techniques may be used as a basis for the polynomial multiplication extensions described below.
Referring to FIG. 4, array unit 3030 includes two parallel multipliers (Marray 4100 and MParray 4200) and permutation logic 4300. The first array, Marray 4100, performs arithmetic multiplication as described below with reference to FIG. 5. Marray 4100 uses the following inputs as described above: ACCl 3031, ACC2 3032, M 3033, and SEL 3034. The outputs include ResultC 3035 and Results 3036. The second array, MParray 4200, performs binary polynomial multiplication as described below with reference to FIG. 6. MParray 4200 uses the following inputs as described above: the low-order bits of RThold 3012 or the high-order bits of RThold 3012; RShold 3010; and ACCl 3031. The output of MParray 4200 is ResultC 3036. Finally, permutation logic 4300 is used to perform various permutations on the low- order bits of RShold 3010 based on the value stored in RThold 3012.
Referring to FIG. 5, Marray 4100 is a 32-bit by 16-bit Wallace tree multiplier array that has been modified to support the addition of two 72-bit wide operands
ACCl and ACC2. The ACCl and ACC2 operands hold a carry-save representation of a 72 -bit value. Because additions are aheady performed to carryout multiplications
(i.e., by the carry-select adders (CSAs)), an additional adder maybe included to all ACCl and ACC2 to be added to intermediate results of multiplications. Marray 4100 generates a 72-bit wide result in a carry-save representation. Since 32x16 bits are processed per cycle, two passes through the array are required for 32x32 bit multiplies. Marray 4100 is implemented as a Wallace tree built from arrays of carry-save adders. The width of these arrays may vary. This design may be implemented using an automated place and route rather than using data path style. Because the accumulate value from the previous array pass is input late into the array, the accumulate value does not need to come directly from a register. Booth recoding is performed using the method of overlapping triplets to more efficiently process multiplications. The output of Booth recoding tells whether to add operand M multiplied by -2, -1, 0, 1, or 2 for each power of 4. The multiplexers on the top-level CSA inputs are used to select the corresponding multiple of M.
Marray 4100 accumulates eight products from the Booth recoding plus one special partial product. The latter may be used for 32-bit unsigned calculations using the "0" and "lx" choices from the multiplexers. Within the Wallace tree, operands may be sign-extended to properly accumulate 2's complement results.
Referring to FIG. 6, binary polynomial-based multiplication operations are processed similarly to corresponding unsigned arithmetic operations. In one implementation, MParray 4200 is a 32x16 bit array that also performs an addition using exclusive-or (XOR) on an operand, for example, ACCl . As with Marray 4100, 32x16 bits are processed per cycle and two passes through the array may be used for 32x32 multiplies. In the first cycle, ACCl is zero (for a MULTP operation) or the previous result (for a MADDP operation). In a second cycle, ACCl is the high order bits of the output from the first cycle.
MParray 4200 multiplies two operands (e.g., OpA and OpB) using an array with each row formed by taking the AMD of OpA and a bit of OpB. For example, the first row is the logical AND of OpA and bit 0 of OpB. Row two is the logical AND of OpA and bit 1 of OpB. The result of each successive row is shifted one bit to the left. The final result is formed by taking the exclusive-or (XOR) of each column.
Because a bitwise XOR may be used to perform addition in binary polynomial arithmetic, an accumulator row may be added to array MParray 4200 to support instructions such as MADDP.
Three multiplexers shown in FIG. 4 are used to select either zero or the sum output of Marray 4100 to form Results 3036; and the output of Marray 4100, MParray 4200, or permutation logic 4300 to form ResultC 3035.
Referring again to FIG. 1, MDU 2020 starts a computation in the first cycle of the execute stage of the pipeline 1003. If the calculations complete before the instruction has moved past the memory stage 1004 in the pipeline, then the result is held at that point. If the operation completes when the instruction has been moved past the memory stage 1004 in the pipeline, then the instruction has been committed and the results are written directly to the ACX/HI/LO registers.
The MDU 2020 is decoupled from the environment pipeline; it does not stall with the environment. That is to say the MDU 2020 will continue its computation during pipeline stalls. In this way, multi-cycle MDU operations may be partially masked by system stalls and/or other, non-MDU instructions.
FIG. 7 A shows the pipeline flow through MDU 2020 for 32x16 bit multiplies. RS and RT arrive late, so the first cycle may be used for Booth recoding. The second cycle is where the array is run and the third cycle is where the CPA 3058 completes the computation. Because the results are always accessible to reads by MFxx instructions, 32x16 multiplies may be run without stalls. A 32x16 MUL, which returns the result directly to a general-purpose register (GPR) may stall for one cycle.
Referring to FIG. 7B, for 32x32 bit multiplies, the array is used twice, which adds one extra clock cycle to the 32x16 bit multiplications. As the first array pass is completing for the first portion of operand RT, Booth recoding is performed on the second portion of the operand. Thus, the Booth recoded portion of RT is available to begin the second pass through the array immediately after the first pass is complete. The multiplication result is then calculated using CPA 3058.
Referring to FIG. 7C, a simple non-restoring division algorithm maybe used for positive operands. The first cycle is used to negate RS, if needed. For timing reasons, this cycle is taken even if RS is positive. Following that, 32, 25, 18, or 10 cycles of iterative add/subtract operations are performed. The actual number is based on the amount of leading zeros on the positive RS operand. A final remainder adjust may be needed if the remainder was negative. For timing reasons, this cycle is taken even if the remainder adjust is not needed. Finally, sign adjustment is performed if needed on the quotient and/or remainder. If both operands are positive, this cycle may be skipped.
In one implementation, target applications demand fast division. Many techniques may be used to increase the performance of division. For example, the Sweeney, Robertson, and Tocher (SRT) algorithm or some variation thereof may be used.
Referring to FIG. 8, multiplication operations are implemented using a finite state machine. Multiplication begins in IDLE state 8010. The multiplier stays in the idle state until the start signal is asserted. The multiplier then transitions to either the ARR1 state 8020 or the ARR2A state 8030 depending on whether operand RT contains a 32-bit or 16-bit value. If a 16-bit value is stored in RT, then the system transitions to state ARR2A 8030 where the first array pass is run. Then, the multiplier transitions to state ARR2B 8040 where the second array pass is run. If a 16-bit value is stored in operand RT, the multiplication is run through the array unit in state ARR1 8020. In this implementation, the multiplier is pipelined. One multiplication may be run through the array unit and another through the CPA. Thus, the multiplier either transitions from ARR1 8020 or ARR2B 8040 to state CPA 8050 if there is no additional multiplication to perform, or begins a second multiplication. If no additional multiplication is needed, the multiplier is run through CPA 8050 and then either returns to IDLE 8010 or begins a new multiplication as discussed above.
If a second multiplication is ready to be performed when the first multiplication is ready to be run through the CPA, then the multiplier either transitions to CPA1 8060 (for a 32x16 multiplication) or CPA2A 8070 (for a 32x32 multiplication). In state CPAl 8060, the first multiplication is run through the CPA and the second multiplication is run through the array unit. The multiplier then transitions to state CPA 8050 to finalize the second multiplication. If the second multiplication is a 32-bit multiplication, then in state CPA2A 8070 the first multiplication is run through the CPA and the second multiplication is run through the array unit. The multiplier then transitions to state ARR2B 8040 to complete the 32x32 multiplication. This pipelined approach allows 32x16 multiplications to be issued every clock cycle, with a two-cycle latency. Also, 32x32 multiplications may be issued every other clock cycle, with a three-cycle latency.
Referring to FIG. 9, iterative division operations may be implemented using a finite state machine. In one implementation, the MDU begins in IDLE state 9010. When a signal is received to begin a division operation, the MDU either transitions to DINl 9020 if the operation is signed or DINIU 9030 if the operation is unsigned. States DINl 9020 and ERLY 9040 are used to prepare signed operands for division, adjusting the signs as necessary. States DINIU 9030 and ERLYU 9050 are used to prepare an unsigned division operation. In states ERLY 9040 and ERLYU 9050, leading zeros are detected in operand RS to adjust the number of division iterations necessary.
Iterative division is performed in states DIN 9060 and DINU 9070. Division may be performed by using a series of iterative add/subtracts and shifts. Finally, the remainders are finalized in states REM 9080 and REMU 9090. If either of the operands is negative, sign adjustment is performed in state SGΝ 9100. Referring again to Fig. 4, in one implementation, permutation logic 4300 is used to support the PPERM instruction described above. Permutation logic 4300 consists of 6 single bit 32:1 selectors that may be used to select any of the 32 bits of RShold 3010 based on the value of RThold 3012. This logic may be implemented directly in the data path module. For example, permutation logic 4300 may be used to execute the instruction
"PPERM $5, $6". Permutation logic 4300 uses 6 5-bit selectors determined by RThold 3012 to identify which bits to include as output from RShold 3010. For example, if register $5 contains the low-order bits "010101", then the selector "00010" would choose bit 2 (i.e., the third bit from the right) containing "1". If RThold 3012 contains the low-order bits "0001000011", then bit 2 (containing a "1") and bit 3 (containing a "0") will be selected yielding "10". Using this method, permutation logic 4300 may select bits from RShold 3010 to generate 6 bits based on RThold 3012. The resulting 6 bits concatenated to the 66 low-order bits of ACCl to form the result. This effectively shifts the 66 low-order bits of ACCl six bits to the left and replaces the 6 low-order bits with the output of the permutation logic 4300. In addition to multiplier implementations using hardware (e.g., within a microprocessor or microcontroller), implementations also may be embodied in software disposed, for example, in a computer usable (e.g., readable) medium configured to store the software (i.e., a computer readable program code). The program code causes the enablement of the functions or fabrication, or both, of the systems and techniques disclosed herein. For example, this can be accomplished through the use of general programming languages (e.g., C, C++), hardware description languages (HDL) including Nerilog HDL, NHDL, AHDL (Altera HDL) and so on, or other available programming and/or circuit (i.e., schematic) capture tools. The program code can be disposed in any known computer usable medium including semiconductor, magnetic disk, optical disk (e.g., CD-ROM, DVD-ROM) and as a computer data signal embodied in a computer usable (e.g., readable) transmission medium (e.g., carrier wave or any other medium including digital, optical, or analog-based medium). As such, the code can be transmitted over communication networks including the Internet and intranets. It is understood that the functions accomplished and/or structure provided by the systems and techniques described above can be represented in a core (e.g., a microprocessor core) that is embodied in program code and may be transformed to hardware as part of the production of integrated circuits. Also, the systems and techniques may be embodied as a combination of hardware and software. Accordingly, other implementations are within the scope of the following claims.

Claims

WHAT IS CLAIMED IS:
1. A multiply unit for use in a microprocessor, the microprocessor having at least one general-purpose register for storing a predetermined number of bits, the multiply unit comprising: at least one input data path for receiving one or more input operands by the multiply unit; a multiplier connected to receive the one or more input operands and to perform multiplication using the one or more input operands; and an extended-precision accumulated output data path connected to receive an output of the multiplier and including more bits than the sum of the lengths of the one or more input operands.
2. The multiply unit of claim 1 further comprising an extended-precision accumulator wherein data from the extended-precision accumulated output path is stored in the extended-precision accumulator.
3. The multiply unit of claim 1 wherein the multiplier provides a multiply-add operation whereby at least two operands are multiplied and added to the contents of the extended-precision accumulator.
4. The multiply unit of claim 1 wherein the multiplier includes: an arithmetic multiplier; and a polynomial multiplier.
5. The multiply unit of claim 1 wherein the arithmetic multiplier is a twos-complement binary arithmetic multiplier and the polynomial multiplier is a polynomial basis arithmetic multiplier.
6. The multiply unit of claim 4 wherein the polynomial multiplier provides a multiply-add operation whereby at least two operands are polynomial-basis multiplied and added to the contents of the extended-precision accumulator.
7. The multiply unit of claim 1 wherein the multiplier includes result logic for selecting which values to load into the extended-precision accumulator.
8. The multiply unit of claim 7 wherein the result logic is a multiplexer.
9. The multiply unit of claim 1 wherein data from the extended-precision accumulated output data path are stored in an accumulator, the accumulator including: an extended register; a high-order register; and a low-order register.
10. The multiply unit of claim 9 wherein the extended register, the high- order register, and the low-order register each include at least one general-purpose register.
11. The multiply unit of claim 9 wherein the extended register stores 8-bit values, the high-order register stores 32-bit values, and the low-order register stores 32-bit values.
12. The multiply unit of claim 1 wherein the microprocessor includes at least one instruction for manipulating the contents of the extended-precision accumulator.
13. The multiply unit of claim 12 wherein the at least one instruction includes an instruction that moves a value from the extended-precision accumulator into a general-purpose register.
14. The multiply unit of claim 13 wherein the instruction further includes shifting the contents of the extended-precision accumulator.
15. The multiply unit of claim 14 wherein the contents of the extended- precision accumulator are shifted rightward by the size of the value moved to the general-purpose register from the extended-precision accumulator.
16. The multiply unit of claim 12 wherein the at least one instruction includes an instruction that moves a value to the extended-precision accumulator from a general-purpose register.
17. The multiply unit of claim 16 wherein the instruction further includes shifting the contents of the extended-precision accumulator.
18. The multiply unit of claim 17 wherein the contents of the extended- precision accumulator are shifted leftward by the size of the value moved from the general-purpose register to the extended-precision accumulator.
19. In a microprocessor core having at least one general-purpose register, a method for performing arithmetic operations, the method comprising: fetching an instruction to perform an operation from a data store; reading one or more registers; performing the operation using a multiply unit, the multiply unit comprising: at least one input register for receiving one or more input operands by the multiply unit; a multiplier connected to receive the one or more input operands and to perform multiplication using the one or more input operands; and an extended-precision accumulated output data path connected to receive an output of the multiplier and including more bits than the sum of the lengths of the one or more input operands.
20. The method of claim 19 further comprising storing data from the extended-precision accumulated output path in the extended-precision accumulator.
21. The method of claim 19 further comprising using the multiplier to perform a multiply-add operation by multiplying at least two operands and adding the results of the multiplication to the contents of the extended-precision accumulator.
22. The method of claim 19 wherein the multiplier includes: an arithmetic multiplier; and a polynomial multiplier.
23. The method of claim 19 wherein the arithmetic multiplier is a twos- complement binary arithmetic multiplier and the polynomial multiplier is a polynomial basis arithmetic multiplier.
24. The method of claim 22 further comprising using the polynomial multiplier to perform a multiply-add operation by multiplying at least two operands and adding the results of the multiplication to the contents of the extended-precision accumulator.
25. The method of claim 19 wherein the multiplier includes result logic for selecting which values to load into the extended-precision accumulator.
26. The method of claim 25 wherein the result logic is a multiplexer.
27. The method of claim 19 further comprising storing data from the extended-precision accumulated output data path in an accumulator that includes: an extended register; a high-order register; and a low-order register.
28. The method of claim 27 wherein the extended register, the high-order register, and the low-order register each include at least one general-purpose register.
29. The method of claim 27 wherein the extended register stores 8-bit values, the high-order register stores 32-bit values, and the low-order register stores 32-bit values.
30. The method of claim 19 further comprising manipulating the contents of the extended-precision accumulator.
31. The method of claim 30 wherein manipulating the contents comprises moving a value from the extended-precision accumulator into a general-purpose register.
32. The method of claim 31 wherein manipulating the contents further includes shifting the contents of the extended-precision accumulator.
33. The method of claim 32 wherein shifting the contents includes shifting the contents of the extended-precision accumulator rightward by the size of the value moved the general-purpose register to from the extended-precision accumulator.
34. The method of claim 30 wherein shifting the contents includes moving a value to the extended-precision accumulator from a general-purpose register.
35. The method of claim 34 wherein shifting the contents further includes shifting the contents of the extended-precision accumulator.
36. The method of claim 35 wherein shifting the contents further includes shifting the contents of the extended-precision accumulator leftward by the size of the value moved from the general-purpose register to the extended-precision accumulator.
37. A computer-readable medium comprising a microprocessor core embodied in software, the microprocessor core including at least one general-purpose register and a multiply unit, the multiply unit comprising: at least one input data path for receiving one or more input operands by the multiply unit; a multiplier connected to receive the one or more input operands and to perform multiplication using the one or more input operands; and an extended-precision accumulated output data path connected to receive an output of the multiplier and including more bits than the sum of the lengths of the one or more input operands.
38. The computer-readable medium of claim 37 further comprising an extended-precision accumulator wherein data from the extended-precision accumulated output path is stored in the extended-precision accumulator.
39. The computer-readable medium of claim 37 wherein the multiplier provides a multiply-add operation whereby at least two operands are multiplied and added to the contents of the extended-precision accumulator.
40. The computer-readable medium of claim 37 wherein the multiplier includes: an arithmetic multiplier; and a polynomial multiplier.
41. The computer-readable medium of claim 37 wherein the arithmetic multiplier is a twos-complement binary arithmetic multiplier and the polynomial multiplier is a polynomial basis arithmetic multiplier.
42. The computer-readable medium of claim 40 wherein the polynomial multiplier provides a multiply-add operation whereby at least two operands are polynomial-basis multiplied and added to the contents of the extended-precision accumulator.
43. The computer-readable medium of claim 37 wherein the multiplier includes result logic for selecting which values to load into the extended-precision accumulator.
44. The computer-readable medium of claim 43 wherein the result logic is a multiplexer.
45. The computer-readable medium of claim 37 wherein data from the extended-precision accumulated output data path are stored in an accumulator, the accumulator including: an extended register; a high-order register; and a low-order register.
46. The computer-readable medium of claim 45 wherein the extended register, the high-order register, and the low-order register each include at least one general-purpose register.
47. The computer-readable medium of claim 45 wherein the extended register stores 8-bit values, the high-order register stores 32-bit values, and the low- order register stores 32-bit values.
48. The computer-readable medium of claim 37 wherein the microprocessor includes at least one instruction for manipulating the contents of the extended-precision accumulator.
49. The computer-readable medium of claim 48 wherein the at least one instruction includes an instruction that moves a value from the extended-precision accumulator into a general-purpose register.
50. The computer-readable medium of claim 49 wherein the instruction further includes shifting the contents of the extended-precision accumulator.
51. The computer-readable medium of claim 50 wherein the contents of the extended-precision accumulator are shifted rightward by the size of the value moved to the general-purpose register from the extended-precision accumulator.
52. The computer-readable medium of claim 48 wherein the at least one instruction includes an instruction that moves a value to the extended-precision accumulator from a general-purpose register.
53. The computer-readable medium of claim 52 wherein the instruction further includes shifting the contents of the extended-precision accumulator.
54. The computer-readable medium of claim 53 wherein the contents of the extended-precision accumulator are shifted leftward by the size of the value moved from the general-purpose register to the extended-precision accumulator.
55. A microprocessor comprising: an extended-precision accumulator, wherein said accumulator includes an extended register, a high-order register and a low-order register; a general purpose register; and an instruction execution unit capable of facilitating a first movement of data in response to a first move instruction, said first movement of data including a moving of contents of (i) said low-order register to said general purpose register, (ii) said high-order register to said low-order register and (iii) said extended register to said high-order register.
56. The microprocessor of claim 55 wherein said instruction execution unit is capable of facilitating a second movement of data in response to a second move instruction, said second movement of data including a moving of contents of (i) said high-order register to said extended register, (ii) said low-order register to said high- order register and (iii) said general purpose register to said low-order register.
57. The microprocessor of claim 55 wherein the extended register, the high-order register, and the low-order register each comprise a general-purpose register.
58. A method for moving data comprising: providing an extended-precision accumulator, said accumulator including an extended register, a high-order register and a low-order register; providing a general purpose register; and moving data from (i) said low-order register to said general purpose register, (ii) said high-order register to said low-order register and (iii) said extended register to said high-order register in response to a first instruction.
59. The method of claim 58 further comprising moving data from (i) said high-order register to said extended register, (ii) said low-order register to said high- order register and (iii) said general purpose register to said low-order register in response to a second instruction.
60. The method of claim 58 wherein the extended register, the high-order register, and the low-order register each comprise a general-purpose register.
61. A computer data signal embodied in a transmission medium comprising: computer readable first program code for providing an extended-precision accumulator, wherein said accumulator includes an extended register, a high-order register and a low-order register; computer readable second program code for providing a general purpose register; and computer readable third program code for providing an instruction execution unit capable of facilitating a first movement of data in response to a first move instruction, said first movement of data including a moving of contents of (i) said low-order register to said general purpose register, (ii) said high-order register to said low-order register and (iii) said extended register to said high-order register.
62. The computer data signal of claim 61 wherein said instruction execution unit is capable of facilitating a second movement of data in response to a second move instruction, said second movement of data including a moving of contents of (i) said high-order register to said extended register, (ii) said low-order register to said high-order register and (iii) said general purpose register to said low- order register.
63. The computer data signal of claim 61 wherein the extended register, the high-order register, and the low-order register each comprise a general-purpose register.
64. A method for moving data comprising: providing an extended-precision accumulator, the accumulator including an extended register, a high-order register and a low-order register; providing a general purpose register; and moving data from (i) the high-order register to the extended register, (ii) the low-order register to the high-order register and (iii) the general purpose register to the low-order register in response to a single instruction.
65. The method of claim 64 wherein the extended register is X bits wide, and the high-order register is Y bits wide, and X is less than Y.
66. The method of claim 58 wherein the extended register is X bits wide, and the high-order register is Y bits wide, and X is less than Y.
67. The method of claim 66 wherein the data moved from the extended register to the high-order register is zero extended.
68. The method of claim 67 wherein the extended register is cleared after the data is moved.
PCT/US2002/004414 2001-02-21 2002-02-15 Extended precision accumulator WO2002069081A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
DE60226222T DE60226222T2 (en) 2001-02-21 2002-02-15 ACCUMULATOR WITH EXTENDED PRECISION
CN02808633.3A CN1503937B (en) 2001-02-21 2002-02-15 Extended precision accumulator
JP2002568137A JP2005505023A (en) 2001-02-21 2002-02-15 Extended precision accumulator
EP02717430A EP1374034B1 (en) 2001-02-21 2002-02-15 Extended precision accumulator

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/788,685 2001-02-21
US09/788,685 US7181484B2 (en) 2001-02-21 2001-02-21 Extended-precision accumulation of multiplier output

Publications (2)

Publication Number Publication Date
WO2002069081A2 true WO2002069081A2 (en) 2002-09-06
WO2002069081A3 WO2002069081A3 (en) 2002-11-07

Family

ID=25145251

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2002/004414 WO2002069081A2 (en) 2001-02-21 2002-02-15 Extended precision accumulator

Country Status (6)

Country Link
US (3) US7181484B2 (en)
EP (1) EP1374034B1 (en)
JP (3) JP2005505023A (en)
CN (1) CN1503937B (en)
DE (1) DE60226222T2 (en)
WO (1) WO2002069081A2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2019005132A1 (en) * 2017-06-30 2019-01-03 Intel Corporation Apparatus and method for multiplication and accumulation of complex values
WO2019005130A1 (en) * 2017-06-30 2019-01-03 Intel Corporation Apparatus and method for multiplication and accumulation of complex values
US11334319B2 (en) 2017-06-30 2022-05-17 Intel Corporation Apparatus and method for multiplication and accumulation of complex values

Families Citing this family (79)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7072929B2 (en) * 2000-11-01 2006-07-04 Pts Corporation Methods and apparatus for efficient complex long multiplication and covariance matrix implementation
US7711763B2 (en) * 2001-02-21 2010-05-04 Mips Technologies, Inc. Microprocessor instructions for performing polynomial arithmetic operations
US7162621B2 (en) 2001-02-21 2007-01-09 Mips Technologies, Inc. Virtual instruction expansion based on template and parameter selector information specifying sign-extension or concentration
US7181484B2 (en) * 2001-02-21 2007-02-20 Mips Technologies, Inc. Extended-precision accumulation of multiplier output
US7346159B2 (en) * 2002-05-01 2008-03-18 Sun Microsystems, Inc. Generic modular multiplier using partial reduction
FR2853424B1 (en) * 2003-04-04 2005-10-21 Atmel Corp ARCHITECTURE OF COMBINED POLYNOMIAL AND NATURAL MULTIPLIERS
US8194855B2 (en) * 2003-06-30 2012-06-05 Oracle America, Inc. Method and apparatus for implementing processor instructions for accelerating public-key cryptography
US7302460B1 (en) * 2003-09-11 2007-11-27 Altera Corporation Arrangement of 3-input LUT's to implement 4:2 compressors for multiple operand arithmetic
US7650374B1 (en) 2004-03-02 2010-01-19 Sun Microsystems, Inc. Hybrid multi-precision multiplication
US20060059221A1 (en) * 2004-09-10 2006-03-16 Cavium Networks Multiply instructions for modular exponentiation
US8856201B1 (en) 2004-11-10 2014-10-07 Altera Corporation Mixed-mode multiplier using hard and soft logic circuitry
US8620980B1 (en) 2005-09-27 2013-12-31 Altera Corporation Programmable device with specialized multiplier blocks
US8266198B2 (en) * 2006-02-09 2012-09-11 Altera Corporation Specialized processing block for programmable logic device
US8301681B1 (en) 2006-02-09 2012-10-30 Altera Corporation Specialized processing block for programmable logic device
US8041759B1 (en) 2006-02-09 2011-10-18 Altera Corporation Specialized processing block for programmable logic device
US8266199B2 (en) * 2006-02-09 2012-09-11 Altera Corporation Specialized processing block for programmable logic device
US7836117B1 (en) 2006-04-07 2010-11-16 Altera Corporation Specialized processing block for programmable logic device
US7822799B1 (en) 2006-06-26 2010-10-26 Altera Corporation Adder-rounder circuitry for specialized processing block in programmable logic device
US8386550B1 (en) 2006-09-20 2013-02-26 Altera Corporation Method for configuring a finite impulse response filter in a programmable logic device
US8386553B1 (en) 2006-12-05 2013-02-26 Altera Corporation Large multiplier for programmable logic device
US7930336B2 (en) * 2006-12-05 2011-04-19 Altera Corporation Large multiplier for programmable logic device
US7814137B1 (en) 2007-01-09 2010-10-12 Altera Corporation Combined interpolation and decimation filter for programmable logic device
US7865541B1 (en) 2007-01-22 2011-01-04 Altera Corporation Configuring floating point operations in a programmable logic device
US8650231B1 (en) 2007-01-22 2014-02-11 Altera Corporation Configuring floating point operations in a programmable device
US8645450B1 (en) 2007-03-02 2014-02-04 Altera Corporation Multiplier-accumulator circuitry and methods
JP5109438B2 (en) * 2007-03-28 2012-12-26 日本電気株式会社 Response probability calculation method, response probability calculation device, and communication system using the same
US7949699B1 (en) 2007-08-30 2011-05-24 Altera Corporation Implementation of decimation filter in integrated circuit device using ram-based data storage
US8923510B2 (en) * 2007-12-28 2014-12-30 Intel Corporation Method and apparatus for efficiently implementing the advanced encryption standard
US8144864B2 (en) * 2007-12-28 2012-03-27 Intel Corporation Method for speeding up the computations for characteristic 2 elliptic curve cryptographic systems
US8959137B1 (en) 2008-02-20 2015-02-17 Altera Corporation Implementing large multipliers in a programmable integrated circuit device
US20090234866A1 (en) * 2008-03-17 2009-09-17 Paul Caprioli Floating Point Unit and Cryptographic Unit Having a Shared Multiplier Tree
US8307023B1 (en) 2008-10-10 2012-11-06 Altera Corporation DSP block for implementing large multiplier on a programmable integrated circuit device
US8468192B1 (en) 2009-03-03 2013-06-18 Altera Corporation Implementing multipliers in a programmable integrated circuit device
US8706790B1 (en) 2009-03-03 2014-04-22 Altera Corporation Implementing mixed-precision floating-point operations in a programmable integrated circuit device
US8645449B1 (en) 2009-03-03 2014-02-04 Altera Corporation Combined floating point adder and subtractor
US8650236B1 (en) 2009-08-04 2014-02-11 Altera Corporation High-rate interpolation or decimation filter in integrated circuit device
US8412756B1 (en) 2009-09-11 2013-04-02 Altera Corporation Multi-operand floating point operations in a programmable integrated circuit device
US8396914B1 (en) 2009-09-11 2013-03-12 Altera Corporation Matrix decomposition in an integrated circuit device
US8356185B2 (en) * 2009-10-08 2013-01-15 Oracle America, Inc. Apparatus and method for local operand bypassing for cryptographic instructions
US8274301B2 (en) * 2009-11-02 2012-09-25 International Business Machines Corporation On-chip accelerated failure indicator
CN102576302B (en) * 2009-11-30 2014-10-29 拉科尔斯有限公司 Microprocessor and method for enhanced precision sum-of-products calculation on a microprocessor
US8539016B1 (en) 2010-02-09 2013-09-17 Altera Corporation QR decomposition in an integrated circuit device
US7948267B1 (en) 2010-02-09 2011-05-24 Altera Corporation Efficient rounding circuits and methods in configurable integrated circuit devices
US8601044B2 (en) * 2010-03-02 2013-12-03 Altera Corporation Discrete Fourier Transform in an integrated circuit device
US8484265B1 (en) 2010-03-04 2013-07-09 Altera Corporation Angular range reduction in an integrated circuit device
US8510354B1 (en) 2010-03-12 2013-08-13 Altera Corporation Calculation of trigonometric functions in an integrated circuit device
US8539014B2 (en) * 2010-03-25 2013-09-17 Altera Corporation Solving linear matrices in an integrated circuit device
US8560814B2 (en) 2010-05-04 2013-10-15 Oracle International Corporation Thread fairness on a multi-threaded processor with multi-cycle cryptographic operations
US8862650B2 (en) 2010-06-25 2014-10-14 Altera Corporation Calculation of trigonometric functions in an integrated circuit device
US8589463B2 (en) 2010-06-25 2013-11-19 Altera Corporation Calculation of trigonometric functions in an integrated circuit device
US8577951B1 (en) 2010-08-19 2013-11-05 Altera Corporation Matrix operations in an integrated circuit device
US8645451B2 (en) 2011-03-10 2014-02-04 Altera Corporation Double-clocked specialized processing block in an integrated circuit device
US9600278B1 (en) 2011-05-09 2017-03-21 Altera Corporation Programmable device using fixed and configurable logic to implement recursive trees
US8812576B1 (en) 2011-09-12 2014-08-19 Altera Corporation QR decomposition in an integrated circuit device
US8949298B1 (en) 2011-09-16 2015-02-03 Altera Corporation Computing floating-point polynomials in an integrated circuit device
US9053045B1 (en) 2011-09-16 2015-06-09 Altera Corporation Computing floating-point polynomials in an integrated circuit device
US8762443B1 (en) 2011-11-15 2014-06-24 Altera Corporation Matrix operations in an integrated circuit device
US8543634B1 (en) 2012-03-30 2013-09-24 Altera Corporation Specialized processing block for programmable integrated circuit device
US9098332B1 (en) 2012-06-01 2015-08-04 Altera Corporation Specialized processing block with fixed- and floating-point structures
US8996600B1 (en) 2012-08-03 2015-03-31 Altera Corporation Specialized processing block for implementing floating-point multiplier with subnormal operation support
US9207909B1 (en) 2012-11-26 2015-12-08 Altera Corporation Polynomial calculations optimized for programmable integrated circuit device structures
US9189200B1 (en) 2013-03-14 2015-11-17 Altera Corporation Multiple-precision processing block in a programmable integrated circuit device
US9348795B1 (en) 2013-07-03 2016-05-24 Altera Corporation Programmable device using fixed and configurable logic to implement floating-point rounding
US9459832B2 (en) * 2014-06-12 2016-10-04 Bank Of America Corporation Pipelined multiply-scan circuit
DE102015006670A1 (en) * 2014-06-26 2015-12-31 Intel Corporation COMMANDS AND LOGIC FOR PROVIDING CRYPTOGRAPHIC ALL-PURPOSE GF (256) SIMPLE ARITHMETIC FUNCTIONALITY
US10146506B2 (en) * 2014-11-11 2018-12-04 Texas Instruments Incorporated Efficient implementation of a multiplier/accumulator with load
US9684488B2 (en) 2015-03-26 2017-06-20 Altera Corporation Combined adder and pre-adder for high-radix multiplier circuit
US10209957B2 (en) * 2015-05-04 2019-02-19 Samsung Electronics Co., Ltd. Partial remainder/divisor table split implementation
US10120649B2 (en) * 2016-07-29 2018-11-06 Microunity Systems Engineering, Inc. Processor and method for outer product accumulate operations
CN108664272B (en) * 2017-03-27 2024-01-30 上海芯旺微电子技术股份有限公司 Processor core structure
US10942706B2 (en) 2017-05-05 2021-03-09 Intel Corporation Implementation of floating-point trigonometric functions in an integrated circuit device
US11360934B1 (en) 2017-09-15 2022-06-14 Groq, Inc. Tensor streaming processor architecture
US11868804B1 (en) 2019-11-18 2024-01-09 Groq, Inc. Processor instruction dispatch configuration
US11114138B2 (en) 2017-09-15 2021-09-07 Groq, Inc. Data structures with multiple read ports
US11243880B1 (en) 2017-09-15 2022-02-08 Groq, Inc. Processor architecture
US11170307B1 (en) 2017-09-21 2021-11-09 Groq, Inc. Predictive model compiler for generating a statically scheduled binary with known resource constraints
US11204976B2 (en) 2018-11-19 2021-12-21 Groq, Inc. Expanded kernel generation
US11132198B2 (en) 2019-08-29 2021-09-28 International Business Machines Corporation Instruction handling for accumulation of register results in a microprocessor
US11206136B1 (en) * 2020-05-27 2021-12-21 Nxp B.V. Method for multiplying polynomials for a cryptographic operation

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4809212A (en) * 1985-06-19 1989-02-28 Advanced Micro Devices, Inc. High throughput extended-precision multiplier
US6078941A (en) * 1996-11-18 2000-06-20 Samsung Electronics Co., Ltd. Computational structure having multiple stages wherein each stage includes a pair of adders and a multiplexing circuit capable of operating in parallel
US6128726A (en) * 1996-06-04 2000-10-03 Sigma Designs, Inc. Accurate high speed digital signal processor
US6233597B1 (en) * 1997-07-09 2001-05-15 Matsushita Electric Industrial Co., Ltd. Computing apparatus for double-precision multiplication

Family Cites Families (225)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3614406A (en) 1964-09-30 1971-10-19 Bell Telephone Labor Inc Machine processing of algebraic information
BE758815A (en) * 1969-11-28 1971-04-16 Burroughs Corp INFORMATION PROCESSING SYSTEM PRESENTING MEANS FOR THE DYNAMIC PREPARATION OF MEMORY ADDRESSES
US3642744A (en) * 1970-06-01 1972-02-15 Phillips Petroleum Co Vinyl monomer polymerization process
US4109310A (en) * 1973-08-06 1978-08-22 Xerox Corporation Variable field length addressing system having data byte interchange
FR2253415A5 (en) * 1973-12-04 1975-06-27 Cii
US3916388A (en) * 1974-05-30 1975-10-28 Ibm Shifting apparatus for automatic data alignment
GB1524850A (en) * 1975-12-23 1978-09-13 Ferranti Ltd Data processing apparatus
JPS52119832A (en) 1976-04-01 1977-10-07 Toshiba Corp Electroinc calculator of microprogram control system
US4173041A (en) 1976-05-24 1979-10-30 International Business Machines Corporation Auxiliary microcontrol mechanism for increasing the number of different control actions in a microprogrammed digital data processor having microwords of fixed length
US4128880A (en) * 1976-06-30 1978-12-05 Cray Research, Inc. Computer vector register processing
US4085447A (en) * 1976-09-07 1978-04-18 Sperry Rand Corporation Right justified mask transfer apparatus
US4219874A (en) * 1978-03-17 1980-08-26 Gusev Valery Data processing device for variable length multibyte data fields
US4307445A (en) 1978-11-17 1981-12-22 Motorola, Inc. Microprogrammed control apparatus having a two-level control store for data processor
JPS6041768B2 (en) * 1979-01-19 1985-09-18 株式会社日立製作所 data processing equipment
US4302820A (en) 1979-08-20 1981-11-24 Allen-Bradley Company Dual language programmable controller
JPS5847053B2 (en) * 1979-11-19 1983-10-20 株式会社日立製作所 data processing equipment
US4394736A (en) 1980-02-11 1983-07-19 Data General Corporation Data processing system utilizing a unique two-level microcoding technique for forming microinstructions
US4320820A (en) * 1980-07-28 1982-03-23 Harvey Hubbell Incorporated Section insulator with improved arc control
JPS5776634A (en) * 1980-10-31 1982-05-13 Hitachi Ltd Digital signal processor
US4434462A (en) * 1980-11-24 1984-02-28 Texas Instruments Incorporated Off-chip access for psuedo-microprogramming in microprocessor
US4520439A (en) * 1981-01-05 1985-05-28 Sperry Corporation Variable field partial write data merge
US4538239A (en) * 1982-02-11 1985-08-27 Texas Instruments Incorporated High-speed multiplier for microcomputer used in digital signal processing system
US4491910A (en) * 1982-02-22 1985-01-01 Texas Instruments Incorporated Microcomputer having data shift within memory
US4583199A (en) * 1982-07-02 1986-04-15 Honeywell Information Systems Inc. Apparatus for aligning and packing a first operand into a second operand of a different character size
US4495598A (en) * 1982-09-29 1985-01-22 Mcdonnell Douglas Corporation Computer rotate function
US4928223A (en) * 1982-10-06 1990-05-22 Fairchild Semiconductor Corporation Floating point microprocessor with directable two level microinstructions
US4507731A (en) * 1982-11-01 1985-03-26 Raytheon Company Bidirectional data byte aligner
US4569016A (en) * 1983-06-30 1986-02-04 International Business Machines Corporation Mechanism for implementing one machine cycle executable mask and rotate instructions in a primitive instruction set computing system
US4586130A (en) * 1983-10-03 1986-04-29 Digital Equipment Corporation Central processing unit for a digital computer
JPS60254373A (en) * 1984-05-31 1985-12-16 Nippon Precision Saakitsutsu Kk Arithmetic unit for sum of product
GB8421066D0 (en) 1984-08-18 1984-09-19 Int Computers Ltd Microprogram control
US4825363A (en) * 1984-12-05 1989-04-25 Honeywell Inc. Apparatus for modifying microinstructions of a microprogrammed processor
JPS61160176A (en) * 1984-12-29 1986-07-19 Hitachi Ltd Vector processor
US4860192A (en) 1985-02-22 1989-08-22 Intergraph Corporation Quadword boundary cache system
US4899275A (en) * 1985-02-22 1990-02-06 Intergraph Corporation Cache-MMU system
US4884197A (en) 1985-02-22 1989-11-28 Intergraph Corporation Method and apparatus for addressing a cache memory
CA1266330A (en) * 1985-08-13 1990-02-27 Erik Lee Brunvand Circulating context addressable memory
JPS6347874A (en) * 1986-08-16 1988-02-29 Nec Corp Arithmetic unit
US4868777A (en) * 1986-09-12 1989-09-19 Matsushita Electric Industrial Co., Ltd. High speed multiplier utilizing signed-digit and carry-save operands
US4771463A (en) 1986-12-05 1988-09-13 Siemens Transmission Systems, Inc. Digital scrambling without error multiplication
US4811215A (en) * 1986-12-12 1989-03-07 Intergraph Corporation Instruction execution accelerator for a pipelined digital machine with virtual memory
US4992934A (en) * 1986-12-15 1991-02-12 United Technologies Corporation Reduced instruction set computing apparatus and methods
US4814976C1 (en) * 1986-12-23 2002-06-04 Mips Tech Inc Risc computer with unaligned reference handling and method for the same
US5073864A (en) 1987-02-10 1991-12-17 Davin Computer Corporation Parallel string processor and method for a minicomputer
US5235686A (en) 1987-02-24 1993-08-10 Texas Instruments Incorporated Computer system having mixed macrocode and microcode
US4891781A (en) * 1987-03-04 1990-01-02 Cylink Corporation Modulo arithmetic processor chip
US5005118A (en) * 1987-04-10 1991-04-02 Tandem Computers Incorporated Method and apparatus for modifying micro-instructions using a macro-instruction pipeline
US4847801A (en) 1987-10-26 1989-07-11 Cyclotomics, Inc. Compact galois field multiplier
US4878174A (en) 1987-11-03 1989-10-31 Lsi Logic Corporation Flexible ASIC microcomputer permitting the modular modification of dedicated functions and macroinstructions
US5047975A (en) * 1987-11-16 1991-09-10 Intel Corporation Dual mode adder circuitry with overflow detection and substitution enabled for a particular mode
US4829380A (en) * 1987-12-09 1989-05-09 General Motors Corporation Video processor
US4879676A (en) * 1988-02-29 1989-11-07 Mips Computer Systems, Inc. Method and apparatus for precise floating point exceptions
US4949250A (en) * 1988-03-18 1990-08-14 Digital Equipment Corporation Method and apparatus for executing instructions for a vector processing system
US5136696A (en) 1988-06-27 1992-08-04 Prime Computer, Inc. High-performance pipelined central processor for predicting the occurrence of executing single-cycle instructions and multicycle instructions
GB8820237D0 (en) * 1988-08-25 1988-09-28 Amt Holdings Processor array systems
JPH0810428B2 (en) * 1988-12-26 1996-01-31 三菱電機株式会社 Data processing device
JP2538053B2 (en) 1989-05-08 1996-09-25 松下電器産業株式会社 Control device
JP2646778B2 (en) * 1990-01-17 1997-08-27 日本電気株式会社 Digital signal processor
US5193202A (en) * 1990-05-29 1993-03-09 Wavetracer, Inc. Processor array with relocated operand physical address generator capable of data transfer to distant physical processor for each virtual processor while simulating dimensionally larger array processor
US5418915A (en) * 1990-08-08 1995-05-23 Sumitomo Metal Industries, Ltd. Arithmetic unit for SIMD type parallel computer
JPH04127364A (en) * 1990-09-19 1992-04-28 Nec Corp Product sum calculating device
JPH04172533A (en) * 1990-11-07 1992-06-19 Toshiba Corp Electronic computer
US5815723A (en) * 1990-11-13 1998-09-29 International Business Machines Corporation Picket autonomy on a SIMD machine
US5590345A (en) 1990-11-13 1996-12-31 International Business Machines Corporation Advanced parallel array processor(APAP)
US5765011A (en) * 1990-11-13 1998-06-09 International Business Machines Corporation Parallel processing system having a synchronous SIMD processing with processing elements emulating SIMD operation using individual instruction streams
US5222244A (en) * 1990-12-20 1993-06-22 Intel Corporation Method of modifying a microinstruction with operands specified by an instruction held in an alias register
CA2060555A1 (en) * 1991-04-24 1992-10-25 Robert J. Bullions, Iii System and method for draining an instruction pipeline
US5245564A (en) * 1991-05-10 1993-09-14 Weitek Corporation Apparatus for multiplying operands
JP3105197B2 (en) * 1991-06-24 2000-10-30 株式会社日立製作所 Division circuit and division method
US5961629A (en) 1991-07-08 1999-10-05 Seiko Epson Corporation High performance, superscalar-based computer system with out-of-order instruction execution
US5493687A (en) 1991-07-08 1996-02-20 Seiko Epson Corporation RISC microprocessor architecture implementing multiple typed register sets
JP2875909B2 (en) * 1991-07-12 1999-03-31 三菱電機株式会社 Parallel processing unit
JPH05324589A (en) * 1992-03-25 1993-12-07 Nippon Sheet Glass Co Ltd Parallel computer device and optical coupling device
US5581773A (en) 1992-05-12 1996-12-03 Glover; Michael A. Massively parallel SIMD processor which selectively transfers individual contiguously disposed serial memory elements
US5669010A (en) * 1992-05-18 1997-09-16 Silicon Engines Cascaded two-stage computational SIMD engine having multi-port memory and multiple arithmetic units
US5471628A (en) 1992-06-30 1995-11-28 International Business Machines Corporation Multi-function permutation switch for rotating and manipulating an order of bits of an input data byte in either cyclic or non-cyclic mode
US5396502A (en) * 1992-07-09 1995-03-07 Advanced Hardware Architectures, Inc. Single-stack implementation of a Reed-Solomon encoder/decoder
US5457779A (en) * 1993-01-15 1995-10-10 Silicon Graphics, Inc. System for accessing graphic data in a SIMD processing environment
US5299147A (en) * 1993-02-22 1994-03-29 Intergraph Corporation Decoder scheme for fully associative translation-lookaside buffer
US5717947A (en) * 1993-03-31 1998-02-10 Motorola, Inc. Data processing system and method thereof
EP0622727A1 (en) 1993-04-29 1994-11-02 International Business Machines Corporation System for optimizing argument reduction
JPH0720778A (en) * 1993-07-02 1995-01-24 Fujitsu Ltd Remainder calculating device, table generating device, and multiplication remainder calculating device
US5598514A (en) * 1993-08-09 1997-01-28 C-Cube Microsystems Structure and method for a multistandard video encoder/decoder
US5392408A (en) * 1993-09-20 1995-02-21 Apple Computer, Inc. Address selective emulation routine pointer address mapping system
EP0645699A1 (en) * 1993-09-29 1995-03-29 International Business Machines Corporation Fast multiply-add instruction sequence in a pipeline floating-point processor
US5815695A (en) * 1993-10-28 1998-09-29 Apple Computer, Inc. Method and apparatus for using condition codes to nullify instructions based on results of previously-executed instructions on a computer processor
DE69429061T2 (en) * 1993-10-29 2002-07-18 Advanced Micro Devices, Inc. Superskalarmikroprozessoren
EP0651320B1 (en) 1993-10-29 2001-05-23 Advanced Micro Devices, Inc. Superscalar instruction decoder
US5502829A (en) * 1993-11-03 1996-03-26 Intergraph Corporation Apparatus for obtaining data from a translation memory based on carry signal from adder
DE69424370T2 (en) * 1993-11-05 2001-02-15 Intergraph Corp., Huntsville Instruction cache with crossbar switch
EP1338957A3 (en) 1993-11-05 2003-10-29 Intergraph Corporation Software scheduled superscalar computer architecture
US6425124B1 (en) 1993-11-08 2002-07-23 Matsushita Electric Industrial Co. Ltd. Resource allocation device for reducing the size and run time of a machine language program
US5996062A (en) 1993-11-24 1999-11-30 Intergraph Corporation Method and apparatus for controlling an instruction pipeline in a data processing system
US6067615A (en) * 1993-11-30 2000-05-23 Trw Inc. Reconfigurable processor for executing successive function sequences in a processor operation
US5392228A (en) * 1993-12-06 1995-02-21 Motorola, Inc. Result normalizer and method of operation
JPH07182142A (en) * 1993-12-22 1995-07-21 Canon Inc Polynomial multiplication circuit
US5559974A (en) 1994-03-01 1996-09-24 Intel Corporation Decoder having independently loaded micro-alias and macro-alias registers accessible simultaneously by one micro-operation
US5809271A (en) * 1994-03-01 1998-09-15 Intel Corporation Method and apparatus for changing flow of control in a processor
US5537629A (en) 1994-03-01 1996-07-16 Intel Corporation Decoder for single cycle decoding of single prefixes in variable length instructions
US5781457A (en) * 1994-03-08 1998-07-14 Exponential Technology, Inc. Merge/mask, rotate/shift, and boolean operations from two instruction sets executed in a vectored mux on a dual-ALU
US5673407A (en) * 1994-03-08 1997-09-30 Texas Instruments Incorporated Data processor having capability to perform both floating point operations and memory access in response to a single instruction
WO1995025972A1 (en) * 1994-03-24 1995-09-28 Kanagawa Academy Of Science And Technology Optical fiber and its manufacture
US5734600A (en) * 1994-03-29 1998-03-31 International Business Machines Corporation Polynomial multiplier apparatus and method
JP3413940B2 (en) * 1994-03-29 2003-06-09 ソニー株式会社 Arithmetic circuit
FR2718866B1 (en) * 1994-04-19 1996-05-15 Sgs Thomson Microelectronics Arithmetic and logic calculation device and control method.
US5734874A (en) * 1994-04-29 1998-03-31 Sun Microsystems, Inc. Central processing unit with integrated graphics functions
EP0681236B1 (en) * 1994-05-05 2000-11-22 Conexant Systems, Inc. Space vector data path
US5442576A (en) * 1994-05-26 1995-08-15 Motorola, Inc. Multibit shifting apparatus, data processor using same, and method therefor
JP3599409B2 (en) 1994-06-14 2004-12-08 株式会社ルネサステクノロジ Branch prediction device
FR2723223B1 (en) 1994-07-29 1996-08-30 Sgs Thomson Microelectronics DIGITAL INTERFERENCE METHOD AND APPLICATION TO A PROGRAMMABLE CIRCUIT
US5758176A (en) * 1994-09-28 1998-05-26 International Business Machines Corporation Method and system for providing a single-instruction, multiple-data execution unit for performing single-instruction, multiple-data operations within a superscalar data processing system
US5513366A (en) * 1994-09-28 1996-04-30 International Business Machines Corporation Method and system for dynamically reconfiguring a register file in a vector processor
ZA9510127B (en) * 1994-12-01 1996-06-06 Intel Corp Novel processor having shift operations
US5887183A (en) * 1995-01-04 1999-03-23 International Business Machines Corporation Method and system in a data processing system for loading and storing vectors in a plurality of modes
US5550768A (en) * 1995-01-31 1996-08-27 International Business Machines Corporation Rounding normalizer for floating point arithmetic operations
US5713035A (en) * 1995-03-31 1998-01-27 International Business Machines Corporation Linking program access register number with millicode operand access
US5748979A (en) * 1995-04-05 1998-05-05 Xilinx Inc Reprogrammable instruction set accelerator using a plurality of programmable execution units and an instruction page table
US5696937A (en) 1995-04-28 1997-12-09 Unisys Corporation Cache controller utilizing a state machine for controlling invalidations in a network with dual system busses
GB9509987D0 (en) 1995-05-17 1995-07-12 Sgs Thomson Microelectronics Manipulation of data
GB9509988D0 (en) * 1995-05-17 1995-07-12 Sgs Thomson Microelectronics Matrix transposition
US5752071A (en) * 1995-07-17 1998-05-12 Intel Corporation Function coprocessor
US6381690B1 (en) * 1995-08-01 2002-04-30 Hewlett-Packard Company Processor for performing subword permutations and combinations
US6295599B1 (en) * 1995-08-16 2001-09-25 Microunity Systems Engineering System and method for providing a wide operand architecture
US5953241A (en) * 1995-08-16 1999-09-14 Microunity Engeering Systems, Inc. Multiplier array processing system with enhanced utilization at lower precision for group multiply and sum instruction
US5721892A (en) * 1995-08-31 1998-02-24 Intel Corporation Method and apparatus for performing multiply-subtract operations on packed data
US6385634B1 (en) * 1995-08-31 2002-05-07 Intel Corporation Method for performing multiply-add operations on packed data
US5936872A (en) * 1995-09-05 1999-08-10 Intel Corporation Method and apparatus for storing complex numbers to allow for efficient complex multiplication operations and performing such complex multiplication operations
US5726927A (en) * 1995-09-11 1998-03-10 Digital Equipment Corporation Multiply pipe round adder
US5768172A (en) * 1995-10-04 1998-06-16 Apple Computer, Inc. Graphic software functions without branch instructions
US5926642A (en) 1995-10-06 1999-07-20 Advanced Micro Devices, Inc. RISC86 instruction set
US5819117A (en) 1995-10-10 1998-10-06 Microunity Systems Engineering, Inc. Method and system for facilitating byte ordering interfacing of a computer system
US5798923A (en) 1995-10-18 1998-08-25 Intergraph Corporation Optimal projection design and analysis
US5774709A (en) * 1995-12-06 1998-06-30 Lsi Logic Corporation Enhanced branch delay slot handling with single exception program counter
US5852726A (en) 1995-12-19 1998-12-22 Intel Corporation Method and apparatus for executing two types of instructions that specify registers of a shared logical register file in a stack and a non-stack referenced manner
US5729724A (en) * 1995-12-20 1998-03-17 Intel Corporation Adaptive 128-bit floating point load and store operations for quadruple precision compatibility
US6185668B1 (en) * 1995-12-21 2001-02-06 Intergraph Corporation Method and apparatus for speculative execution of instructions
US5793661A (en) * 1995-12-26 1998-08-11 Intel Corporation Method and apparatus for performing multiply and accumulate operations on packed data
US6088783A (en) * 1996-02-16 2000-07-11 Morton; Steven G DPS having a plurality of like processors controlled in parallel by an instruction word, and a control processor also controlled by the instruction word
US5822606A (en) * 1996-01-11 1998-10-13 Morton; Steven G. DSP having a plurality of like processors controlled in parallel by an instruction word, and a control processor also controlled by the instruction word
WO1997036227A2 (en) * 1996-03-28 1997-10-02 Philips Electronics N.V. Method and computer system for processing a set of data elements on a sequential processor
US5717910A (en) * 1996-03-29 1998-02-10 Integrated Device Technology, Inc. Operand compare/release apparatus and method for microinstrution sequences in a pipeline processor
US6066178A (en) * 1996-04-10 2000-05-23 Lsi Logic Corporation Automated design method and system for synthesizing digital multipliers
JPH1011289A (en) 1996-06-19 1998-01-16 Mitsubishi Electric Corp Instruction number expansion method in parallel processor, and parallel processors
US5860017A (en) * 1996-06-28 1999-01-12 Intel Corporation Processor and method for speculatively executing instructions from multiple instruction streams indicated by a branch instruction
JPH1049345A (en) * 1996-07-31 1998-02-20 Matsushita Electric Ind Co Ltd Arithmetic unit
US5838984A (en) * 1996-08-19 1998-11-17 Samsung Electronics Co., Ltd. Single-instruction-multiple-data processing using multiple banks of vector registers
US6058465A (en) * 1996-08-19 2000-05-02 Nguyen; Le Trong Single-instruction-multiple-data processing in a multimedia signal processor
US5812147A (en) * 1996-09-20 1998-09-22 Silicon Graphics, Inc. Instruction methods for performing data formatting while moving data between memory and a vector register file
US6041403A (en) * 1996-09-27 2000-03-21 Intel Corporation Method and apparatus for generating a microinstruction responsive to the specification of an operand, in addition to a microinstruction based on the opcode, of a macroinstruction
US5944776A (en) * 1996-09-27 1999-08-31 Sun Microsystems, Inc. Fast carry-sum form booth encoder
US5729554A (en) * 1996-10-01 1998-03-17 Hewlett-Packard Co. Speculative execution of test patterns in a random test generator
US5784602A (en) * 1996-10-08 1998-07-21 Advanced Risc Machines Limited Method and apparatus for digital signal processing for integrated circuit architecture
US5996066A (en) 1996-10-10 1999-11-30 Sun Microsystems, Inc. Partitioned multiply and add/subtract instruction for CPU with integrated graphics functions
JP3790307B2 (en) 1996-10-16 2006-06-28 株式会社ルネサステクノロジ Data processor and data processing system
DE19644688B4 (en) * 1996-10-28 2005-06-16 Systemonic Ag Circuit arrangement of a digital multiplier module for processing binary numbers and elements made of GF (2m)
US5720774A (en) 1996-10-28 1998-02-24 Appliance Development Corp. Heating pad
JP3315042B2 (en) * 1996-11-20 2002-08-19 株式会社リコー Multiplier
US5909572A (en) * 1996-12-02 1999-06-01 Compaq Computer Corp. System and method for conditionally moving an operand from a source register to a destination register
JPH10171350A (en) * 1996-12-10 1998-06-26 Hitachi Ltd Method and device for generating hash value
US5918031A (en) 1996-12-18 1999-06-29 Intel Corporation Computer utilizing special micro-operations for encoding of multiple variant code flows
US6006316A (en) 1996-12-20 1999-12-21 International Business Machines, Corporation Performing SIMD shift and arithmetic operation in non-SIMD architecture by operation on packed data of sub-operands and carry over-correction
FR2758195B1 (en) * 1997-01-09 1999-02-26 Sgs Thomson Microelectronics MODULAR ARITHMETIC CO-PACKER COMPRISING TWO MULTIPLICATION CIRCUITS OPERATING IN PARALLEL
US5880984A (en) * 1997-01-13 1999-03-09 International Business Machines Corporation Method and apparatus for performing high-precision multiply-add calculations using independent multiply and add instruments
US5922066A (en) * 1997-02-24 1999-07-13 Samsung Electronics Co., Ltd. Multifunction data aligner in wide data width processor
US5881307A (en) 1997-02-24 1999-03-09 Samsung Electronics Co., Ltd. Deferred store data read with simple anti-dependency pipeline inter-lock control in superscalar processor
US5875336A (en) * 1997-03-31 1999-02-23 International Business Machines Corporation Method and system for translating a non-native bytecode to a set of codes native to a processor within a computer system
GB9707861D0 (en) * 1997-04-18 1997-06-04 Certicom Corp Arithmetic processor
US6154834A (en) * 1997-05-27 2000-11-28 Intel Corporation Detachable processor module containing external microcode expansion memory
US6035120A (en) * 1997-05-28 2000-03-07 Sun Microsystems, Inc. Method and apparatus for converting executable computer programs in a heterogeneous computing environment
US6421817B1 (en) 1997-05-29 2002-07-16 Xilinx, Inc. System and method of computation in a programmable logic device using virtual instructions
US5790827A (en) * 1997-06-20 1998-08-04 Sun Microsystems, Inc. Method for dependency checking using a scoreboard for a pair of register sets having different precisions
US5960012A (en) * 1997-06-23 1999-09-28 Sun Microsystems, Inc. Checksum determination using parallel computations on multiple packed data elements
US5887181A (en) * 1997-06-23 1999-03-23 Sun Microsystems, Inc. Method and apparatus for reducing a computational result to the range boundaries of an unsigned 8-bit integer in case of overflow
EP1359501A3 (en) * 1997-10-02 2007-11-21 Koninklijke Philips Electronics N.V. A processing device for executing virtual machine instructions
WO1999018485A2 (en) 1997-10-02 1999-04-15 Koninklijke Philips Electronics N.V. Variable instruction set computer
US5864703A (en) * 1997-10-09 1999-01-26 Mips Technologies, Inc. Method for providing extended precision in SIMD vector arithmetic operations
US5933650A (en) * 1997-10-09 1999-08-03 Mips Technologies, Inc. Alignment and ordering of vector elements for single instruction multiple data processing
US6009261A (en) 1997-12-16 1999-12-28 International Business Machines Corporation Preprocessing of stored target routines for emulating incompatible instructions on a target processor
EP0924895B1 (en) 1997-12-17 2009-07-08 Nippon Telegraph and Telephone Corporation Encryption and decryption devices for public-key cryptosystems and recording medium with their processing programs recorded thereon
US6181729B1 (en) * 1997-12-19 2001-01-30 Supergold Communication Limited Spread spectrum communication
US6009450A (en) 1997-12-24 1999-12-28 Motorola, Inc. Finite field inverse circuit
US6044389A (en) * 1997-12-29 2000-03-28 Quantum Corporation System for computing the multiplicative inverse of a field element for galois fields without using tables
US6058500A (en) * 1998-01-20 2000-05-02 3Com Corporation High-speed syndrome calculation
US6026420A (en) * 1998-01-20 2000-02-15 3Com Corporation High-speed evaluation of polynomials
US6122738A (en) 1998-01-22 2000-09-19 Symantec Corporation Computer file integrity verification
US6075937A (en) 1998-03-18 2000-06-13 International Business Machines Corporation Preprocessing of stored target routines for controlling emulation of incompatible instructions on a target processor and utilizing target processor feedback for controlling non-sequential incompatible instruction emulation
US6138229A (en) * 1998-05-29 2000-10-24 Motorola, Inc. Customizable instruction set processor with non-configurable/configurable decoding units and non-configurable/configurable execution units
US6141786A (en) 1998-06-04 2000-10-31 Intenational Business Machines Corporation Method and apparatus for performing arithmetic operations on Galois fields and their extensions
US6438678B1 (en) * 1998-06-15 2002-08-20 Cisco Technology, Inc. Apparatus and method for operating on data in a data communications system
US6199087B1 (en) * 1998-06-25 2001-03-06 Hewlett-Packard Company Apparatus and method for efficient arithmetic in finite fields through alternative representation
US6073154A (en) * 1998-06-26 2000-06-06 Xilinx, Inc. Computing multidimensional DFTs in FPGA
US6199088B1 (en) * 1998-06-30 2001-03-06 Quantum Corp. Circuit for determining multiplicative inverses in certain galois fields
US6314445B1 (en) 1998-08-03 2001-11-06 International Business Machines Coproration Native function calling
US6263429B1 (en) 1998-09-30 2001-07-17 Conexant Systems, Inc. Dynamic microcode for embedded processors
JP2000172520A (en) * 1998-12-04 2000-06-23 Fujitsu Ltd Galois field operation processor
US6397241B1 (en) * 1998-12-18 2002-05-28 Motorola, Inc. Multiplier cell and method of computing
JP3585800B2 (en) 1999-01-13 2004-11-04 株式会社東芝 Information processing equipment
US6480872B1 (en) 1999-01-21 2002-11-12 Sandcraft, Inc. Floating-point and integer multiply-add and multiply-accumulate
US6453407B1 (en) 1999-02-10 2002-09-17 Infineon Technologies Ag Configurable long instruction word architecture and instruction set
DE19907575A1 (en) * 1999-02-23 2000-08-24 Philips Corp Intellectual Pty Circuit arrangement for supplying a feed current
JP3833412B2 (en) 1999-04-09 2006-10-11 富士通株式会社 Expression data generation apparatus and method in finite field operation
JP2000321979A (en) 1999-05-14 2000-11-24 Matsushita Electric Ind Co Ltd Polynomial arithmetic device, device for calculating order of elliptic curve, device for generating elliptic curve, and cryptographic system for elliptic curve
TW482980B (en) 1999-05-31 2002-04-11 Ibm Hardware device for executing base programmable instructions based upon micro-instructions
JP2001034472A (en) * 1999-07-16 2001-02-09 Mitsubishi Electric Corp Data processor and division and remainder algorithm
JP2001147799A (en) * 1999-10-01 2001-05-29 Hitachi Ltd Data-moving method, conditional transfer logic, method for re-arraying data and method for copying data
US6430684B1 (en) 1999-10-29 2002-08-06 Texas Instruments Incorporated Processor circuits, systems, and methods with efficient granularity shift and/or merge instruction(s)
US6615366B1 (en) 1999-12-21 2003-09-02 Intel Corporation Microprocessor with dual execution core operable in high reliability mode
US6711602B1 (en) * 2000-02-18 2004-03-23 Texas Instruments Incorporated Data processor with flexible multiply unit
US6760742B1 (en) * 2000-02-18 2004-07-06 Texas Instruments Incorporated Multi-dimensional galois field multiplier
US6513054B1 (en) * 2000-02-22 2003-01-28 The United States Of America As Represented By The Secretary Of The Army Asynchronous parallel arithmetic processor utilizing coefficient polynomial arithmetic (CPA)
US7051189B2 (en) * 2000-03-15 2006-05-23 Arc International Method and apparatus for processor code optimization using code compression
JP2003528390A (en) 2000-03-20 2003-09-24 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Method of executing a computer program by an interpreter, computer system and computer program product
US6715066B1 (en) * 2000-04-07 2004-03-30 Sun Microsystems, Inc. System and method for arranging bits of a data word in accordance with a mask
US6618804B1 (en) 2000-04-07 2003-09-09 Sun Microsystems, Inc. System and method for rearranging bits of a data word in accordance with a mask using sorting
AU2001288209A1 (en) 2000-05-05 2001-11-26 Ruby B. Lee A method and system for performing permutations using permutation instructions based on modified omega and flip stages
US6625726B1 (en) 2000-06-02 2003-09-23 Advanced Micro Devices, Inc. Method and apparatus for fault handling in computer systems
US6651160B1 (en) * 2000-09-01 2003-11-18 Mips Technologies, Inc. Register set extension for compressed instruction set
US6625737B1 (en) 2000-09-20 2003-09-23 Mips Technologies Inc. System for prediction and control of power consumption in digital system
US20020069402A1 (en) 2000-10-05 2002-06-06 Nevill Edward Colles Scheduling control within a system having mixed hardware and software based instruction execution
US7599981B2 (en) 2001-02-21 2009-10-06 Mips Technologies, Inc. Binary polynomial multiplier
US7181484B2 (en) * 2001-02-21 2007-02-20 Mips Technologies, Inc. Extended-precision accumulation of multiplier output
US7237097B2 (en) 2001-02-21 2007-06-26 Mips Technologies, Inc. Partial bitwise permutations
US7711763B2 (en) * 2001-02-21 2010-05-04 Mips Technologies, Inc. Microprocessor instructions for performing polynomial arithmetic operations
US7162621B2 (en) 2001-02-21 2007-01-09 Mips Technologies, Inc. Virtual instruction expansion based on template and parameter selector information specifying sign-extension or concentration
US7003715B1 (en) * 2001-03-30 2006-02-21 Cisco Technology, Inc. Galois field multiply accumulator

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4809212A (en) * 1985-06-19 1989-02-28 Advanced Micro Devices, Inc. High throughput extended-precision multiplier
US6128726A (en) * 1996-06-04 2000-10-03 Sigma Designs, Inc. Accurate high speed digital signal processor
US6078941A (en) * 1996-11-18 2000-06-20 Samsung Electronics Co., Ltd. Computational structure having multiple stages wherein each stage includes a pair of adders and a multiplexing circuit capable of operating in parallel
US6233597B1 (en) * 1997-07-09 2001-05-15 Matsushita Electric Industrial Co., Ltd. Computing apparatus for double-precision multiplication

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
DATABASE TDB [Online] XP002954761 Database accession no. (NN81024322) & IBM TECH. DIS. BULL. vol. 23, no. 9, February 1981, pages 4322 - 4323 *
See also references of EP1374034A2 *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2019005132A1 (en) * 2017-06-30 2019-01-03 Intel Corporation Apparatus and method for multiplication and accumulation of complex values
WO2019005130A1 (en) * 2017-06-30 2019-01-03 Intel Corporation Apparatus and method for multiplication and accumulation of complex values
US11294679B2 (en) 2017-06-30 2022-04-05 Intel Corporation Apparatus and method for multiplication and accumulation of complex values
US11334319B2 (en) 2017-06-30 2022-05-17 Intel Corporation Apparatus and method for multiplication and accumulation of complex values

Also Published As

Publication number Publication date
US7860911B2 (en) 2010-12-28
EP1374034B1 (en) 2008-04-23
WO2002069081A3 (en) 2002-11-07
CN1503937B (en) 2013-05-08
JP2013080487A (en) 2013-05-02
US7225212B2 (en) 2007-05-29
US20020178203A1 (en) 2002-11-28
US20020116432A1 (en) 2002-08-22
DE60226222D1 (en) 2008-06-05
JP2005505023A (en) 2005-02-17
JP5231336B2 (en) 2013-07-10
EP1374034A4 (en) 2006-05-17
EP1374034A2 (en) 2004-01-02
US7181484B2 (en) 2007-02-20
JP2009266239A (en) 2009-11-12
DE60226222T2 (en) 2009-05-20
CN1503937A (en) 2004-06-09
US20060190519A1 (en) 2006-08-24

Similar Documents

Publication Publication Date Title
US7181484B2 (en) Extended-precision accumulation of multiplier output
US7599981B2 (en) Binary polynomial multiplier
US7237097B2 (en) Partial bitwise permutations
JP4477279B2 (en) Digital signal processor with combined multiply-accumulate unit
US8473719B2 (en) Data packet arithmetic logic devices and methods
EP1293891B2 (en) Arithmetic processor accomodating different finite field size
JP2009282992A (en) Polynomial arithmetic operation
GB2291515A (en) Data processing using multiply-accumulate instructions.
KR20040045152A (en) Apparatus for modular multiplication
WO2003083642A2 (en) A data processing system and method for performing a mathematical operation on multi bit binary integer numbers using floating point arithmetic

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A3

Designated state(s): CN JP

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2002568137

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 2002717430

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 028086333

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 2002717430

Country of ref document: EP