WO2000020662A1 - Submicron metallization using electrochemical deposition - Google Patents

Submicron metallization using electrochemical deposition Download PDF

Info

Publication number
WO2000020662A1
WO2000020662A1 PCT/US1999/023187 US9923187W WO0020662A1 WO 2000020662 A1 WO2000020662 A1 WO 2000020662A1 US 9923187 W US9923187 W US 9923187W WO 0020662 A1 WO0020662 A1 WO 0020662A1
Authority
WO
WIPO (PCT)
Prior art keywords
current density
electroplating
metal
waveform
copper
Prior art date
Application number
PCT/US1999/023187
Other languages
French (fr)
Other versions
WO2000020662A9 (en
Inventor
Linlin Chen
Lyndon W. Graham
Thomas L. Ritzdorf
Dakin Fulton
Original Assignee
Semitool, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semitool, Inc. filed Critical Semitool, Inc.
Priority to AT99954748T priority Critical patent/ATE477353T1/en
Priority to DE69942669T priority patent/DE69942669D1/en
Priority to JP2000574753A priority patent/JP2002526663A/en
Priority to EP99954748A priority patent/EP1125007B1/en
Publication of WO2000020662A1 publication Critical patent/WO2000020662A1/en
Publication of WO2000020662A9 publication Critical patent/WO2000020662A9/en
Priority to US09/815,931 priority patent/US6806186B2/en
Priority to US10/882,664 priority patent/US7144805B2/en

Links

Classifications

    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/02Electroplating of selected surface areas
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/10Electroplating with more than one layer of the same or of different metals
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/18Electroplating using modulated, pulsed or reversing current
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/60Electroplating characterised by the structure or texture of the layers
    • C25D5/605Surface topography of the layers, e.g. rough, dendritic or nodular layers
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/60Electroplating characterised by the structure or texture of the layers
    • C25D5/605Surface topography of the layers, e.g. rough, dendritic or nodular layers
    • C25D5/611Smooth layers
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/60Electroplating characterised by the structure or texture of the layers
    • C25D5/615Microstructure of the layers, e.g. mixed structure
    • C25D5/617Crystalline layers

Definitions

  • An integrated circuit is an interconnected ensemble of devices formed within a semiconductor material and within a dielectric material that overlies a surface of the semiconductor material.
  • Devices which may be formed within the semiconductor material include MOS transistors, bipolar transistors, diodes and diffused resistors.
  • Devices which may be formed within the dielectric include thin- film resistors and capacitors.
  • more than 100 integrated circuit die (IC chips) are constructed on a single 8 inch diameter silicon wafer.
  • the devices utilized in each dice are interconnected by conductor paths formed within the dielectric.
  • two or more levels of conductor paths, with successive levels separated by a dielectric layer, are employed as interconnections.
  • an aluminum alloy and silicon oxide are typically used for, respectively, the conductor and dielectric.
  • signal propagation delay may be characterized by a time delay ⁇ . See E.H. Stevens, Interconnect Technology, QMC, Inc., July 1993. An approximate expression for the time delay, ⁇ , as it relates to the transmission of
  • R and C are, respectively, an equivalent resistance and capacitance for the interconnect path
  • ISAT and VSAT are, respectively, the saturation (maximum) current and the drain-to-source potential at the onset of current saturation for the transistor that applies a signal to the interconnect path.
  • the path resistance is proportional to the resistivity, p, of the conductor material.
  • the path capacitance is proportional to the relative dielectric permittivity, Ke, of the dielectric material.
  • Ke relative dielectric permittivity
  • Ke dielectric should be utilized in the manufacture of high-performance integrated circuits.
  • copper interconnect lines within a low-Ke dielectric will likely replace aluminum-alloy lines within a silicon oxide dielectric as the most preferred interconnect structure. See “Copper Goes Mainstream: Low-k to follow", Semiconductor International, November 1997, pp. 67-70. Resistivities of copper films are in the range of 1.7 to 2.0 ⁇ cm. while resistivities of aluminum- alloy films are higher in the range of 3.0 to 3.5 ⁇ cm.
  • Another problem is the propensity of copper to oxidize rapidly when immersed in aqueous solutions or when exposed to an oxygen-containing atmosphere. Oxidized surfaces of the copper are rendered non-conductive and thereby limit the current carrying capability of a given conductor path when compared to a similarly dimensioned non-oxidized copper path.
  • a still further problem with using copper in integrated circuits is that it is difficult to use copper in a multi-layer, integrated circuit structure with dielectric materials. Using traditional methods of copper deposition, copper adheres only weakly to dielectric materials.
  • Fig. 1 illustrates the process steps generally required for implementing the dual damascene architecture.
  • Electrodeposition of the copper metallization has been found to be the most efficient way to deposit copper into the trenches and vias. This method has been found to impart the best electromigration resistance performance to the resulting interconnect.
  • this method of depositing the copper is not without problems of its own.
  • acid copper plating solutions for copper interconnect often contain organic additives to provide improved throwing power, enhanced leveling effect, and proper deposit characteristics. Since these additives play a significant role in copper plating, the concentrations of these additives in the plating bath need to be tightly controlled to ensure consistent trench fill and film properties.
  • the present inventors have recognized that it would be desirable to use an additive-free plating solution to improve bath control, thereby eliminate the need to monitor the concentrations of the additives. Further, they have recognized that, even in the presence of such additives, certain plating parameters must be optimized.
  • the present inventors have found that application of metallization, particularly copper metallization, using low current density plating waveforms provides better trench and via filling results when compared to high current density plating waveforms. This is particularly true when additive-free plating solutions are used.
  • low current density plating waveforms are often quite slow in producing metal films of the requisite thickness. Accordingly, a low current density plating waveform is used during initial plating operations while a high current density plating waveform is used to decrease the fill time and, if desired, provide a different film morphology, some time after the initial plating operations are complete.
  • the waveshape and its frequency are used to influence the surface morphology of the copper metallization deposit. Further, high metal concentrations in the additive-free plating solutions are used to provide more effective filling of the trench and via structures.
  • plating solutions that include additives
  • the present inventors have found that the plating process may be optimized by employing low metal concentration plating solutions. Such solutions produce higher quality filling of the trenches and vias when compared with copper metallization deposited using solutions having high metal concentrations.
  • Methods for depositing a metal into a micro-recessed structure in the surface of a microelectronic workpiece are disclosed.
  • the methods are suitable for use in connection with additive free as well as additive containing electroplating solutions.
  • the method includes making contact between the surface of the microelectronic workpiece and an electroplating solution in an electroplating cell that includes a cathode formed by the surface of the microelectronic workpiece and an anode disposed in electrical contact with the electroplating solution.
  • an initial film of the metal is deposited into the micro- recessed structure using at least a first electroplating waveform having a first current density.
  • the first current density of the first electroplating waveform is provide to enhance the deposition of the metal at a bottom of the micro-recessed structure. After the this initial plating, deposition of the metal is continued using at least a second electroplating waveform having a second current density.
  • the second current density of the second electroplating waveform is provided to assist in reducing the time required to substantially complete filling of the micro-recessed structure.
  • Figure 1 is a scanning electron microscope (“SEM") photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a plating bath without organic additives and using a low-current plating waveform.
  • SEM scanning electron microscope
  • Figure 2 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a plating bath without organic additives and using a high current density plating waveform.
  • Figures 3(a) - (d) are SEM photographs showing cross-sections of metallization layers plated exterior to respective semiconductor substrates wherein the metallization layers were deposited using incremental depositions at different current densities and thicknesses.
  • Figure 4 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a pulse reverse waveform.
  • Figure 5 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a two-step waveform comprised of an initial waveform having a low- current density followed by a further waveform having high-current density.
  • Figure 6 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was plated using the two-step waveform used to plate the metallization layer of Figure 5, but wherein plating solution had a high copper concentration.
  • Figures 7 and 8 are SEM photographs showing cross-sections of metallization layers plated exterior to respective semiconductor substrates wherein the layers were deposited using a one-step waveform in a plating bath having organic additives.
  • Figure 9 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was plated using the one-step waveform used in the metallization process of Figures 7 and 8, but wherein the copper concentration of the plating solution has been reduced.
  • Figures 10(a) - 10(c) are FIB photographs showing cross-sections of metallization layers plated exterior to respective semiconductor substrates wherein the metallization layers were plated using a plating bath having organic additives, and wherein the photographs illustrate the effect of seed layer quality on the plating process.
  • the present invention can be understood with reference to the experiments disclosed herein. Although the experiments were performed in connection with the plating of a metal comprising copper, it will be recognized that the teachings disclosed herein are so applicable to the electroplating of other metals. All the experiments were performed on 200mm wafers using a plating tool, such as a plating tool available from Semitool, Inc., of Kalispell, Montana. Three plating baths were examined. The first one, bath 1 (either 24g/L or 36g/L copper) had no organic additives. The bath 2 (Additive A) and the bath 2 (Additive B) contain organic additives from different vendors.
  • FIG. 1 presents a scanning electron microscope ("SEM") cross-section obtained from bath 1 with 24g/L copper. Void- free fill was obtained for 0.5 ⁇ wide, 2:1 aspect ratio trench. The waveshape used was a forward pulse with 1 ms on and 1 ms off (WF1). It was found that the waveshape was not significant for fill as long as the current density was low.
  • an electroplating waveform having low current density is used during the initial phases of the trench and/or via filling stage of the process. At some time subsequent to such initial filling, the electroplating waveform transitions to a higher current density waveform to complete the electroplating process and reduce the total time required for the process.
  • an initial low current density approach is necessary for gap fill if no-additive bath is used.
  • initial low current is helpful to improve the contact to the seed layer, particularly when the seed layer is very thin.
  • the drawback of low current is its long processing time.
  • a plating recipe with multiple steps is preferred in which a low current plating waveform is used to fill the small feature and, possibly, to enhance the seed layer, and then a high current plating waveform is used to finish the process and to provide smooth surface for one or more subsequent CMP processes.
  • Figure 5 shows a cross-section obtained with a two-step waveform of 4mA/cm 2 followed by 32mA/cm 2 . An improvement in gap fill was observed. Using the same two-step waveform, an increase in the copper concentration (36g/L) provided significant improvement of the fill process as illustrated in Figure 6.
  • FIG. 7 illustrates a metallization way are plated from such a bath using a 1-step waveform at 20 mA/cm 2 .
  • Figure 8 is a cross-section obtained at 20mA/cm 2 with 20g/L copper in the solution. Although the surface of the deposit was smooth, similar to bath 3, voids were observed in the trench at this copper concentration. As the copper concentration decreased from 20 to lOg/L, void-free fill was obtained as in Figure 9. The better gap fill at lower copper concentration in the presence of organic additives is different from that obtained for additive-free bath in which high copper provided better gap fill. This implies a different controlling mechanism for copper growth in the presence of additives. Similar to those obtained from additive-free bath, pulse reverse was found to produce voids and rough surface in this bath with additives.
  • Figures 10(a) - (c) illustrates the effect of seed layer on the gap fill.
  • the center voids ( Figure 10a) are formed when the top of the feature is pinched off before the filling is completed.
  • the overhanging of the seed layer at the top of the feature due to the line-of-sight deposition inherent in the PVD process, is often the main reason for the center voids and the insufficient suppressor of copper growth at the top of the trench during the plating is the other one.
  • the former needs the optimization of the PVD process to deposit a conformal layer and may possibly require a combination of PVD process and other techniques such as CVD or electrochemical deposition for small features.
  • the latter calls for the optimization of the plating process by changing the bath composition and plating waveform.
  • the bottom and sidewall voids are mainly attributed to the insufficient coverage of the seed layer. Copper oxide is always formed on the seed layer prior to the plating when the wafer is exposed to air. This oxide is readily removed, and the underlying copper can be chemically etched when the wafer is in contact with the acidic plating solution. This may lead to the exposure of the barrier layer to the solution and result in the formation of bottom or sidewall voids. There are ways to eliminate these voids either by having a thick layer in the feature or using less aggressive plating solutions for the copper plating. By optimizing the seed layer, void-free gap fill was achieved as in Fig. 10(c).

Landscapes

  • Chemical & Material Sciences (AREA)
  • Organic Chemistry (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Electrochemistry (AREA)
  • Materials Engineering (AREA)
  • Metallurgy (AREA)
  • Engineering & Computer Science (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Electroplating Methods And Accessories (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Battery Electrode And Active Subsutance (AREA)
  • Electroplating And Plating Baths Therefor (AREA)
  • Secondary Cells (AREA)

Abstract

Methods for depositing a metal into a micro-recessed structure in the surface of a microelectronic workpiece are disclosed. The methods are suitable for use in connection with additive free as well as additive containing electroplating solutions. In accordance with one embodiment, the method includes making contact between the surface of the microelectronic workpiece and an electroplating solution in an electroplating cell that includes a cathode formed by the surface of the microelectronic workpiece and an anode disposed in electrical contact with the electroplating solution. Next, an initial film of the metal is deposited into the micro-recessed structure using at least a first electroplating waveform having a first current density. The first current density of the first electroplating waveform is provided to enhance the deposition of the metal at a bottom of the micro-recessed structure. After this initial plating, deposition of the metal is continued using at least a second electroplating waveform having a second current density. The second current density of the second electroplating waveform is provided to assist in reducing the time required to substantially complete filling of the micro-recessed structure.

Description

TITLE OF THE INVENTION
SUBMICRON METALLIZATION USING ELECTROCHEMICAL DEPOSITION
CROSS-REFERENCE TO RELATED APPLICATIONS This application claims priority from U.S.S.N. 60/103,061, filed October 5, 1998, and entitled "Submicron Copper Metallization By Electrochemical Deposition", which is hereby incorporated by reference.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
Not Applicable
BACKGROUND OF THE INVENTION An integrated circuit is an interconnected ensemble of devices formed within a semiconductor material and within a dielectric material that overlies a surface of the semiconductor material. Devices which may be formed within the semiconductor material include MOS transistors, bipolar transistors, diodes and diffused resistors. Devices which may be formed within the dielectric include thin- film resistors and capacitors. Typically, more than 100 integrated circuit die (IC chips) are constructed on a single 8 inch diameter silicon wafer. The devices utilized in each dice are interconnected by conductor paths formed within the dielectric. Typically, two or more levels of conductor paths, with successive levels separated by a dielectric layer, are employed as interconnections. In current practice, an aluminum alloy and silicon oxide are typically used for, respectively, the conductor and dielectric.
Delays in propagation of electrical signals between devices on a single dice limit the performance of integrated circuits. More particularly, these delays limit the speed at which an integrated circuit may process these electrical signals. Larger propagation delays reduce the speed at which the integrated circuit may process the electrical signals, while smaller propagation delays increase this speed. Accordingly, integrated circuit manufacturers seek ways in which to reduce the propagation delays.
For each interconnect path, signal propagation delay may be characterized by a time delay τ. See E.H. Stevens, Interconnect Technology, QMC, Inc., July 1993. An approximate expression for the time delay, τ, as it relates to the transmission of
a signal between transistors on an integrated circuit is given by the equation:
τ= RC[ 1 + (VSATZ/RISAT) ] In this equation, R and C are, respectively, an equivalent resistance and capacitance for the interconnect path, and ISAT and VSAT are, respectively, the saturation (maximum) current and the drain-to-source potential at the onset of current saturation for the transistor that applies a signal to the interconnect path. The path resistance is proportional to the resistivity, p, of the conductor material.
The path capacitance is proportional to the relative dielectric permittivity, Ke, of the dielectric material. A small value of τ requires that the interconnect line carry a
current density sufficiently large to make the ratio VSAT//RISAT small. It follows, therefore, that a low-p conductor which can carry a high current density and a low-
Ke dielectric should be utilized in the manufacture of high-performance integrated circuits.
To meet the foregoing criterion, copper interconnect lines within a low-Ke dielectric will likely replace aluminum-alloy lines within a silicon oxide dielectric as the most preferred interconnect structure. See "Copper Goes Mainstream: Low-k to Follow", Semiconductor International, November 1997, pp. 67-70. Resistivities of copper films are in the range of 1.7 to 2.0 μΩcm. while resistivities of aluminum- alloy films are higher in the range of 3.0 to 3.5 μΩcm.
Despite the advantageous properties of copper, several problems must be addressed for copper interconnects to become viable in large-scale manufacturing processes. Diffusion of copper is one such problem. Under the influence of an electric field, and at only moderately elevated temperatures, copper moves rapidly through silicon oxide. It is believed that copper also moves rapidly through low-Ke dielectrics. Such copper diffusion causes failure of devices formed within the silicon.
Another problem is the propensity of copper to oxidize rapidly when immersed in aqueous solutions or when exposed to an oxygen-containing atmosphere. Oxidized surfaces of the copper are rendered non-conductive and thereby limit the current carrying capability of a given conductor path when compared to a similarly dimensioned non-oxidized copper path.
A still further problem with using copper in integrated circuits is that it is difficult to use copper in a multi-layer, integrated circuit structure with dielectric materials. Using traditional methods of copper deposition, copper adheres only weakly to dielectric materials.
Finally, because copper does not form volatile halide compounds, direct plasma etching of copper cannot be employed in fine-line patterning of copper. As such, copper is difficult to use in the increasingly small geometries required for advanced integrated circuit devices.
The semiconductor industry has addressed some of the foregoing problems and has adopted a generally standard interconnect architecture for copper interconnects. To this end, the industry has found that fine-line patterning of copper can be accomplished by etching trenches and vias in a dielectric, filling the trenches and vias with a deposition of copper, and removing copper from above the top surface of the dielectric by chemical-mechanical polishing (CMP). An interconnect architecture called dual damascene can be employed to implement such an architecture and thereby form copper lines within a dielectric. Fig. 1 illustrates the process steps generally required for implementing the dual damascene architecture.
Deposition of thin, uniform barrier and seed layers into high aspect ratio (depth/ diameter) vias and high aspect ratio (depth /width) trenches is difficult. The upper portions of such trenches and vias tend to pinch-off before the respective trench and/or via is completely filled or layered with the desired material.
Electrodeposition of the copper metallization has been found to be the most efficient way to deposit copper into the trenches and vias. This method has been found to impart the best electromigration resistance performance to the resulting interconnect. However, this method of depositing the copper is not without problems of its own. For example, acid copper plating solutions for copper interconnect often contain organic additives to provide improved throwing power, enhanced leveling effect, and proper deposit characteristics. Since these additives play a significant role in copper plating, the concentrations of these additives in the plating bath need to be tightly controlled to ensure consistent trench fill and film properties. The present inventors have recognized that it would be desirable to use an additive-free plating solution to improve bath control, thereby eliminate the need to monitor the concentrations of the additives. Further, they have recognized that, even in the presence of such additives, certain plating parameters must be optimized.
BRIEF SUMMARY OF THE INVENTION
The present inventors have found that application of metallization, particularly copper metallization, using low current density plating waveforms provides better trench and via filling results when compared to high current density plating waveforms. This is particularly true when additive-free plating solutions are used. However, such low current density plating waveforms are often quite slow in producing metal films of the requisite thickness. Accordingly, a low current density plating waveform is used during initial plating operations while a high current density plating waveform is used to decrease the fill time and, if desired, provide a different film morphology, some time after the initial plating operations are complete.
In accordance with one embodiment of the present invention, the waveshape and its frequency are used to influence the surface morphology of the copper metallization deposit. Further, high metal concentrations in the additive-free plating solutions are used to provide more effective filling of the trench and via structures.
With respect to plating solutions that include additives, the present inventors have found that the plating process may be optimized by employing low metal concentration plating solutions. Such solutions produce higher quality filling of the trenches and vias when compared with copper metallization deposited using solutions having high metal concentrations.
Methods for depositing a metal into a micro-recessed structure in the surface of a microelectronic workpiece are disclosed. The methods are suitable for use in connection with additive free as well as additive containing electroplating solutions. In accordance with one embodiment, the method includes making contact between the surface of the microelectronic workpiece and an electroplating solution in an electroplating cell that includes a cathode formed by the surface of the microelectronic workpiece and an anode disposed in electrical contact with the electroplating solution. Next, an initial film of the metal is deposited into the micro- recessed structure using at least a first electroplating waveform having a first current density. The first current density of the first electroplating waveform is provide to enhance the deposition of the metal at a bottom of the micro-recessed structure. After the this initial plating, deposition of the metal is continued using at least a second electroplating waveform having a second current density. The second current density of the second electroplating waveform is provided to assist in reducing the time required to substantially complete filling of the micro-recessed structure.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
Figure 1 is a scanning electron microscope ("SEM") photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a plating bath without organic additives and using a low-current plating waveform.
Figure 2 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a plating bath without organic additives and using a high current density plating waveform.
Figures 3(a) - (d) are SEM photographs showing cross-sections of metallization layers plated exterior to respective semiconductor substrates wherein the metallization layers were deposited using incremental depositions at different current densities and thicknesses.
Figure 4 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a pulse reverse waveform.
Figure 5 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was deposited using a two-step waveform comprised of an initial waveform having a low- current density followed by a further waveform having high-current density. Figure 6 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was plated using the two-step waveform used to plate the metallization layer of Figure 5, but wherein plating solution had a high copper concentration.
Figures 7 and 8 are SEM photographs showing cross-sections of metallization layers plated exterior to respective semiconductor substrates wherein the layers were deposited using a one-step waveform in a plating bath having organic additives.
Figure 9 is a SEM photograph showing a cross-section of a metallization layer plated exterior to a semiconductor substrate wherein the metallization layer was plated using the one-step waveform used in the metallization process of Figures 7 and 8, but wherein the copper concentration of the plating solution has been reduced.
Figures 10(a) - 10(c) are FIB photographs showing cross-sections of metallization layers plated exterior to respective semiconductor substrates wherein the metallization layers were plated using a plating bath having organic additives, and wherein the photographs illustrate the effect of seed layer quality on the plating process.
DETAILED DESCRIPTION OF THE INVENTION The present invention can be understood with reference to the experiments disclosed herein. Although the experiments were performed in connection with the plating of a metal comprising copper, it will be recognized that the teachings disclosed herein are so applicable to the electroplating of other metals. All the experiments were performed on 200mm wafers using a plating tool, such as a plating tool available from Semitool, Inc., of Kalispell, Montana. Three plating baths were examined. The first one, bath 1 (either 24g/L or 36g/L copper) had no organic additives. The bath 2 (Additive A) and the bath 2 (Additive B) contain organic additives from different vendors.
Good trench fill was obtained at low current density of 4 mA/cm2 for copper concentrations from 15 to 36 g/L. It is believed that the high micro-throwing power at low current density due to low concentration polarization is responsible for such trench fill at high copper concentrations. Figure 1 presents a scanning electron microscope ("SEM") cross-section obtained from bath 1 with 24g/L copper. Void- free fill was obtained for 0.5μ wide, 2:1 aspect ratio trench. The waveshape used was a forward pulse with 1 ms on and 1 ms off (WF1). It was found that the waveshape was not significant for fill as long as the current density was low. As seen from Figure 1, rough surface or large grains were observed with 4mA/cm2, implying that grain growth was the principal mechanism for the deposition as opposed to the formation of new nuclei. The copper deposit becomes smoother with high current density (40 mA/cm2) as shown in Figure 2. However, the fill at this higher current is not as good and seam voids were seen in the trench.
In view of the characteristics of the low current density and high current density waveforms, the present inventors have found that such waveforms can be combined during a single electroplating process whereby the advantages associated with each waveform are exploited to provide a sub-micron electroplating process that meets the process characteristics (void filling and time for filling) required to make it commercially viable. To this end, an electroplating waveform having low current density is used during the initial phases of the trench and/or via filling stage of the process. At some time subsequent to such initial filling, the electroplating waveform transitions to a higher current density waveform to complete the electroplating process and reduce the total time required for the process.
To understand how the copper was deposited inside trench and via features, incremental deposition at different current densities and thicknesses, represented as Ampere-minutes (A-min), was conducted. The results are compared in Figures 3(a) - (d). At low current density, large grains were seen (Figures 3(a) and (b)). As the thickness increased from 1.26 to 3.78 A-min, enhanced growth at the bottom of the trench is achieved, probably explaining why good fill was obtained in Figure 1 at low current density. As such, the low-current density value should be chosen to provide enhanced growth of the copper metallization layer at the lower portions of the feature into which the copper metallization is deposited. At high current density (40mA/cm2, Figures 3(c) and (d)), the deposit is smooth and very conformal. Compared to Figure 2, where seam voids are observed, conformal plating is not sufficient to guarantee void-free fill because the top part of the trench is often pinched off first leaving voids inside.
It is believed that the seam voids illustrated in these Figures resulted from the overplating of copper deposit at the top of the feature due to its high current distribution. It is expected that the overplated copper will be preferentially removed if a reverse pulse is included in the waveshape. However, the addition of reverse pulses did not improve the trench fill as shown in Figure 4 where seam voids were still observed even with a pulse reverse waveshape.
Therefore, an initial low current density approach is necessary for gap fill if no-additive bath is used. In addition to good trench fill, initial low current is helpful to improve the contact to the seed layer, particularly when the seed layer is very thin. However, the drawback of low current is its long processing time. To circumvent this, a plating recipe with multiple steps is preferred in which a low current plating waveform is used to fill the small feature and, possibly, to enhance the seed layer, and then a high current plating waveform is used to finish the process and to provide smooth surface for one or more subsequent CMP processes.
Figure 5 shows a cross-section obtained with a two-step waveform of 4mA/cm2 followed by 32mA/cm2. An improvement in gap fill was observed. Using the same two-step waveform, an increase in the copper concentration (36g/L) provided significant improvement of the fill process as illustrated in Figure 6.
The effect of copper concentration on the gap fill for acidic baths with additives was examined using bath 2 disclosed above. Figure 7 illustrates a metallization way are plated from such a bath using a 1-step waveform at 20 mA/cm2. Figure 8 is a cross-section obtained at 20mA/cm2 with 20g/L copper in the solution. Although the surface of the deposit was smooth, similar to bath 3, voids were observed in the trench at this copper concentration. As the copper concentration decreased from 20 to lOg/L, void-free fill was obtained as in Figure 9. The better gap fill at lower copper concentration in the presence of organic additives is different from that obtained for additive-free bath in which high copper provided better gap fill. This implies a different controlling mechanism for copper growth in the presence of additives. Similar to those obtained from additive-free bath, pulse reverse was found to produce voids and rough surface in this bath with additives.
Figures 10(a) - (c) illustrates the effect of seed layer on the gap fill. The center voids (Figure 10a) are formed when the top of the feature is pinched off before the filling is completed. The overhanging of the seed layer at the top of the feature, due to the line-of-sight deposition inherent in the PVD process, is often the main reason for the center voids and the insufficient suppressor of copper growth at the top of the trench during the plating is the other one. The former needs the optimization of the PVD process to deposit a conformal layer and may possibly require a combination of PVD process and other techniques such as CVD or electrochemical deposition for small features. The latter calls for the optimization of the plating process by changing the bath composition and plating waveform.
The bottom and sidewall voids (Figure 10(b)) are mainly attributed to the insufficient coverage of the seed layer. Copper oxide is always formed on the seed layer prior to the plating when the wafer is exposed to air. This oxide is readily removed, and the underlying copper can be chemically etched when the wafer is in contact with the acidic plating solution. This may lead to the exposure of the barrier layer to the solution and result in the formation of bottom or sidewall voids. There are ways to eliminate these voids either by having a thick layer in the feature or using less aggressive plating solutions for the copper plating. By optimizing the seed layer, void-free gap fill was achieved as in Fig. 10(c).
Numerous modifications may be made to the foregoing processes without departing from the basic teachings thereof. Although the present invention has been described in substantial detail with reference to one or more specific process embodiments, those of skill in the art will recognize that changes may be made thereto without departing from the scope and spirit of the invention.

Claims

I CLAIM:
1. A method for depositing a metal into a micro-recessed structure in the surface of a microelectronic workpiece, the method comprising: making contact between the surface of the microelectronic workpiece and an electroplating solution in an electroplating cell, the electroplating cell including a cathode formed by the surface of the microelectronic workpiece and an anode disposed in electrical contact with the electroplating solution; depositing an initial film of the metal into the micro-recessed structure using at least a first electroplating waveform having a first current density for a
' first predetermined period of time, the first current density of the first electroplating waveform assisting to enhance deposition of the metal at a bottom of the micro-recessed structure; continuing deposition of the metal beginning at least some time after the first predetermined period of time using at least a second electroplating waveform having a second current density, the second current density of the second electroplating waveform assisting to reduce the time required to substantially complete filling of the micro-recessed structure.
2. A method as claimed in claim 1 wherein the electroplating solution is substantially free of organic additives and has a high concentration of the metal that is to be electroplated.
3. A method as claimed in claim 1 wherein the metal that is to be plated is comprised of copper.
4. A method as claimed in claim 1 wherein the ratio between the first current density and the second current density is about 1: 10.
5. A method as claimed in claim 1 wherein the ratio between the first current density and the second current density is about 1 : 8.
6. A method for depositing a metal into a micro-recessed structure in the surface of a microelectronic workpiece, the method comprising: making contact between the surface of the microelectronic workpiece and an electroplating solution in an electroplating cell, the electroplating cell including a cathode formed by the surface of the microelectronic workpiece and an anode disposed in electrical contact with the electroplating solution; depositing an initial film of the metal into the micro-recessed structure using a first electroplating waveform having a first current density for a first predetermined period of time; at least substantially completing the fill of the micro-recessed structure using a second electroplating waveform having a second current density for a second predetermined period of time, the second current density of the second electroplating waveform being substantially higher than the first current density of the first electroplating waveform.
7. A method as claimed in claim 6 wherein the electroplating solution has a high concentration of metal ions or complexes of the metal that is to be deposited in the micro-recessed structure.
8. A method as claimed in claim 7 wherein the electroplating solution is substantially free of organic additives that are typically used as levelers or brighteners.
9. A method as claimed in 6 wherein the metal that is to be plated is comprised of copper.
10. A method as claimed in claim 7 wherein the metal that is to be plated is comprised of copper.
11. A method as claimed in claim 8 wherein the metal that is to be plated is comprised of copper.
12. A method as claimed in claim 7 wherein the electroplating solution comprises a concentration of the metal that is between about 15g L and 36 g/L.
13. A method as claimed in claim 9 wherein the electroplating solution comprises a concentration of copper that is between about 15g /L and 36 g/L.
14. A method as claimed in claim 10 wherein the electroplating solution comprises a concentration of copper that is between about 15g /L and 36 g/L.
15. A method as claimed in claim 11 wherein the electroplating solution comprises a concentration of copper that is between about 15g /L and 36 g/L.
16. A method as claimed in claim 6 wherein the ratio between the first current density and the second current density is about 1: 10.
17. A method as claimed in claim 6 wherein the ratio between the first current density and the second current density is about 1: 8.
18. A method as claimed in claim 7 wherein the ratio between the first current density and the second current density is about 1: 10.
19. A method as claimed in claim 7 wherein the ratio between the first current density and the second current density is about 1 : 8.
20. A method as claimed in claim 8 wherein the ratio between the first current density and the second current density is about 1: 10.
21. A method as claimed in claim 8 wherein the ratio between the first current density and the second current density is about 1 : 8.
22. A method as claimed in claim 9 wherein the ratio between the first current density and the second current density is about 1: 10.
23. A method as claimed in claim 9 wherein the ratio between the first current density and the second current density is about 1 : 8.
24. A method as claimed in claim 10 wherein the ratio between the first current density and the second current density is about 1: 10.
25. A method as claimed in claim 10 wherein the ratio between the first current density and the second current density is about 1 : 8.
26. A method as claimed in claim 11 wherein the ratio between the first current density and the second current density is about 1: 10.
27. A method as claimed in claim 11 wherein the ratio between the first current density and the second current density is about 1: 8.
28. A method as claimed in claim 6 wherein the first electroplating waveform is a pulsed waveform.
29. A method as claimed in claim 7 wherein the first electroplating waveform is a pulsed waveform.
PCT/US1999/023187 1998-02-04 1999-10-05 Submicron metallization using electrochemical deposition WO2000020662A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
AT99954748T ATE477353T1 (en) 1998-10-05 1999-10-05 SUBMICRON METALLIZATION USING ELECTROCHEMICAL COATING
DE69942669T DE69942669D1 (en) 1998-10-05 1999-10-05 SUBMICRONE METALLIZATION USING ELECTROCHEMICAL COATING
JP2000574753A JP2002526663A (en) 1998-10-05 1999-10-05 Submicron metallization using electrochemical deposition
EP99954748A EP1125007B1 (en) 1998-10-05 1999-10-05 Submicron metallization using electrochemical deposition
US09/815,931 US6806186B2 (en) 1998-02-04 2001-03-23 Submicron metallization using electrochemical deposition
US10/882,664 US7144805B2 (en) 1998-02-04 2004-07-01 Method of submicron metallization using electrochemical deposition of recesses including a first deposition at a first current density and a second deposition at an increased current density

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10306198P 1998-10-05 1998-10-05
US60/103,061 1998-10-05

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/018,783 Continuation-In-Part US7244677B2 (en) 1998-02-04 1998-02-04 Method for filling recessed micro-structures with metallization in the production of a microelectronic device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/815,931 Continuation US6806186B2 (en) 1998-02-04 2001-03-23 Submicron metallization using electrochemical deposition

Publications (2)

Publication Number Publication Date
WO2000020662A1 true WO2000020662A1 (en) 2000-04-13
WO2000020662A9 WO2000020662A9 (en) 2000-09-14

Family

ID=22293166

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1999/023187 WO2000020662A1 (en) 1998-02-04 1999-10-05 Submicron metallization using electrochemical deposition

Country Status (5)

Country Link
EP (1) EP1125007B1 (en)
JP (1) JP2002526663A (en)
AT (1) ATE477353T1 (en)
DE (1) DE69942669D1 (en)
WO (1) WO2000020662A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1160846A2 (en) * 2000-05-02 2001-12-05 Applied Materials, Inc. Method of application of electrical biasing to enhance metal deposition
EP1164208A2 (en) * 2000-05-25 2001-12-19 Japan Techno Co., Ltd. Electroplating method using combination of vibrational flow in plating bath and plating current of pulse

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3641372B2 (en) * 1998-10-21 2005-04-20 株式会社荏原製作所 Electrolytic plating method and electrolytic plating apparatus
JP5000941B2 (en) * 2006-07-27 2012-08-15 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
JP5767154B2 (en) * 2012-04-13 2015-08-19 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
JP5749302B2 (en) * 2013-08-20 2015-07-15 株式会社荏原製作所 Plating method
JP6450560B2 (en) * 2014-10-24 2019-01-09 新日本無線株式会社 Semiconductor device and manufacturing method thereof

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2443599A (en) * 1942-05-04 1948-06-22 Poor & Co Electroplating method employing pulsating current of adjustable wave form
US3894918A (en) * 1973-12-20 1975-07-15 Western Electric Co Methods of treating portions of articles
US4250004A (en) * 1980-02-25 1981-02-10 Olin Corporation Process for the preparation of low overvoltage electrodes
US5605615A (en) * 1994-12-05 1997-02-25 Motorola, Inc. Method and apparatus for plating metals
US5972192A (en) * 1997-07-23 1999-10-26 Advanced Micro Devices, Inc. Pulse electroplating copper or copper alloys

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4514265A (en) * 1984-07-05 1985-04-30 Rca Corporation Bonding pads for semiconductor devices
US4869971A (en) * 1986-05-22 1989-09-26 Nee Chin Cheng Multilayer pulsed-current electrodeposition process
JPH03104230A (en) * 1989-09-19 1991-05-01 Fujitsu Ltd Manufacture of semiconductor device
JPH03208347A (en) * 1990-01-10 1991-09-11 Mitsubishi Electric Corp Formation of bump
JPH07336017A (en) * 1994-06-08 1995-12-22 Hitachi Ltd Manufacture of thin-film circuit by periodic reverse electrolyzing method and thin-film circuit board, thin-film multilayer circuit board and electronic circuit device using the same
JP3561582B2 (en) * 1996-09-18 2004-09-02 沖電気工業株式会社 Method for manufacturing semiconductor device
JPH1098268A (en) * 1996-09-24 1998-04-14 Oki Electric Ind Co Ltd Method for plating columnar conductor and multi-layered printed wiring board obtained by it
JP3694594B2 (en) * 1998-09-03 2005-09-14 株式会社荏原製作所 Method for hole-filling plating of substrate having fine holes and / or fine grooves

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2443599A (en) * 1942-05-04 1948-06-22 Poor & Co Electroplating method employing pulsating current of adjustable wave form
US3894918A (en) * 1973-12-20 1975-07-15 Western Electric Co Methods of treating portions of articles
US4250004A (en) * 1980-02-25 1981-02-10 Olin Corporation Process for the preparation of low overvoltage electrodes
US5605615A (en) * 1994-12-05 1997-02-25 Motorola, Inc. Method and apparatus for plating metals
US5972192A (en) * 1997-07-23 1999-10-26 Advanced Micro Devices, Inc. Pulse electroplating copper or copper alloys

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
"Copper Goes Mainstream: Low-k to Follow", SEMICONDUCTOR INTERNATIONAL, November 1997 (1997-11-01), pages 67 - 70
E.H. STEVENS: "Interconnect Technology", July 1993, QMC, INC.
LOWENHEIM E A: "ECTROPLATING", ELECTROPLATING., XX, XX, 1 January 1979 (1979-01-01), XX, pages 421 - 423, XP002925430 *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1160846A2 (en) * 2000-05-02 2001-12-05 Applied Materials, Inc. Method of application of electrical biasing to enhance metal deposition
EP1160846A3 (en) * 2000-05-02 2003-12-03 Applied Materials, Inc. Method of application of electrical biasing to enhance metal deposition
EP1164208A2 (en) * 2000-05-25 2001-12-19 Japan Techno Co., Ltd. Electroplating method using combination of vibrational flow in plating bath and plating current of pulse
EP1164208A3 (en) * 2000-05-25 2003-10-08 Japan Techno Co., Ltd. Electroplating method using combination of vibrational flow in plating bath and plating current of pulse

Also Published As

Publication number Publication date
WO2000020662A9 (en) 2000-09-14
JP2002526663A (en) 2002-08-20
ATE477353T1 (en) 2010-08-15
EP1125007B1 (en) 2010-08-11
EP1125007A4 (en) 2003-05-28
DE69942669D1 (en) 2010-09-23
EP1125007A1 (en) 2001-08-22

Similar Documents

Publication Publication Date Title
US7144805B2 (en) Method of submicron metallization using electrochemical deposition of recesses including a first deposition at a first current density and a second deposition at an increased current density
US6290833B1 (en) Method for electrolytically depositing copper on a semiconductor workpiece
US6486533B2 (en) Metallization structures for microelectronic applications and process for forming the structures
US6399479B1 (en) Processes to improve electroplating fill
US6432821B1 (en) Method of copper electroplating
US6638410B2 (en) Apparatus and method for electrolytically depositing copper on a semiconductor workpiece
US8197662B1 (en) Deposit morphology of electroplated copper
US6440289B1 (en) Method for improving seed layer electroplating for semiconductor
EP1125007B1 (en) Submicron metallization using electrochemical deposition
KR100363847B1 (en) Method of forming a metal wiring in a semiconductor device
US20030146102A1 (en) Method for forming copper interconnects
US7312149B2 (en) Copper plating of semiconductor devices using single intermediate low power immersion step
Uzoh et al. NuTool Inc., 1655 McCandless Drive, Milpitas, California 95035

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CN JP KR SG US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
AK Designated states

Kind code of ref document: C2

Designated state(s): CN JP KR SG US

AL Designated countries for regional patents

Kind code of ref document: C2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

COP Corrected version of pamphlet

Free format text: PAGES 1/8-8/8, DRAWINGS, REPLACED BY NEW PAGES 1/8-8/8; DUE TO LATE TRANSMITTAL BY THE RECEIVING OFFICE

WWE Wipo information: entry into national phase

Ref document number: 09815931

Country of ref document: US

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2000 574753

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 1999954748

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1999954748

Country of ref document: EP