WO1994010686A1 - Flash memory system, and methods of constructing and utilizing same - Google Patents

Flash memory system, and methods of constructing and utilizing same Download PDF

Info

Publication number
WO1994010686A1
WO1994010686A1 PCT/US1993/010485 US9310485W WO9410686A1 WO 1994010686 A1 WO1994010686 A1 WO 1994010686A1 US 9310485 W US9310485 W US 9310485W WO 9410686 A1 WO9410686 A1 WO 9410686A1
Authority
WO
WIPO (PCT)
Prior art keywords
memory
voltage
dielectric
transistor
drain
Prior art date
Application number
PCT/US1993/010485
Other languages
French (fr)
Inventor
Loren T. Lancaster
Ryan T. Hirose
Original Assignee
Nvx Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nvx Corporation filed Critical Nvx Corporation
Priority to EP94900481A priority Critical patent/EP0667026A4/en
Priority to KR1019950701733A priority patent/KR100354406B1/en
Priority to JP6511377A priority patent/JPH08507411A/en
Priority to AU55457/94A priority patent/AU5545794A/en
Priority to US08/427,826 priority patent/US5644533A/en
Publication of WO1994010686A1 publication Critical patent/WO1994010686A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0466Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/14Circuits for erasing electrically, e.g. erase voltage switching circuits
    • G11C16/16Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02532Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02538Group 13/15 materials
    • H01L21/0254Nitrides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02551Group 12/16 materials
    • H01L21/02554Oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/765Making of isolation regions between components by field effect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/792Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B43/00EEPROM devices comprising charge-trapping gate insulators
    • H10B43/30EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • This invention relates to improvements in non-volatile dielectric memory cell devices and methods for operating such devices, and more particularly to improvements in scalable non ⁇ volatile dielectric memory cell device construction and biasing circuitry used therein, and to methods for reducing disturb conditions when reading, erasing, or programming non-volatile dielectric memory cells.
  • Nonvolatile memory cells of the type in which a dielectric body is configured to exhibit an electric field between the channel and gate of a field effect transistor (FET) device are becoming of increased interest.
  • FET field effect transistor
  • various storage mechanisms may be provided by different known dielectric materials, generally, various physical or electrical changes may be selectively programmed into the cell dielectric which result in electric fields that control a current flow in the channel of the memory transistor when the cell is addressed.
  • individual memory cells are programmed and erased by applying particular programming voltages, often much higher than normal operating read voltages, between the gate and the source, drain, and substrate of the cell transistors. Once the cell has been programmed, a current flow induced in the channel is measurably influenced by the field produced by the dielectric, sensed by various known sensing techniques, and interpreted as a logical one or zero.
  • a "disturb” is condition that diminishes the quality of the data in the cell, o in some cases, actually changes the data held in the dielectric. Disturb conditions occur primarily when a cell is read, although disturbs can occur whenever a memory array is addressed. Read disturb effects are generally only slight for each read event on any particular cell, but, in the past, read events cumulatively operate to change the information stored in the dielectric material of the cell, resulting particularly in an erased cell appearing as if it had been programmed or a programmed cell appearing as if it had been erased. A disturb condition of this proportion renders the cell, or an array in which it is embodied, virtually useless, since the number of times any cell can be read is limited.
  • each memory cell has three transistors, with an isolating transistor located both above and below the memory transistor. In fact, such upper isolation transistor typically may be used to select the memory cell transistor when it is addressed in order to isolate the selection voltages from the gate of the memory cell transistor itself to minimize the possibilities of read disturb events.
  • Yet another object of the invention is to integrate cells into an array by utilizing a diffused bit line beneath a field shield isolation gate. Yet another object of the invention is to reduce the write voltage and the program and erase currents.
  • the invention relates to a memory cell to construct an integrated circuit superior to known devices. More particular the invention comprises a memory cell that may be constructed a single transistor non-volatile cell, integrated into a cell array.
  • the memory cell utilizes a non-conductive non-volatile storage layer between the gate and the channel.
  • the non-volat storage layer may be altered by the application of an electric field or the conduction of current with its accompanying elect field between the gate and the channel regions of the transist Such altering of the non-volatile layer may comprise changing stored charge in the layer, the molecular structure of the lay or the atomic structure of the layer.
  • the channel is fully self-aligned to a field shield isolation gate which also permits small cell size.
  • the non- volatile layer of material can be altered by the application o an electric field or a current with its accompanying electric field between the gate and the channel of the transistor.
  • the non-volatile material may comprise oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide ferroelectric materials, or other suitable dielectrics or ultilayered dielectrics, such as SNOS, and SONOS.
  • a non volatile integrated memory circuit is presented.
  • the circuit formed on a semiconductor substrate, and has a memory transist having a source, a drain, a gate, and a dielectric memory material.
  • the dielectric memory material has programmable mem states that produce a negative transistor threshold of magnitu less than V cc when the memory transistor is erased and a differ threshold when the memory transistor is programmed.
  • a biasing circuit applies selected read biasing voltages to the gate, drain, source, and substrate of the transistor.
  • the read bias voltages include a supply voltage, V cc , applied to the drain, a a read voltage, V r , of magnitude less than supply voltage, app to the source and gate.
  • a sensing circuit senses a current generated at the drain of the memory transistor in accordance with the programmable state of the dielectric memory material.
  • the biasing circuitry also may apply a reference voltage, V ss , to the substrate during a read operation.
  • the dielectric memory material may be selected from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials, or may be another suitable dielectrics or multilayered dielectrics, such as SNOS, and SONOS.
  • the read voltage, V r is selected such that it is of opposit polarity and oarger in magnitude than a threshold voltage of the memory transistor after it has been freshly erased, but less than V cc - V ⁇ sat , where V ⁇ sat is a saturation voltage of the memory transistor.
  • a non-volatile integrated memory array is presented, incorporating a plurality of memory cells that are read in a similar fashion to that next immediately above described.
  • the memory array may further comprise circuitry for deselecting nonaddressed memory transistors that comprises circuitry for applying selected inhibit biasing voltages to the gate, drain, and source of nonaddressed memory transistors.
  • the inhibit biasing voltages include a supply voltage, V cc , applied to the drains, and a read voltage, V p , of magnitude less than supply voltage, applied to the sources, and a reference potential, V ss , applied to the gates of the transistors of the nonaddressed cells.
  • a method for operating a non-volatile integrated memory circuit having at least one memory cell with a single memory transistor formed in a semiconductor substrate and having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a negative transistor threshold of magnitude less than a supply voltage, V cc , when the memory transistor is erased and a different threshold when the memory transistor is programmed.
  • the method includes the step of applying read biasing voltages to the memory transistor. including a supply voltage, V cc , to the drain, and a read voltage V r , of magnitude less than supply voltage to the source and gate.
  • the method includes the further step of sensing a current generated at the drain of the memory transistor in accordance a programmed state of the dielectric memory material.
  • the method may be applied to an array of non-volatile integrated memory cells, each cell having a single memory transistor.
  • the method further includes the step of deselecting memory transistors of nonaddressed cells in the array by applyin selected inhibit biasing voltages to the gate, drain, and source of memory transistors of the nonaddressed cells.
  • the inhibit biasing voltages include a supply voltage, V cc , applied to the drains, and a read voltage, V p , of magnitude less than supply voltage, applied to the sources, and a reference potential, V ss , applied to the gates and substrate.
  • the invention results in a non-volatile memory cell and array that has a smaller surface area, has lower program/erase current and power requirements, has more reliability, and has lower vulnerability to radiation than previous devices.
  • Figure 1 illustrates a schematic of a single memory cell in accordance with a preferred embodiment of the invention.
  • Figure 2 illustrates a schematic of an array of memory cells in accordance with another preferred embodiment of the invention.
  • Figure 3 illustrates a top plan view of one embodiment of the cell array shown in Figure 2.
  • Figure 4 illustrates a cross-sectional view taken along line 4-4 in Figure 3.
  • Figure 5 illustrates a cross-sectional view taken along line 5-5 in Figure 3.
  • Figure 6 illustrates a cross-sectional view taken along line 6-6 in Figure 3.
  • Figure 7 illustrates a cross-sectional view taken along line 7-7 in Figure 3.
  • FIG. 1 a schematic of a memory cell 10 that can be used in practicing the invention is illustrated.
  • the memory cell 10 is formed with a single transistor that has a storage layer of non-conducting, non-volatile material between its gate electrode 12 and the transistor channel. Additional non-conducting layers may also be provided between the gate 12 and the channel to form a multi-layer gate dielectric.
  • the material of the non-volatile gate dielectric is preferably of a type capable of having its properties altered by the application of an electric field or by the conduction of current with its accompanying electric field between the gate and the channel of the transistor, and imparts to the transistor negative thresholds of magnitudes less than V cc by at least V ds sat in a freshly erased cell. This value is typically at least 1 volt, but is greater than an amount necessary to allow a current flow in the device in a read operation.
  • the properties that may be altered in the material are typically either a stored charge, a molecular structure change, or an atomic structure change.
  • Such non-conducting layers may comprise insulative materials of thicknesses less than 500 angstroms.
  • non-volatile gate dielectric examples include, but are not limited to, oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide or ferroelectric materials, or other suitable dielectrics or multilayered dielectrics, such as SNOS, and SONOS.
  • These materials have such advantages over other materials that they are generally non-conductive compared to heavily doped silicon; they are capable of being semi-permanently altered on a molecular or atomic level by an electric field or current with its accompanying electric field; their retention properties affect the surface potential of the memory cell transistor; they have properties that are stable over a wide range of temperature consistent with commercial semiconductor products; and their alteration property is to the first order reversible.
  • the change in properties in the above-mentioned materials affects the surface potential of the channel of the transistor to significantly alter the channel conductance under bias. Thus, different levels of conductivity correspond to different logic states.
  • an "on" or conducting state may indicate a logic / 0 and an “off" or non-conducting state may indicate a logic , 1 . Therefore, by sensing the drain-to-source current under bias, the state of the stored information can be determined. Since the information is stored in a non-volatile form, the information remains stored for a period of time, typically ten years or longer, regardless of whether power is applied to the memory cell 10 or any product containing the memory cell 10.
  • the memory cell 10 is a single transistor having a diffused source node 14, a diffused drain node 16, a gate node 12, and a substrate node 11.
  • the non-volatile layer 18 is schematically represented as a box with a cross between the gate and the channel to denote the presence of a non-volatile film.
  • V ss is a reference potential, such as ground or a negative potential with respect to ground, for example V p less than ground
  • V cc is a supply voltage
  • V is a programming voltage
  • V r is a read voltage, below described in detail.
  • the conditions shown in Table 1 are for a N- channel device within a P-well. The device could be adapted to a P-channel device by appropriately changing the bias polarities and interchanging the Erase and Program state condition.
  • V ss is a reference potential, such as ground or zero potential
  • V cc is a positive potential with respect to V ss , typically between 3.0 and 6.0 volts
  • V is a negative potential with respect to V cc , typically within a range of V ss to -10 volts
  • V r is a positive potential with respect to V ss , typically within a range of 1.0 and 3.0 volts.
  • the cell 10 is read by the application of a voltage difference between the drain 16 and source 14, while the gate 12 is based positive with respect to the substrate node 11 (or P- well) by an amount V p , with the gate-to-source potential difference remaining zero.
  • the logic state of the cell 10 may be determined by using known sensing circuitry to measure the channel current of cell 10 under the bias conditions described in the prior sentence.
  • V_r. is less than vCC. It has been found that by using gate selection on a dielectric cell by bringing the source potential up from the potential of the substrate to a value V r .
  • the device can be deselected by bringing the gate potential from V cc to V r , thereby turning off the source junction, and, consequently, creating no fields between the gate the substrate that may cause a disturb condition.
  • the purpose of V r is to allow the method or system of reading individual cells in a cell array (best seen in Figure 2 and Table 2 described hereinafter) without causing a disturb to the cells of the array, and particularly to the addressed cell(s).
  • the read inhibit voltages are applied to the nonaddressed cells to actively deselect the nonaddressed cells, by applying V p to the sources and V ss to the gates of the transistors of the nonaddressed cells. Again, these voltages turn off the source junction, and, consequently, create no fields between the gate the substrate, reducing or eliminating any disturb conditions.
  • the upper limit of the magnitude of the value of V p should be selected to be less than V cc , and preferably less than V cc - V ⁇ sat , where V ⁇ sat is the saturation voltage of the device. Since the voltage on the drain of a cell being read is Vcc'.
  • V p should be selected to be as close to the threshold of a freshly erased cell as possible, which allows sufficient current to flow for reliable sensing at end of life.
  • the cell 10 may be "read inhibited" by setting the gate 12 equal to the potential of the substrate 11 at V ss while the drain 10 and the source 14 are set at the same potentials as used during a read operation, V cc and V p , respectively.
  • This operation is particularly useful when the cell 10 is connected in plurality with cells that share common bit and virtual source lines. In this configuration, one cell can be read while all other cells in parallel are "read inhibited” or deselected. This operation occurs without disturbing the data stored in either the addressed and selected cells or the unaddressed and deselected cells in a read operation.
  • the selection of an appropriate value of V p depends on a number of factors related to the threshold voltage of an erased device.
  • the threshold voltage of a freshly erased device is larger than that of a device at end of life.
  • End of life is generally regarded to mean a time at which the thresholds of programmed and erased devices decay to predetermined acceptable levels, and is typically on the order of about 10 years.
  • the range of suitable minimum values for V p is measured with regard to a freshly erased device, and can be selected to be a value that is of opposite polarity and larger in magnitude than the maximum erase threshold.
  • the erase threshold is used to mean the threshold voltage for reading an erased cell.
  • an erase threshold can be established by design, taking into account the choice and thickness of the gate dielectric and nonvolatile materials, the size of the memory array, the number of cells that may be contributing to the output sense current, the voltage sensing capabilities of the sensing circuitry, and so forth.
  • the erase threshold of a device should be such that the state of a single cell can unmistakably be sensed in the particular construction chosen, at any point during the lifetime of the stored data in that cell.
  • V p may be selected to produce a maximum predetermined cell current in a deselected freshly erased cell, which, when summed over all the deselected cells on a common bit line, each being in a freshly erased state will produce substantially less current than is required by sensing circuitry to correctly sense a program state in a single selected cell.
  • the cell 10 can be erased by setting the gate 12 potential to a negative value with respect to the channel or substrate.
  • the source 14, drain 16 and P-well 11 are biased at V_schreib while the gate is biased at v . These conditions are held typically 10 milliseconds or less.
  • the drain 16 or source 14, but not both simultaneously, could be allowed to "float" to the P-well potential.
  • the cell 10 can be programmed by setting the substrate, source 14, and drain 16 to the same V potential, while setting the gate 12 potential to a positive value with respect to the channel or source 14.
  • th source 14, drain 16 and P-well 11 are biased at V while the gat is biased at V cc .
  • the conditions are typically held for 1 milliseconds or less and the drain 16 or source 14, but not both simultaneously, could be allowed to float to the P-well potential.
  • Another feature of the single cell 10 device is its ability to "program inhibit" the cell 10 as shown in the Program Inhibit column of Table 1. This operation is used when a plurality of cells 10 share a common gate along a row. A single cell 10 alon a row can be programmed while the other cells 10 on that row are program inhibited.
  • V p is selected such that current flows in the device when the gate and source potentials are equal to V p and the drain potential is V cc , which is larger than V p .
  • the potential in the erased device channel is between V cc and V p , thus preventing a "disturb" condition by reinforcing the erase state of the dielectric. Since the device is not selected, V ss is applied to the gate; consequently, no or very little current flows while the source is at V p . If an erased device has a negative threshold voltage less than V p in magnitude, a device with its gate at V ss will be off an there will be no gate to substrate (or channel) field to disturb the non-volatile state.
  • the drain 16 to source 14 current may be sensed or measured using any one of known techniques. If the cell 10 is erased, the channel is conductive and current flows from drain 16 to source 14. If cell 10 is programmed, the channel is non-conductive and none to a slight current is present.
  • the cell 10 may be arranged in a plurality of columns and rows of identical cells (10 , 10", 10 // , l ⁇ , // ) to form a cell array 100 to construct a high density memory product, such as a one or sixteen megabit flash memory device, or the like.
  • a high density memory product such as a one or sixteen megabit flash memory device, or the like.
  • the drawings illustrate a 2 x 2 array 100, but such figures are not intended to limit the number of cells 10 possible in an array 100.
  • the cells 10' and 10'" are connected at the source nodes 14' and 14''' to the virtual ground line 106, designated as VGO; and the source nodes 14'' and 14"'' of cells 10" and 10"" are connected to the virtual ground line 108, designated as VG1.
  • the drain nodes 16' and 16"' of the cells 10' and 10"' are connected the bit line 102, designated as BL0, and the drain nodes 16" and 16"" of the cells 10" and 10"" are connected to bit line 104, designated as BL1.
  • the cells 10' and 10" share a common gate line 110 (SGO), and cells 10"' and 10"" share a common gate line 112 (SGI).
  • drain nodes 16 and source nodes 14 are “shared” among the cells 10 in columns and the gate nodes 12 are “shared” among the cells 10 in rows. Since the source nodes 14 and drain nodes 16 are not “shared” among cells 10 in any row, independent control of source lines is possible, permitting unaddressed cells to be actively deselected for elimination of high currents and "disturbed” cells. On the other hand, cells 10 with "shared” or common drain nodes 16 and source nodes 14 have separates gate nodes 12 permitting a single addressed cell 10 to be programmed or read. Of course, an entire row of cells 10 can be read, erased or programmed, if desired.
  • VG1 . . . of the individual cells 10' - 10''" are addressed by signals from a Y-decoder 113, which decodes address signals applied to an input address bus 114.
  • the gate lines SGO, SGI, . . . are addressed by signals from an X-decoder 115, which decodes address signals applied to an input address bus 116.
  • the X- and Y-decoders 115 and 113 each receive a read voltage Vr, from source 117, a supply voltage Vcc, a reference potential Vss, and a programming voltage Vpp, for selective application to the respective bit, virtual ground, gate lines, and substrate of the array 100, as well as read, erase, and program control signals to specify the particular fxinction to be performed and voltage levels to be selected and applied.
  • the construction of the voltage source V p 117 can be a voltage divider, band gap, or other similar circuit.
  • the control signals and addresses can be applied to the X- and Y-decoders internally or externally from the integrated circuit chip on which the array is constructed, in a manner known in the art.
  • the current produced on the bit lines BL0, BL1, . . . is sensed by a sense amplifier 118, for delivery to an output terminal 119.
  • the sense amplifier 118 can be of any known suitable type.
  • Table 2 below describes a preferred operation of the cell array 100 shown in Figure 2.
  • the cell array 100 can be read by sensing a current on the bit lines 102, 104 by known sensing techniques. If an erased device has a negative threshold voltage with its gate and source potential at V p , established as described above, the erased devic will be on and conducting current.
  • the cell array 100 enables a read system that allows a selection of individual cells 10 within a column of common cells 10 without causing a "disturb” condition.
  • a "disturb" condition occurs when an electric field that is at a polarity that changes the state of the cell occurs between a gate and the substrate.
  • a read inhibit bias system allows the active "deselection” of individual unaddressed cells within a column of common cells without causing a “disturb” condition.
  • a program inhibit bias system allows the active "deselection" of individual cells within a row of common cells 10 without causing a "disturb” condition in a cell 10.
  • a group of cells in the array 100 can be erased by biasing a gate, such as 12' to V , erasing all of the cells on gate line 110. Since there is no erase inhibit operation, in distinction to a program inhibit operation, all of the cells that share a common gate are erased simultaneously. By biasing one gate to V ⁇ and either connecting all other nodes to V cc or allowing the other nodes to float, only the cells with V on the gate will be erased. The gate-to-channel potential will be zero on all other devices, thus the state in these cells will remain undisturbed.
  • the erase bias conditions are typically established for 10 milliseconds or less.
  • Program conditions can be established on a common gate, and inhibited in all cells on that common gate except those for which a programmed state is desired.
  • a program condition can be established by biasing the substrate or P-well at V and placing a common gate at V cc (such as SGO on cells 0 and 1). If an erased state is to be preserved in any of the cells on the common gate, then either or both of the source or drain nodes of that cell are biased at Vcc (such as in cell 1) . With only one of the two at Vcc the other node must be allowed to float so that no current flows and the gate-to-channel voltage will be zero.
  • isolation between adjacent cells can be improved with back bias by establishing a P-well 11 bias that is more negative than V , typically by 0.5 to 2.0 volts.
  • the program bias conditions are typically established for 10 milliseconds or less. Since the program and program inhibit conditions are selected on a cell-by-cell basis, typical operation of a cell array will involve first erasing all the cells on a given common gate followed by a program or program inhibit operation of all of the same cells. By following this sequence, a byte, page or block of data can be stored by first erasing the data segment then programming the same segment, inhibiting where an erased state is desired.
  • a byte is either eight or sixteen bits along a given row of cell 10
  • a page is a whole row of cells 10
  • a block is a section of the memory array composed of several rows and columns of cells 10.
  • the entire block may be erased at once followed by a sequence of page or byte program operations on the cells within the block, such that each cell is either programmed or left erased by a program inhibit.
  • Such a sequence of operations would be called a "write", a byte write, a page write, or a block write, depending on the data size.
  • Another possibility is to erase an entire block, but program or inhibit within that block as data becomes available for storage at some later time, on a page or byte basis.
  • FIG. 3 A topographical plan view of a typical cell array 100 that is shown schematically in Figure 2 is shown in Figure 3.
  • the cells 10' to 10"" utilize field shield isolation means to provide isolation between nodes of adjacent cells to reduce cell size.
  • the gate conductors 110,112 may comprise doped poly-silicon layers. However, conducting materials such as aluminum, refractory metals, or other known conducting materials may be used.
  • the bit lines 102,104 are diffused N+/N- nodes. Isolation is provided by a first poly- silicon layer field shield device 126 with a gate held at the potential of the P-well.
  • the memory storage area is shown at 120. As seen in Figure 4, a cross-section taken along the line 4-
  • FIG. 4 of Figure 3 illustrates a side view of the array 100.
  • the storage dielectric 122 is shown between the substrate and poly 2 layer 110,112.
  • the field shield 126 is formed from a poly 1 layer.
  • the layer 110,112 and dielectric 122 are self-aligned by the use of a single mask to etch both layers as described later.
  • the field shield 126 separates the memory channel doping areas 128.
  • FIG. 5 Shown in Figure 5 is a cross-section taken along line 5-5 in Figure 3. The section shows the device between memory areas 120 and the field shield isolation means 126.
  • Shown in Figure 6 is a cross-section taken along line 6-6 in Figure 3 showing the device through the memory areas 120.
  • the channel doping 128 is provided in the channel region in this figure. This doping level in the memory channel 128 is chosen to set the average of the program and erase state threshold voltages such that the value of the average of the program and erase state threshold voltages after 10 years (or end of life) is near or slightly below V ss .
  • the implants (N+/N-) 130, 132 are best seen in Figures 6 and 7.
  • the N- implant 132 surrounds the N+ 130 by using the same mask as that used for the N+ region 130.
  • the N- region 132 _ proves the junction breakdown characteristics, improves the endurance of the dielectric 122 and reduces the junction capacitance of the lines 102, 104, 106 and 108.
  • the N+ region 130 provides low sheet resistance along the lines 102, 104, 106 and 108.
  • the N+/N- (130,132) regions are constructed into the substrate before the construction of the field shield 126 so that the bit lines 102,104 and the virtual ground lines 106 and 108 can traverse beneath the poly 1 layer 126.
  • Figure 7 illustrates a cross section taken along line 7-7 in Figure 3 which shows the array 100 cut between memory areas 120. Note that the N+/N- (130,132) forming bit lines 102,104 and virtual ground lines 106 and 108 continue between cells beneath field shield 126.
  • the cell described above can be constructed using many different processing techniques.
  • One process flow is described here in outline form using a SONOS cell construction.
  • the dielectric is a stack of tunnel oxide grown on the substrate, silicon oxy-nitride deposited on the tunnel oxide, and a deposited layer of silicon dioxide.
  • An N-type starting wafer is assumed. Ranges are supplied for some thicknesses, times and temperatures. These ranges are provided for clarification of function, and not meant to indicate the only acceptable values. Only the processing steps that are required to construct the memory cell are included. Other processing steps that are required for integration with other circuit elements and interconnection can be performed in addition to the steps listed below by using techniques that are commonly known by those skilled in the art of integrated circuit processing.
  • Silicon Nitride Etch Reactive Plasma Etching
  • N- Implant Phosphorous lE14-5E15/cm 2
  • N+ Implant Arsenic lE15-lE16/cm 2
  • Photoresist Removal Oxidation 500-2000 Angstroms
  • Silicon Nitride Removal Hot Phosphoric Acid
  • Threshold Adjust Implant (Boron lEll-lE12/cm 2 ) Gate Oxidation (100-500 Angstroms)
  • Threshold Implant (Boron or phosphorus lEll-lE12/cm 2 ) Clean (Etch 100-500 Angstroms, Bare Silicon in Cell Channel)

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Non-Volatile Memory (AREA)
  • Read Only Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

An N-channel SNOS or SONOS type memory array (100) has programmable memory states with a negative, depletion mode threshold lower in magnitude than the supply voltage VCC when erased and a positive threshold when programmed. During reading, the supply voltage VCC is applied to the drain (16), while a positive voltage VR less than VCC-Vds,sat is applied to the source (14), where Vds,sat is the saturation voltage of the device. A reference voltage may also be applied to the substrate (11) during a read operation. Selected devices have VR applied to the gate (12), while inhibited devices have ground or the substrate potential VSS applied to the gate (12).

Description

FLASH MEMORY SYSTEM, AND METHODS OF CONSTRUCTING
AND UTILIZING SAME
BACKGROUND OF THE INVENTION
1. FIELD OF THE INVENTION
This invention relates to improvements in non-volatile dielectric memory cell devices and methods for operating such devices, and more particularly to improvements in scalable non¬ volatile dielectric memory cell device construction and biasing circuitry used therein, and to methods for reducing disturb conditions when reading, erasing, or programming non-volatile dielectric memory cells.
2. RELEVANT BACKGROUND
Nonvolatile memory cells of the type in which a dielectric body is configured to exhibit an electric field between the channel and gate of a field effect transistor (FET) device are becoming of increased interest. In such memory cells, although various storage mechanisms may be provided by different known dielectric materials, generally, various physical or electrical changes may be selectively programmed into the cell dielectric which result in electric fields that control a current flow in the channel of the memory transistor when the cell is addressed. Usually, individual memory cells are programmed and erased by applying particular programming voltages, often much higher than normal operating read voltages, between the gate and the source, drain, and substrate of the cell transistors. Once the cell has been programmed, a current flow induced in the channel is measurably influenced by the field produced by the dielectric, sensed by various known sensing techniques, and interpreted as a logical one or zero.
One of the major problems prior art cells have experienced is a so-called "read disturb" condition. A "disturb" is condition that diminishes the quality of the data in the cell, o in some cases, actually changes the data held in the dielectric. Disturb conditions occur primarily when a cell is read, although disturbs can occur whenever a memory array is addressed. Read disturb effects are generally only slight for each read event on any particular cell, but, in the past, read events cumulatively operate to change the information stored in the dielectric material of the cell, resulting particularly in an erased cell appearing as if it had been programmed or a programmed cell appearing as if it had been erased. A disturb condition of this proportion renders the cell, or an array in which it is embodied, virtually useless, since the number of times any cell can be read is limited.
The effects of disturb conditions are generally more widespread in a memory array than merely the particular cells being addressed. Since memory cells in most memory array constructions share some common interconnecting lines, read voltages to read a specific addressed cell are often also applied to at least some elements of adjacent and nearby cells. These unwanted voltages also may tend to create read disturb problems on the non-addressed cells, as well. In some applications, to address these read disturb problems, multiple transistors have been employed in each memory cell to isolate the memory transistor of the cell from unintended voltages, especially when common interconnecting lines may be employed. Typically, in multiple transistor arrangements, each memory cell has three transistors, with an isolating transistor located both above and below the memory transistor. In fact, such upper isolation transistor typically may be used to select the memory cell transistor when it is addressed in order to isolate the selection voltages from the gate of the memory cell transistor itself to minimize the possibilities of read disturb events.
Although multiple transistors are widely used for voltage isolation, recently single cell nonvolatile dielectric memory arrays have been proposed. The single memory cells are addressed in read operations by an increased voltage, on the order of twice the magnitude of a supply voltage, Vcc, applied to the drain of the memory transistor, with Vcc applied to the gate and source. This requires special voltage doubler or multiplier circuits on the memory array chip, and results in voltages applied to the transistor that are higher than necessary. Such techniques also are generally not scalable, since device sizes are being increasingly smaller but without concomitant supply voltage reductions. This produces significantly higher fields within the memory transistor and its memory retention dielectric. SUMMARY OF THE INVENTION
In light of the above, it is, therefore, an object of the invention to provide improved non-volatile dielectric memory cell devices and methods for operating such devices.
It is another object of the invention to provide an improved non-volatile memory cell device that includes a bias circuit that enables a dielectric storage memory cell to be fully scalable, using a single transistor cell.
It is still another object of the invention to provide a method for biasing a non-volatile dielectric storage memory cell that enables a single transistor cell to be addressed without read disturb conditions to the addressed cell as well as the nonaddressed cells in the array.
It is a further object of the invention to provide a memory cell, which utilizes a non-conductive non-volatile storage element having a channel substantially fully self-aligned to a field shield isolation gate. It is a still further object of the invention to provide a smaller cell size by utilizing field shield isolation.
Yet another object of the invention is to integrate cells into an array by utilizing a diffused bit line beneath a field shield isolation gate. Yet another object of the invention is to reduce the write voltage and the program and erase currents.
It is yet another object of the invention to provide a novel memory cell architecture and bias scheme.
The above and further objects, details and advantages of the invention will become apparent from the following detailed description, when read in conjunction with the accompanying drawings. The invention relates to a memory cell to construct an integrated circuit superior to known devices. More particular the invention comprises a memory cell that may be constructed a single transistor non-volatile cell, integrated into a cell array. The memory cell utilizes a non-conductive non-volatile storage layer between the gate and the channel. The non-volat storage layer may be altered by the application of an electric field or the conduction of current with its accompanying elect field between the gate and the channel regions of the transist Such altering of the non-volatile layer may comprise changing stored charge in the layer, the molecular structure of the lay or the atomic structure of the layer.
The channel is fully self-aligned to a field shield isolation gate which also permits small cell size. The non- volatile layer of material can be altered by the application o an electric field or a current with its accompanying electric field between the gate and the channel of the transistor. The non-volatile material may comprise oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide ferroelectric materials, or other suitable dielectrics or ultilayered dielectrics, such as SNOS, and SONOS.
Thus, according to a broad aspect of the invention, a non volatile integrated memory circuit is presented. The circuit formed on a semiconductor substrate, and has a memory transist having a source, a drain, a gate, and a dielectric memory material. The dielectric memory material has programmable mem states that produce a negative transistor threshold of magnitu less than Vcc when the memory transistor is erased and a differ threshold when the memory transistor is programmed. A biasing circuit applies selected read biasing voltages to the gate, drain, source, and substrate of the transistor. The read bias voltages include a supply voltage, Vcc, applied to the drain, a a read voltage, Vr, of magnitude less than supply voltage, app to the source and gate. A sensing circuit senses a current generated at the drain of the memory transistor in accordance with the programmable state of the dielectric memory material. The biasing circuitry also may apply a reference voltage, Vss, to the substrate during a read operation.
The dielectric memory material may be selected from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials, or may be another suitable dielectrics or multilayered dielectrics, such as SNOS, and SONOS.
The read voltage, Vr, is selected such that it is of opposit polarity and oarger in magnitude than a threshold voltage of the memory transistor after it has been freshly erased, but less than Vcc - V^ sat, where V^ sat is a saturation voltage of the memory transistor.
In accordance with another broad aspect of the invention, a non-volatile integrated memory array is presented, incorporating a plurality of memory cells that are read in a similar fashion to that next immediately above described. Additionally, the memory array may further comprise circuitry for deselecting nonaddressed memory transistors that comprises circuitry for applying selected inhibit biasing voltages to the gate, drain, and source of nonaddressed memory transistors. The inhibit biasing voltages include a supply voltage, Vcc, applied to the drains, and a read voltage, Vp, of magnitude less than supply voltage, applied to the sources, and a reference potential, Vss, applied to the gates of the transistors of the nonaddressed cells.
In accordance to yet another broad aspect of the invention, a method is presented for operating a non-volatile integrated memory circuit having at least one memory cell with a single memory transistor formed in a semiconductor substrate and having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a negative transistor threshold of magnitude less than a supply voltage, Vcc, when the memory transistor is erased and a different threshold when the memory transistor is programmed. The method includes the step of applying read biasing voltages to the memory transistor. including a supply voltage, Vcc, to the drain, and a read voltage Vr, of magnitude less than supply voltage to the source and gate. The method includes the further step of sensing a current generated at the drain of the memory transistor in accordance a programmed state of the dielectric memory material.
The method may be applied to an array of non-volatile integrated memory cells, each cell having a single memory transistor. The method further includes the step of deselecting memory transistors of nonaddressed cells in the array by applyin selected inhibit biasing voltages to the gate, drain, and source of memory transistors of the nonaddressed cells. The inhibit biasing voltages include a supply voltage, Vcc, applied to the drains, and a read voltage, Vp, of magnitude less than supply voltage, applied to the sources, and a reference potential, Vss, applied to the gates and substrate.
The invention results in a non-volatile memory cell and array that has a smaller surface area, has lower program/erase current and power requirements, has more reliability, and has lower vulnerability to radiation than previous devices. BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 illustrates a schematic of a single memory cell in accordance with a preferred embodiment of the invention.
Figure 2 illustrates a schematic of an array of memory cells in accordance with another preferred embodiment of the invention. Figure 3 illustrates a top plan view of one embodiment of the cell array shown in Figure 2.
Figure 4 illustrates a cross-sectional view taken along line 4-4 in Figure 3.
Figure 5 illustrates a cross-sectional view taken along line 5-5 in Figure 3.
Figure 6 illustrates a cross-sectional view taken along line 6-6 in Figure 3.
Figure 7 illustrates a cross-sectional view taken along line 7-7 in Figure 3. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
As seen in Figure 1, a schematic of a memory cell 10 that can be used in practicing the invention is illustrated. The memory cell 10 is formed with a single transistor that has a storage layer of non-conducting, non-volatile material between its gate electrode 12 and the transistor channel. Additional non-conducting layers may also be provided between the gate 12 and the channel to form a multi-layer gate dielectric.
The material of the non-volatile gate dielectric is preferably of a type capable of having its properties altered by the application of an electric field or by the conduction of current with its accompanying electric field between the gate and the channel of the transistor, and imparts to the transistor negative thresholds of magnitudes less than Vcc by at least Vds sat in a freshly erased cell. This value is typically at least 1 volt, but is greater than an amount necessary to allow a current flow in the device in a read operation. The properties that may be altered in the material are typically either a stored charge, a molecular structure change, or an atomic structure change. Such non-conducting layers may comprise insulative materials of thicknesses less than 500 angstroms.
Examples of suitable materials of which the non-volatile gate dielectric may be constructed include, but are not limited to, oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide or ferroelectric materials, or other suitable dielectrics or multilayered dielectrics, such as SNOS, and SONOS. These materials have such advantages over other materials that they are generally non-conductive compared to heavily doped silicon; they are capable of being semi-permanently altered on a molecular or atomic level by an electric field or current with its accompanying electric field; their retention properties affect the surface potential of the memory cell transistor; they have properties that are stable over a wide range of temperature consistent with commercial semiconductor products; and their alteration property is to the first order reversible. The change in properties in the above-mentioned materials affects the surface potential of the channel of the transistor to significantly alter the channel conductance under bias. Thus, different levels of conductivity correspond to different logic states. For example, an "on" or conducting state may indicate a logic /0 and an "off" or non-conducting state may indicate a logic ,1 . Therefore, by sensing the drain-to-source current under bias, the state of the stored information can be determined. Since the information is stored in a non-volatile form, the information remains stored for a period of time, typically ten years or longer, regardless of whether power is applied to the memory cell 10 or any product containing the memory cell 10.
The memory cell 10 is a single transistor having a diffused source node 14, a diffused drain node 16, a gate node 12, and a substrate node 11. The non-volatile layer 18 is schematically represented as a box with a cross between the gate and the channel to denote the presence of a non-volatile film.
A preferred operation of an N-channel embodiment of a cell in accordance with the invention is summarized in Table 1 below.
Table 1
Figure imgf000010_0001
In Table 1, Vss is a reference potential, such as ground or a negative potential with respect to ground, for example Vp less than ground, Vcc is a supply voltage, V is a programming voltage, and Vr is a read voltage, below described in detail. It should also be noted that the conditions shown in Table 1 are for a N- channel device within a P-well. The device could be adapted to a P-channel device by appropriately changing the bias polarities and interchanging the Erase and Program state condition. For an N-channel device, Vss is a reference potential, such as ground or zero potential, Vcc is a positive potential with respect to Vss, typically between 3.0 and 6.0 volts, V is a negative potential with respect to Vcc, typically within a range of Vss to -10 volts, and Vr is a positive potential with respect to Vss, typically within a range of 1.0 and 3.0 volts. The cell 10 is read by the application of a voltage difference between the drain 16 and source 14, while the gate 12 is based positive with respect to the substrate node 11 (or P- well) by an amount Vp, with the gate-to-source potential difference remaining zero. The logic state of the cell 10 may be determined by using known sensing circuitry to measure the channel current of cell 10 under the bias conditions described in the prior sentence.
One of the advantages provided by the circuit and method of the invention is that the value of V_r. is less than vCC. It has been found that by using gate selection on a dielectric cell by bringing the source potential up from the potential of the substrate to a value Vr. The device can be deselected by bringing the gate potential from Vcc to Vr, thereby turning off the source junction, and, consequently, creating no fields between the gate the substrate that may cause a disturb condition. The purpose of Vr is to allow the method or system of reading individual cells in a cell array (best seen in Figure 2 and Table 2 described hereinafter) without causing a disturb to the cells of the array, and particularly to the addressed cell(s). It should be noted that the read inhibit voltages are applied to the nonaddressed cells to actively deselect the nonaddressed cells, by applying Vp to the sources and Vss to the gates of the transistors of the nonaddressed cells. Again, these voltages turn off the source junction, and, consequently, create no fields between the gate the substrate, reducing or eliminating any disturb conditions. On the other hand, the upper limit of the magnitude of the value of Vp should be selected to be less than Vcc, and preferably less than Vcc - V^ sat, where V^ sat is the saturation voltage of the device. Since the voltage on the drain of a cell being read is Vcc'. the value of V„r on the source and g**'ate should be selected to still enable sufficient current to flow to be detectable. Moreover, since the erase threshold decreases (becomes more positive) with age, a cell containing older data produces less current when addressed. Thus, the upper limit that can be selected for Vp needs to take end of life conditions into consideration. Thus, preferably, Vp should be selected to be as close to the threshold of a freshly erased cell as possible, which allows sufficient current to flow for reliable sensing at end of life.
In contrast to the cell read operation described above, the cell 10 may be "read inhibited" by setting the gate 12 equal to the potential of the substrate 11 at Vss while the drain 10 and the source 14 are set at the same potentials as used during a read operation, Vcc and Vp, respectively. This operation is particularly useful when the cell 10 is connected in plurality with cells that share common bit and virtual source lines. In this configuration, one cell can be read while all other cells in parallel are "read inhibited" or deselected. This operation occurs without disturbing the data stored in either the addressed and selected cells or the unaddressed and deselected cells in a read operation. The selection of an appropriate value of Vp depends on a number of factors related to the threshold voltage of an erased device. More particularly, it is recognized that the threshold voltage of a freshly erased device is larger than that of a device at end of life. End of life is generally regarded to mean a time at which the thresholds of programmed and erased devices decay to predetermined acceptable levels, and is typically on the order of about 10 years. The range of suitable minimum values for Vp is measured with regard to a freshly erased device, and can be selected to be a value that is of opposite polarity and larger in magnitude than the maximum erase threshold. The erase threshold is used to mean the threshold voltage for reading an erased cell. It will, of course be appreciated that an erase threshold can be established by design, taking into account the choice and thickness of the gate dielectric and nonvolatile materials, the size of the memory array, the number of cells that may be contributing to the output sense current, the voltage sensing capabilities of the sensing circuitry, and so forth. Thus, the erase threshold of a device should be such that the state of a single cell can unmistakably be sensed in the particular construction chosen, at any point during the lifetime of the stored data in that cell. So, Vp may be selected to produce a maximum predetermined cell current in a deselected freshly erased cell, which, when summed over all the deselected cells on a common bit line, each being in a freshly erased state will produce substantially less current than is required by sensing circuitry to correctly sense a program state in a single selected cell.
The cell 10 can be erased by setting the gate 12 potential to a negative value with respect to the channel or substrate. For example, the source 14, drain 16 and P-well 11 are biased at V_„ while the gate is biased at v . These conditions are held typically 10 milliseconds or less. The drain 16 or source 14, but not both simultaneously, could be allowed to "float" to the P-well potential.
In a similar manner, the cell 10 can be programmed by setting the substrate, source 14, and drain 16 to the same V potential, while setting the gate 12 potential to a positive value with respect to the channel or source 14. For example, th source 14, drain 16 and P-well 11 are biased at V while the gat is biased at Vcc. Again, the conditions are typically held for 1 milliseconds or less and the drain 16 or source 14, but not both simultaneously, could be allowed to float to the P-well potential.
Another feature of the single cell 10 device is its ability to "program inhibit" the cell 10 as shown in the Program Inhibit column of Table 1. This operation is used when a plurality of cells 10 share a common gate along a row. A single cell 10 alon a row can be programmed while the other cells 10 on that row are program inhibited.
Thus, in operation, if a selected device is erased, Vp is selected such that current flows in the device when the gate and source potentials are equal to Vp and the drain potential is Vcc, which is larger than Vp. The potential in the erased device channel is between Vcc and Vp, thus preventing a "disturb" condition by reinforcing the erase state of the dielectric. Since the device is not selected, Vss is applied to the gate; consequently, no or very little current flows while the source is at Vp. If an erased device has a negative threshold voltage less than Vp in magnitude, a device with its gate at Vss will be off an there will be no gate to substrate (or channel) field to disturb the non-volatile state.
On the other hand, if the device is programmed and has a positive threshold voltage, no current will flow under the read bias conditions of any of the cells. No channel will form in the programmed device and a voltage drop will occur that reinforces the programmed state, thus preventing a disturb condition. In a read inhibit condition with a programmed positive threshold voltage, a cell with its gate 12 at Vss, will be off and the gate to substrate potential will be zero, which also is a non-disturb condition.
The drain 16 to source 14 current may be sensed or measured using any one of known techniques. If the cell 10 is erased, the channel is conductive and current flows from drain 16 to source 14. If cell 10 is programmed, the channel is non-conductive and none to a slight current is present.
As best seen in Figure 2, the cell 10 may be arranged in a plurality of columns and rows of identical cells (10 , 10", 10// , lθ, //) to form a cell array 100 to construct a high density memory product, such as a one or sixteen megabit flash memory device, or the like. The drawings illustrate a 2 x 2 array 100, but such figures are not intended to limit the number of cells 10 possible in an array 100.
As schematically shown in Figure 2, the cells 10' and 10'" are connected at the source nodes 14' and 14''' to the virtual ground line 106, designated as VGO; and the source nodes 14'' and 14"'' of cells 10" and 10"" are connected to the virtual ground line 108, designated as VG1. Likewise, the drain nodes 16' and 16"' of the cells 10' and 10"' are connected the bit line 102, designated as BL0, and the drain nodes 16" and 16"" of the cells 10" and 10"" are connected to bit line 104, designated as BL1. The cells 10' and 10" share a common gate line 110 (SGO), and cells 10"' and 10"" share a common gate line 112 (SGI). Simply stated, the drain nodes 16 and source nodes 14 are "shared" among the cells 10 in columns and the gate nodes 12 are "shared" among the cells 10 in rows. Since the source nodes 14 and drain nodes 16 are not "shared" among cells 10 in any row, independent control of source lines is possible, permitting unaddressed cells to be actively deselected for elimination of high currents and "disturbed" cells. On the other hand, cells 10 with "shared" or common drain nodes 16 and source nodes 14 have separates gate nodes 12 permitting a single addressed cell 10 to be programmed or read. Of course, an entire row of cells 10 can be read, erased or programmed, if desired. The bit lines BL0, BL1, . . . and virtual ground lines VGO,
VG1, . . . of the individual cells 10' - 10''" are addressed by signals from a Y-decoder 113, which decodes address signals applied to an input address bus 114. In like manner, the gate lines SGO, SGI, . . . are addressed by signals from an X-decoder 115, which decodes address signals applied to an input address bus 116. The X- and Y-decoders 115 and 113 each receive a read voltage Vr, from source 117, a supply voltage Vcc, a reference potential Vss, and a programming voltage Vpp, for selective application to the respective bit, virtual ground, gate lines, and substrate of the array 100, as well as read, erase, and program control signals to specify the particular fxinction to be performed and voltage levels to be selected and applied. The construction of the voltage source Vp 117 can be a voltage divider, band gap, or other similar circuit. The control signals and addresses can be applied to the X- and Y-decoders internally or externally from the integrated circuit chip on which the array is constructed, in a manner known in the art. The current produced on the bit lines BL0, BL1, . . . is sensed by a sense amplifier 118, for delivery to an output terminal 119. The sense amplifier 118 can be of any known suitable type.
Table 2 below describes a preferred operation of the cell array 100 shown in Figure 2.
Figure imgf000016_0001
The cell array 100 can be read by sensing a current on the bit lines 102, 104 by known sensing techniques. If an erased device has a negative threshold voltage with its gate and source potential at Vp, established as described above, the erased devic will be on and conducting current.
The cell array 100 enables a read system that allows a selection of individual cells 10 within a column of common cells 10 without causing a "disturb" condition. As described above, a "disturb" condition occurs when an electric field that is at a polarity that changes the state of the cell occurs between a gate and the substrate. A read inhibit bias system allows the active "deselection" of individual unaddressed cells within a column of common cells without causing a "disturb" condition. A program inhibit bias system allows the active "deselection" of individual cells within a row of common cells 10 without causing a "disturb" condition in a cell 10.
A group of cells in the array 100 can be erased by biasing a gate, such as 12' to V , erasing all of the cells on gate line 110. Since there is no erase inhibit operation, in distinction to a program inhibit operation, all of the cells that share a common gate are erased simultaneously. By biasing one gate to V^ and either connecting all other nodes to Vcc or allowing the other nodes to float, only the cells with V on the gate will be erased. The gate-to-channel potential will be zero on all other devices, thus the state in these cells will remain undisturbed. The erase bias conditions are typically established for 10 milliseconds or less.
Program conditions can be established on a common gate, and inhibited in all cells on that common gate except those for which a programmed state is desired. A program condition can be established by biasing the substrate or P-well at V and placing a common gate at Vcc (such as SGO on cells 0 and 1). If an erased state is to be preserved in any of the cells on the common gate, then either or both of the source or drain nodes of that cell are biased at Vcc (such as in cell 1) . With only one of the two at Vcc the other node must be allowed to float so that no current flows and the gate-to-channel voltage will be zero. During a program operation, isolation between adjacent cells can be improved with back bias by establishing a P-well 11 bias that is more negative than V , typically by 0.5 to 2.0 volts. The program bias conditions are typically established for 10 milliseconds or less. Since the program and program inhibit conditions are selected on a cell-by-cell basis, typical operation of a cell array will involve first erasing all the cells on a given common gate followed by a program or program inhibit operation of all of the same cells. By following this sequence, a byte, page or block of data can be stored by first erasing the data segment then programming the same segment, inhibiting where an erased state is desired. A byte is either eight or sixteen bits along a given row of cell 10, a page is a whole row of cells 10, and a block is a section of the memory array composed of several rows and columns of cells 10. In a block operation, the entire block may be erased at once followed by a sequence of page or byte program operations on the cells within the block, such that each cell is either programmed or left erased by a program inhibit. Such a sequence of operations would be called a "write", a byte write, a page write, or a block write, depending on the data size. Another possibility is to erase an entire block, but program or inhibit within that block as data becomes available for storage at some later time, on a page or byte basis.
A topographical plan view of a typical cell array 100 that is shown schematically in Figure 2 is shown in Figure 3. The cells 10' to 10"" utilize field shield isolation means to provide isolation between nodes of adjacent cells to reduce cell size. In this embodiment, the gate conductors 110,112 may comprise doped poly-silicon layers. However, conducting materials such as aluminum, refractory metals, or other known conducting materials may be used. The bit lines 102,104 are diffused N+/N- nodes. Isolation is provided by a first poly- silicon layer field shield device 126 with a gate held at the potential of the P-well. The memory storage area is shown at 120. As seen in Figure 4, a cross-section taken along the line 4-
4 of Figure 3 illustrates a side view of the array 100. The storage dielectric 122 is shown between the substrate and poly 2 layer 110,112. The field shield 126 is formed from a poly 1 layer. The layer 110,112 and dielectric 122 are self-aligned by the use of a single mask to etch both layers as described later. The field shield 126 separates the memory channel doping areas 128.
Shown in Figure 5 is a cross-section taken along line 5-5 in Figure 3. The section shows the device between memory areas 120 and the field shield isolation means 126.
Shown in Figure 6 is a cross-section taken along line 6-6 in Figure 3 showing the device through the memory areas 120. The channel doping 128 is provided in the channel region in this figure. This doping level in the memory channel 128 is chosen to set the average of the program and erase state threshold voltages such that the value of the average of the program and erase state threshold voltages after 10 years (or end of life) is near or slightly below Vss.
The implants (N+/N-) 130, 132 are best seen in Figures 6 and 7. The N- implant 132 surrounds the N+ 130 by using the same mask as that used for the N+ region 130. The N- region 132 _ proves the junction breakdown characteristics, improves the endurance of the dielectric 122 and reduces the junction capacitance of the lines 102, 104, 106 and 108. The N+ region 130 provides low sheet resistance along the lines 102, 104, 106 and 108. The N+/N- (130,132) regions are constructed into the substrate before the construction of the field shield 126 so that the bit lines 102,104 and the virtual ground lines 106 and 108 can traverse beneath the poly 1 layer 126.
Figure 7 illustrates a cross section taken along line 7-7 in Figure 3 which shows the array 100 cut between memory areas 120. Note that the N+/N- (130,132) forming bit lines 102,104 and virtual ground lines 106 and 108 continue between cells beneath field shield 126.
The cell described above can be constructed using many different processing techniques. One process flow is described here in outline form using a SONOS cell construction. The dielectric is a stack of tunnel oxide grown on the substrate, silicon oxy-nitride deposited on the tunnel oxide, and a deposited layer of silicon dioxide. An N-type starting wafer is assumed. Ranges are supplied for some thicknesses, times and temperatures. These ranges are provided for clarification of function, and not meant to indicate the only acceptable values. Only the processing steps that are required to construct the memory cell are included. Other processing steps that are required for integration with other circuit elements and interconnection can be performed in addition to the steps listed below by using techniques that are commonly known by those skilled in the art of integrated circuit processing.
1. P-Well Construction Oxidation (100-200 Angstroms)
P-Well Photomasking Steps
P-Well Boron Implant
Photoresist Removal
P-Well Drive (1000-1200 degrees C, 2 to 12 hours)
2. Bit-line Formation
Clean (Etch to remove 100-200 Angstroms Si02) Oxidation (100-200 Angstroms)
Silicon Nitride Deposition (1000-2000 Angstroms) Bit-Line Photomasking Steps
Silicon Nitride Etch (Reactive Plasma Etching) N- Implant (Phosphorous lE14-5E15/cm2) N+ Implant (Arsenic lE15-lE16/cm2) Photoresist Removal Oxidation (500-2000 Angstroms) Silicon Nitride Removal (Hot Phosphoric Acid)
3. Field Shield
Clean (Etch to remove 100-200 Angstroms)
Threshold Adjust Implant (Boron lEll-lE12/cm2) Gate Oxidation (100-500 Angstroms)
Poly 1 Deposition (2000-5000 Angstroms)
Poly Doping (POCLj, 900 Degrees C)
Etch (To Bare Poly)
Poly 1 Photomasking Steps Poly 1 Etch (Reactive Plasma Etch)
Photoresist Removal
4. Spacer Oxide Formation
Deposit Conformal CVD Oxide (1000-4000 Angstroms) Anisotropic Oxide Etch (Reactive Plasma Etch to
Substrate)
Clean
Oxidation (100-500 Angstroms) 5. SONOS Cell Construction
Threshold Implant (Boron or phosphorus lEll-lE12/cm2) Clean (Etch 100-500 Angstroms, Bare Silicon in Cell Channel)
Tunnel Oxide (0-25 Angstroms) Silicon Oxy-Nitride Deposition (10-300 Angstroms)
Top Oxide Deposition (0-100 Angstroms) Poly 2 Depositions (2000-5000 Angstroms) Poly 2 Doping (Phosphorus, Ion Implant lE15-5E16/cm2) Implant Anneal (800-900 Degrees C) Poly 2 Photomasking Steps
SONOS Etch (Reactive Plasma Etch) Photoresist Removal

Claims

We claim: 1. A non-volatile integrated memory circuit, comprising: a semiconductor substrate; a memory transistor formed in said substrate, said memory transistor having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a negative transistor threshold of magnitude less than Vcc when the memory transistor is erased and a different threshold when the memory transistor is programmed; biasing circuitry for applying selected read biasing voltages to the gate, drain, and source of said transistor, said read biasing voltages including a supply voltage, Vcc, applied to the drain, and a read voltage, Vp, of magnitude less than supply voltage, applied to the source and gate; and sensing circuitry for sensing a current generated at the drain of said memory transistor in accordance with the programmable state of said dielectric memory material.
2. The non-volatile integrated memory circuit of claim 1 wherein said biasing circuitry further comprises circuitry for applying a voltage to the substrate.
3. The non-volatile integrated memory circuit of claim 2 wherein said voltage applied to the substrate is a reference potential, vss.
4. The non-volatile integrated memory circuit of claim 3 wherein said reference potential is ground.
5. The non-volatile integrated memory circuit of claim 3 wherein said reference potential is Vp less than ground.
6. The non-volatile integrated memory circuit of claim 1 wherein said dielectric memory material is selected from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
7. The non-volatile integrated memory circuit of claim 1 wherein said dielectric memory material is a multilayered dielectric.
8. The non-volatile integrated memory circuit of claim 7 wherein said multilayered dielectric is SNOS.
9. The non-volatile integrated memory circuit of claim 7 wherein said multilayered dielectric is SONOS.
10. The non-volatile integrated memory circuit of claim 1 wherein said read voltage is of magnitude larger than a threshold voltage of the memory transistor after it has been freshly erased.
11. The non-volatile integrated memory circuit of claim 1 wherein said read voltage is less than Vcc - Vds sat, where Vds sat is a saturation voltage of the memory transistor.
12. A non-volatile integrated memory array, comprising: a semiconductor substrate; a plurality of addressable memory transistors in said substrate, each of said memory transistors having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a negative transistor threshold of magnitude less than Vcc when the memory transistor is erased and a different threshold when the memory transistor is programmed; biasing circuitry for applying selected read biasing voltages to the gate, drain, and source of at least an addressed one of said memory transistor, said read biasing voltages including a supply voltage, Vcc, applied to the drain, and a read voltage, Vp, of magnitude less than supply voltage, applied to th source and gate; and sensing circuitry for sensing a current generated at the drain of said memory transistor in accordance with the programmable state of said dielectric memory material of said addressed memory transistor.
13. The non-volatile integrated memory array of claim 12 further comprising circuitry for deselecting nonaddressed memory transistors.
14. The non-volatile integrated memory circuit of claim 13 wherein said biasing circuitry further comprises circuitry for applying a voltage to the substrate.
15. The non-volatile integrated memory circuit of claim 14 wherein said voltage applied to the substrate is a reference potential, Vss.
16. The non-volatile integrated memory circuit of claim 14 wherein said voltage applied to the substrate is a Vp less than ground.
17. The non-volatile integrated memory circuit of claim 15 wherein said reference potential is ground.
18. The non-volatile integrated memory array of claim 14 wherein said circuitry for deselecting nonaddressed memory transistors comprises circuitry for applying selected inhibit biasing voltages to the gate, drain, and source of nonaddressed memory transistors, said inhibit biasing voltages including a supply voltage, Vcc, applied to the drains, and a read voltage, Vp, of magnitude less than supply voltage, applied to the sources, and a reference potential, Vss, applied to the gates and the substrate.
19. The non-volatile integrated memory circuit of claim 12 wherein said dielectric memory material is selected from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
20. The non-volatile integrated memory circuit of claim 12 wherein said dielectric memory material is a multilayered dielectric.
21. The non-volatile integrated memory circuit of claim 20 wherein said multilayered dielectric is SNOS.
22. The non-volatile integrated memory circuit of claim 20 wherein said multilayered dielectric is SONOS.
23. The non-volatile integrated memory circuit of claim 12 wherein said read voltage is of magnitude larger than a threshold voltage of the memory transistor after it has been freshly erased.
24. The non-volatile integrated memory circuit of claim 12 wherein said read voltage is less than Vcc - Vds sat, where Vds sat is a saturation voltage of the memory transistor.
25. A method for operating a non-volatile integrated memory circuit having at least one memory cell with a single memory transistor having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a negative transistor threshold of magnitude less than a supply voltage, Vcc, when the memory transistor is erased and a different threshold when the memory transistor is programmed, comprising: applying read biasing voltages to said memory transistor, including a supply voltage, Vcc, to the drain, and a read voltage, Vp, of magnitude less than supply voltage to the source and gate; and sensing a current generated at the drain of said memory transistor in accordance a programmed state of said dielectric memory material. 26. The method of claim 25 further comprising applying a further read biasing voltage by applying a voltage to the substrate.
27. The method of claim 26 wherein said step of applying a voltage to the substrate comprises applying a reference potential, Vss to said substrate.
28. The method of claim 25 further comprising selecting said dielectric material from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
29. The method of claim 25 further comprising forming said dielectric memory material from a multilayered dielectric.
30. The method of claim 25 further comprising forming said dielectric memory material from SNOS.
31. The method of claim 25 further comprising forming said dielectric memory material from SONOS.
32. The method of claim 25 further comprising establishing said read voltage to have a magnitude larger than a threshold voltage of the memory transistor after it has been freshly erased.
33. The method of claim 25 further comprising establishing said read voltage to have a magnitude less than Vcc - V^ sat, where Vds sat is a saturation voltage of the memory transistor.
34. A method for reading an array of non-volatile integrated memory cells, each cell having a single memory transistor having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a negative transistor threshold of magnitude less than a supply voltage, V , when the memory transistor is erased and a different threshold when the memory transistor is programmed, comprising: applying read biasing voltages to a memory transistor of an addressed one of said cells, said read biasing voltages including a supply voltage, Vcc, to the drain, and a read voltage, Vp, of magnitude less than supply voltage to the source and gate; and sensing a current generated at the drain of said memory transistor in accordance a programmed state of said dielectric memory material.
35. The method of claim 34 further comprising deselecting memory transistors of nonaddressed cells.
36. The method of claim 35 wherein said step of deselecting memory transistors of nonaddressed cells comprises applying selected inhibit biasing voltages to the gate, drain, and source of memory transistors of said nonaddressed cells, said inhibit biasing voltages including a supply voltage, Vcc, applied to the drains, and a read voltage, Vp, of magnitude less than supply voltage, applied to the sources, and a reference potential, Vss, applied to the gates.
37. The method of claim 34 further comprising applying a read biasing voltage to the substrate.
38. The method of claim 37 wherein said step of applying a read biasing voltage to the substrate comprises applying a reference potential, Vss, to said substrate.
39. The method of claim 37 wherein said step of applying a read biasing voltage to the substrate comprises applying a reference potential of Vr less than ground to said substrate.
40. The method of claim 34 further comprising selecting said dielectric memory material is from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide. tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
41. The method of claim 34 further comprising selecting said dielectric memory material is a multilayered dielectric.
42. The method of claim 41 wherein said step of selecting said dielectric memory material is a multilayered dielectric is selecting SNOS.
43. The method of claim 41 wherein said step of selecting said dielectric memory material is a multilayered dielectric is selecting SONOS.
44. The method of claim 34 further comprising establishing said read voltage to have a magnitude larger than a threshold voltage of the memory transistor after it has been freshly erased.
45. The method of claim 34 further establishing said read voltage to have a magnitude less than Vcc - V^ sat, where V^ sat is a saturation voltage of the memory transistor.
AMENDED CLAIMS
[received by the International Bureau on 22 March 1994 (22.03.94), original claims 1,3,10-12,15,16,18,23-25,27,32-34,36,38,40,44 and 45 amended; other claims unchanged (8 pages)] 1. A non-volatile integrated memory circuit, comprising: a semiconductor substrate; a memory transistor formed in said substrate, said memor transistor having a source, a drain, a gate, and a dielectri memory material that has programmable memory states that produc a first transistor threshold of magnitude less than a magnitud of a supply voltage, Vcc, when the memory transistor is erase and a different threshold when the memory transistor i programmed; biasing circuitry for applying selected read biasin voltages to the gate, drain, and source of said transistor, sai read biasing voltages including a read voltage, Vp/ of magnitud less than the magnitude of the supply voltage applied to th source and gate, with the supply voltage applied between th drain the the substrate; and sensing circuitry for sensing a current generated at th drain of said memory transistor in accordance with th programmable state of said dielectric memory material.
2. The non-volatile integrated memory circuit of claim 1 wherei said biasing circuitry further comprises circuitry for applyin a voltage to the substrate.
3. The non-volatile integrated memory circuit of claim 2 wherei said memory transistor is an n-channel memory transistor, sai supply voltage has a magnitude, Vcc, applied to the drain, an said voltage applied to the substrate is a reference potential, vss.
4. The non-volatile integrated memory circuit of claim 3 wherei said reference potential is ground.
5. The non-volatile integrated memory circuit of claim 3 wherei said reference potential is Vp less than ground.
6. The non-volatile integrated memory circuit of claim 1 wherein said dielectric memory material is selected from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalumpentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
7. The non-volatile integrated memory circuit of claim 1 wherein said dielectric memory material is a multilayered dielectric.
8. The non-volatile integrated memory circuit of claim 7 wherein said multilayered dielectric is SNOS.
9. The non-volatile integrated memory circuit of claim 7 wherein said multilayered dielectric is SONOS.
10. The non-volatile integrated memory circuit of claim 1 wherein said memory transistor is an n-channel device, said supply voltage is applied to the drain, and said read voltage is of magnitude larger than a threshold voltage of the memory transistor after it has been freshly erased.
11. The non-volatile integrated memory circuit of claim 1 wherein a difference between a potential on the drain of said memory transistor and said read voltage is of magnitude greater than Vcc - V^ sat, where V^ sat is the magnitude of the saturation voltage of the memory transistor.
12. A non-volatile integrated memory array, comprising: a semiconductor substrate; a plurality of addressable memory transistors in said substrate, each of said memory transistors having a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a first threshold of magnitude less than a magnitude of a supply voltage when the memory transistor is erased and a different threshold when the memory transistor is programmed; biasing circuitry for applying selected read biasing voltages to the gate, drain, and source of at least an addressed one of said memory transistors, said read biasing voltages including a read voltage, Vp, of magnitude less than the supply voltage, applied to the source and gate, with the supply voltage applied between the drain and substrate; and sensing circuitry for sensing a current generated at the drain of said memory transistor in accordance with the programmable state of said dielectric memory material of said addressed memory transistor.
13. The non-volatile integrated memory array of claim 12 further comprising circuitry for deselecting nonaddressed memory transistors.
14. The non-volatile integrated memory circuit of claim 13 wherein said biasing circuitry further comprises circuitry for applying a voltage to the substrate.
15. The non-volatile integrated memory circuit of claim 14 wherein said memory transistors are an n-channel memory transistors, said supply voltage is applied to the drains of the n-channel memory transistors, and said voltage applied to the substrate is a reference potential, Vss.
16. The non-volatile integrated memory circuit of claim 15 wherein said reference potential is Vp less than ground.
17. The non-volatile integrated memory circuit of claim 15 wherein said reference potential is ground.
18. The non-volatile integrated memory array of claim 13 wherein said nonaddressed memory transistors are n-channel devices and said circuitry for deselecting nonaddressed memory transistors comprises circuitry for applying selected inhibit biasing voltages to the gate, drain, and source of nonaddressed memory transistors, said inhibit biasing voltages including a supply voltage applied to the drains, and a read voltage, Vp, o magnitude less than the supply voltage applied to the sources and a reference potential, Vss, applied to the gates.
19. The non-volatile integrated memory circuit of claim 1 wherein said dielectric memory material is selected from th group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silico rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
20. The non-volatile integrated memory circuit of claim 1 wherein said dielectric memory material is a multilayere dielectric.
21. The non-volatile integrated memory circuit of claim 2 wherein said multilayered dielectric is SNOS.
22. The non-volatile integrated memory circuit of claim 2 wherein said multilayered dielectric is SONOS.
23. The non-volatile integrated memory circuit of claim 1 wherein said memory transistors are n-channel devices and sai read voltage is of magnitude larger than a threshold voltage o the memory transistor after it has been freshly erased.
24. The non-volatile integrated memory circuit of claim 1 wherein the potential difference between said voltage applied t the drain and said read voltage is of magnitude greater than th supply voltage minus V^ sat, where Vds sat is the magnitude of th saturation voltage of the memory transistor.
25. A method for operating a non-volatile integrated memor circuit having at least one memory cell with a single memor transistor having a source, a drain, a gate, and a dielectri memory material that has programmable memory states that produc a first transistor threshold of magnitude less than a magnitud of a supply voltage, when the memory transistor is erased and different threshold when the memory transistor is programmed comprising: applying read biasing voltages to said memory transistor including a read voltage, Vp, of magnitude less than th magnitude of the supply voltage to the source and gate, with th supply voltage applied between the drain and substrate; and sensing a current generated at the drain of said memor transistor in accordance with a programmable state of dielectri memory material.
26. The method of claim 25 further comprising applying a furthe read biasing voltage by applying a voltage to the substrate.
27. The method of claim 26 wherein said memory transistor is a n-channel device and said step of applying read biasing voltage comprises applying said voltage to the substrate at a referenc potential, Vss, and applying said supply voltage to the drain.
28. The method of claim 25 further comprising selecting sai dielectric material from the group comprising oxides oxynitrides, ferroelectric materials, silicon rich oxide, silico nitride, silicon oxy-nitride, silicon rich silicon dioxide tantalum pentoxide, carbides, ceramics, aluminum oxide, silico carbide and ferroelectric materials.
29. The method of claim 25 further comprising forming sai dielectric memory material from a multilayered dielectric.
30. The method of claim 25 further comprising forming sai dielectric memory material from SNOS.
31. The method of claim 25 further comprising forming sai dielectric memory material from SONOS.
32. The method of claim 25 wherein said memory transistor is a n-channel device and said applying read biasing voltages furthe comprises establishing said read voltage to have a magnitud larger than a threshold voltage of the memory transistor afte it has been freshly erased, and applying said supply voltag applied to the drain of said n-channel device.
33. The method of claim 25 wherein said biasing furthe comprises establishing the potential difference between the drai voltage and said read voltage to have a magnitude larger than th supply voltage minus V^ sat, where V^ sat is the magnitude of saturation voltage of the memory transistor.
34. A method for reading an array of non-volatile integrate memory cells, each cell having a single memory transistor havin a source, a drain, a gate, and a dielectric memory material that has programmable memory states that produce a first transistor threshold of magnitude less than a supply voltage when the memor transistor is erased and a different threshold when the memory transistor is programmed, comprising: applying read biasing voltages to a memory transistor of an addressed one of said cells, said read biasing voltages including a read voltage, Vp/ of magnitude less than the magnitude of the supply voltage to the source and gate and with the supply voltage applied between the drain and substrate; and sensing a current generated at the drain of said memory transistor in accordance with a programmable state of said dielectric memory material.
35. The method of claim 34 further comprising deselecting memory transistors of nonaddressed cells.
36. The method of claim 35 wherein said deselected memory transistor is an n-channel device and said step of deselecting memory transistors of nonaddressed cells comprises applying selected inhibit biasing voltages to the gate, drain, and source of memory transistors of said nonaddressed cells, said inhibit biasing voltages including the supply voltage, Vcc, applied to the drains, and a read voltage, Vp, of magnitude less than the supply voltage, applied to the sources, and a reference potential, Vss, applied to the gates.
37. The method of claim 34 further comprising applying a read biasing voltage to the substrate.
38. The method of claim 37 wherein said memory transistors are n-channel devices and said step of applying a read biasing voltage to the substrate comprises applying a reference potential, Vss, to said substrate, and establishing said voltage applied to the drain at the supply voltage, Vcc.
39. The method of claim 37 wherein said step of applying a read biasing voltage to the substrate comprises applying a reference potential of Vp less than ground to said substrate.
40. The method of claim 34 further comprising selecting said dielectric memory material from the group comprising oxides, oxynitrides, ferroelectric materials, silicon rich oxide, silicon nitride, silicon oxy-nitride, silicon rich silicon dioxide, tantalum pentoxide, carbides, ceramics, aluminum oxide, silicon carbide and ferroelectric materials.
41. The method of claim 34 further comprising selecting said dielectric memory material is a multilayered dielectric.
42. The method of claim 41 wherein said step of selecting said dielectric memory material is a multilayered dielectric is selecting SNOS.
43. The method of claim 41 wherein said step of selecting said dielectric memory material is a multilayered dielectric is selecting SONOS.
44. The method of claim 34 wherein said memory transistors are n-channel devices and said biasing further comprises establishing said read voltage to have a magnitude larger than a threshold voltage of the memory transistor after it has been freshly erased, and said voltage applied to the drain at the supply voltage, Vcc.
45. The method of claim 34 further establishing the potential difference between said voltage applied to the drain and said read voltage to have a magnitude greater than the supply voltage minus Vds sat, where Vds sat is the magnitude of a saturation voltage of the memory transistor.
PCT/US1993/010485 1992-11-02 1993-11-02 Flash memory system, and methods of constructing and utilizing same WO1994010686A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
EP94900481A EP0667026A4 (en) 1992-11-02 1993-11-02 Flash memory system, and methods of constructing and utilizing same.
KR1019950701733A KR100354406B1 (en) 1992-11-02 1993-11-02 Flash memory devices, and methods of making and using the same
JP6511377A JPH08507411A (en) 1992-11-02 1993-11-02 Flash memory system, manufacturing method thereof and use thereof
AU55457/94A AU5545794A (en) 1992-11-02 1993-11-02 Flash memory system, and methods of constructing and utilizing same
US08/427,826 US5644533A (en) 1992-11-02 1993-11-02 Flash memory system, and methods of constructing and utilizing same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US97092192A 1992-11-02 1992-11-02
US07/970,921 1992-11-02

Publications (1)

Publication Number Publication Date
WO1994010686A1 true WO1994010686A1 (en) 1994-05-11

Family

ID=25517709

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1993/010485 WO1994010686A1 (en) 1992-11-02 1993-11-02 Flash memory system, and methods of constructing and utilizing same

Country Status (5)

Country Link
EP (1) EP0667026A4 (en)
JP (1) JPH08507411A (en)
KR (1) KR100354406B1 (en)
AU (1) AU5545794A (en)
WO (1) WO1994010686A1 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5774400A (en) * 1995-12-26 1998-06-30 Nvx Corporation Structure and method to prevent over erasure of nonvolatile memory transistors
WO2003003460A2 (en) * 2001-06-26 2003-01-09 Advanced Micro Devices, Inc. Esd implant following spacer deposition
US7037780B2 (en) 2002-12-06 2006-05-02 Fasl Llc Semiconductor memory device and method of fabricating the same
US7710776B2 (en) 2006-12-27 2010-05-04 Cypress Semiconductor Corporation Method for on chip sensing of SONOS VT window in non-volatile static random access memory
US7859899B1 (en) 2008-03-28 2010-12-28 Cypress Semiconductor Corporation Non-volatile memory and method of operating the same
EP2325818A1 (en) * 2009-11-12 2011-05-25 EM Microelectronic-Marin SA Self-powered event detection device
US7952932B2 (en) 2006-07-04 2011-05-31 Nxp B.V. Sonos-based non-volatile memory AND-array
US8411505B2 (en) 2009-11-12 2013-04-02 Em Microelectronic-Marin Sa Self-powered detection device with a non-volatile memory
US8422317B2 (en) 2009-11-12 2013-04-16 Em Microelectronic-Marin Sa Self-powered detection device with a non-volatile memory
US8422293B2 (en) 2009-11-12 2013-04-16 Em Microelectronic-Marin Sa Self-powered event detection device

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7184315B2 (en) * 2003-11-04 2007-02-27 Micron Technology, Inc. NROM flash memory with self-aligned structural charge separation
JP5493865B2 (en) * 2007-12-03 2014-05-14 凸版印刷株式会社 Semiconductor device
US9443592B2 (en) * 2013-07-18 2016-09-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing semiconductor device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4264376A (en) * 1978-08-28 1981-04-28 Hitachi, Ltd. Method for producing a nonvolatile memory device
US4306353A (en) * 1979-06-13 1981-12-22 Siemens Aktiengesellschaft Process for production of integrated MOS circuits with and without MNOS memory transistors in silicon-gate technology
US4769787A (en) * 1985-07-26 1988-09-06 Hitachi, Ltd. Semiconductor memory device

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3992701A (en) * 1975-04-10 1976-11-16 International Business Machines Corporation Non-volatile memory cell and array using substrate current
US4017888A (en) * 1975-12-31 1977-04-12 International Business Machines Corporation Non-volatile metal nitride oxide semiconductor device
US4611308A (en) * 1978-06-29 1986-09-09 Westinghouse Electric Corp. Drain triggered N-channel non-volatile memory
JPH02126498A (en) * 1988-07-08 1990-05-15 Hitachi Ltd Nonvolatile semiconductor memory device
JPH0227594A (en) * 1988-07-14 1990-01-30 Nec Corp Nonvolatile random access semiconductor memory
JPH03219496A (en) * 1990-01-25 1991-09-26 Hitachi Ltd Nonvolatile semiconductor memory device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4264376A (en) * 1978-08-28 1981-04-28 Hitachi, Ltd. Method for producing a nonvolatile memory device
US4306353A (en) * 1979-06-13 1981-12-22 Siemens Aktiengesellschaft Process for production of integrated MOS circuits with and without MNOS memory transistors in silicon-gate technology
US4769787A (en) * 1985-07-26 1988-09-06 Hitachi, Ltd. Semiconductor memory device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0667026A4 *

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5774400A (en) * 1995-12-26 1998-06-30 Nvx Corporation Structure and method to prevent over erasure of nonvolatile memory transistors
WO2003003460A2 (en) * 2001-06-26 2003-01-09 Advanced Micro Devices, Inc. Esd implant following spacer deposition
WO2003003460A3 (en) * 2001-06-26 2004-02-26 Advanced Micro Devices Inc Esd implant following spacer deposition
US7037780B2 (en) 2002-12-06 2006-05-02 Fasl Llc Semiconductor memory device and method of fabricating the same
US7453116B2 (en) 2002-12-06 2008-11-18 Spansion Llc Semiconductor memory device and method of fabricating the same
US7952932B2 (en) 2006-07-04 2011-05-31 Nxp B.V. Sonos-based non-volatile memory AND-array
US7710776B2 (en) 2006-12-27 2010-05-04 Cypress Semiconductor Corporation Method for on chip sensing of SONOS VT window in non-volatile static random access memory
US7859899B1 (en) 2008-03-28 2010-12-28 Cypress Semiconductor Corporation Non-volatile memory and method of operating the same
EP2325818A1 (en) * 2009-11-12 2011-05-25 EM Microelectronic-Marin SA Self-powered event detection device
EP2325819A1 (en) * 2009-11-12 2011-05-25 EM Microelectronic-Marin SA Self-powered detection device with a non-volatile memory
US8411505B2 (en) 2009-11-12 2013-04-02 Em Microelectronic-Marin Sa Self-powered detection device with a non-volatile memory
US8422317B2 (en) 2009-11-12 2013-04-16 Em Microelectronic-Marin Sa Self-powered detection device with a non-volatile memory
US8422293B2 (en) 2009-11-12 2013-04-16 Em Microelectronic-Marin Sa Self-powered event detection device

Also Published As

Publication number Publication date
EP0667026A4 (en) 1998-10-21
AU5545794A (en) 1994-05-24
KR100354406B1 (en) 2002-12-26
KR950704790A (en) 1995-11-20
JPH08507411A (en) 1996-08-06
EP0667026A1 (en) 1995-08-16

Similar Documents

Publication Publication Date Title
US5644533A (en) Flash memory system, and methods of constructing and utilizing same
US5656837A (en) Flash memory system, and methods of constructing and utilizing same
KR102538701B1 (en) Ferroelectric Memory Device and Method of Operating Nonvolatile Memory Device
US5789776A (en) Single poly memory cell and array
US6172905B1 (en) Method of operating a semiconductor device
US5969383A (en) Split-gate memory device and method for accessing the same
US7132350B2 (en) Method for manufacturing a programmable eraseless memory
US6212103B1 (en) Method for operating flash memory
US20040012998A1 (en) Deep wordline trench to shield cross coupling between adjacent cells for scaled NAND
US5821581A (en) Non-volatile memory cell structure and process for forming same
US5313427A (en) EEPROM array with narrow margin of voltage thresholds after erase
US20050162927A1 (en) Deep wordline trench to shield cross coupling between adjacent cells for scaled NAND
EP0623959A2 (en) EEPROM cell
US4683554A (en) Direct write nonvolatile memory cells
WO1997032309A1 (en) Eeprom with split gate source side injection
KR20030009090A (en) Semiconductor memory device
US20050190601A1 (en) Programmable resistor eraseless memory
EP0756328B1 (en) Non-volatile two transistor memory cell having one single polysilicon gate
EP0667026A1 (en) Flash memory system, and methods of constructing and utilizing same
US7570521B2 (en) Low power flash memory devices
KR100604457B1 (en) Bit line biasing method to eliminate program disturbance in a non-volatile memory device and memory device employing the same
US20240107755A1 (en) Non-volatile memory (nvm) cell structure to increase reliability
US7180123B2 (en) Method for programming programmable eraseless memory
US6807119B2 (en) Array containing charge storage and dummy transistors and method of operating the array
US5589700A (en) Semiconductor nonvolatile memory

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 08234288

Country of ref document: US

AK Designated states

Kind code of ref document: A1

Designated state(s): AU BR JP KR NL US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1994900481

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 08427826

Country of ref document: US

WWP Wipo information: published in national office

Ref document number: 1994900481

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1994900481

Country of ref document: EP