WO1994003920A1 - Systeme d'alignement automatique de moniteur - Google Patents

Systeme d'alignement automatique de moniteur Download PDF

Info

Publication number
WO1994003920A1
WO1994003920A1 PCT/US1993/007236 US9307236W WO9403920A1 WO 1994003920 A1 WO1994003920 A1 WO 1994003920A1 US 9307236 W US9307236 W US 9307236W WO 9403920 A1 WO9403920 A1 WO 9403920A1
Authority
WO
WIPO (PCT)
Prior art keywords
monitor
distortion
image
horizontal
waveforms
Prior art date
Application number
PCT/US1993/007236
Other languages
English (en)
Inventor
Derek Wilkes
Robert Shaufl
Stan Deitmeyer
Original Assignee
Capetronic Computer Usa (Hk) Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Capetronic Computer Usa (Hk) Inc. filed Critical Capetronic Computer Usa (Hk) Inc.
Publication of WO1994003920A1 publication Critical patent/WO1994003920A1/fr

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N3/00Scanning details of television systems; Combination thereof with generation of supply voltages
    • H04N3/10Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical
    • H04N3/16Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by deflecting electron beam in cathode-ray tube, e.g. scanning corrections
    • H04N3/22Circuits for controlling dimensions, shape or centering of picture on screen
    • H04N3/23Distortion correction, e.g. for pincushion distortion correction, S-correction
    • H04N3/233Distortion correction, e.g. for pincushion distortion correction, S-correction using active elements
    • H04N3/2335Distortion correction, e.g. for pincushion distortion correction, S-correction using active elements with calculating means
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N17/00Diagnosis, testing or measuring for television systems or their details
    • H04N17/02Diagnosis, testing or measuring for television systems or their details for colour television signals

Definitions

  • the present invention relates generally to systems for controlling the output of video display monitors or the like. More particularly, the present invention is directed to a system for measuring the distortion of a manufactured monitor and developing a set of control relationships that correct distortion during use of the monitor.
  • BACKGROUND OF THE INVENTION Monitor design and manufacturing has long been concerned with producing a video display monitor that generates a distortion free image in accordance with the input image signals.
  • the manufacturing process employed in the assembly line production of display monitors will invariably lead to small deviations from design specification. This is exemplified in the construction of the cathode ray tube (CRT) , forming the operative display element in most display monitors.
  • CTR cathode ray tube
  • the CRT is equipped with windings and deflection plates for imparting the controlling image signal onto the stream of electrons emanating from the electron gun prior to striking the phosphors of the display screen.
  • the process of manufacturing these windings and deflection plates will invariable result in a small amount of deviation between each unit produced on the assembly line. Small deviations often lead to slight image distortions unless corrected by subsequent signal processing techniques.
  • Cost effective correction of displayed images on the monitor screen by post signal processing techniques has been limited.
  • One method involves the use of a continuous analog function applied to compensate for the imperfections found in the signal as transmitted to the CRT.
  • conventional monitors will often be equipped with a dynamic focus circuit.
  • This circuit creates a compensating waveform designed to correct imperfections in focus on the displayed image.
  • the compensating waveform from the dynamic focus circuit continuously modulates the electron beam responsive to its position during the scanning process across the screen in accordance with the governing image signal and sync pulses.
  • this dynamic waveform which is conventionally some form of continuous parabolic curve, is fixed, with only the distance from the base to the ends of the curve adjustable.
  • the base level is adjusted for a best "center" performance, and the height and sides for the best corner performance.
  • the corner adjustment is based on the assumption that all corners have corresponding levels of distortion, which, in fact, is not factually correct.
  • the use of one curve for the distortion relationship between the center and corners is never a perfect match to reality, especially as applied to different type and sized CRTs.
  • generating an analog waveform that is not frequency dependent (for multi-sync monitors) or unaffected by local field peculiarities (within the monitor) is nearly impossible.
  • ASIC application specific integrated circuit
  • a set of compensating waveforms in digital form are stored in a anti-distortion waveform table.
  • the ASIC processes the incoming image signal thereby tracking in real time the position of the electron stream vis a vis the image display screen in matrix format.
  • the ASIC applies the appropriate anti-distortion waveform synchronized to the image signal to the CRT control circuits thus summing to a largely distortion free image for the monitor.
  • the digital anti-distortion waveforms are created during the latter stages of monitor manufacturing.
  • the monitor is provided a select image signal having known desired positional information within the image matrix.
  • a video camera is then positioned in front of the display image providing a feedback loop for the actual positional information associated with that monitor and image signal.
  • a computer tracks the discrepancies between the expected and actual image for each point in the matrix array. As this discrepancy is measured, a corresponding correcting waveform is created incorporating the distinctions between the actual and desired image position within the matrix.
  • These corrective waveforms are then stored in a look-up table within the monitor for subsequent access during operation.
  • the ASIC controller further tracks the incoming sync signals (primary phase detector) and provides a separate phase correction (secondary phase detector) to the horizontal drive signal.
  • Phase compensation is required to address image drift caused by temperature swings during operation. These temperature changes modify the performance of the horizontal deflection circuit.
  • the primary phase detector generates system timing clocks and provides the high and low lock gain feature for fast lock- on to new timing signals. Low lock offers better signal- to-noise.
  • the second phase detector compensates for deflection drift (auto) . This is done by comparing the phase of the horizontal retrace signal and input sync and modifying the SAW delay generator accordingly.
  • FIGURES Figure 1 is a diagram of identifiable forms of distortion associated with CRT based display monitors
  • Figure 2 is functional block diagram of the elements necessary in programming a ASIC controlled monitor with the anti-distortion waveforms
  • Figure 3 is a schematic block diagram of a CRT based monitor equipped with an ASIC controller with anti- distortion waveforms stored in addressable memory;
  • Figure 4 is a schematic block diagram of a ASIC controller used to provide anti-distortion correction signals in real time to the image signal within a display monitor;
  • FIG. 5 is a block diagram of the vertical rate waveform generator subsystem
  • Figure 6 depicts sample output waveforms associated with the five output functions in Fig. 5;
  • Figure 7 is a block diagram of the horizontal rate waveform generator subsystem;
  • Figure 8 depicts sample output waveforms associated with the three output functions in Fig. 7.
  • the present invention is directed to the use of an ASIC controller for developing a series of distortion correcting waveforms that are delivered in timed relationship with the governing image signal to the display screen, thus correcting any distortion associated with the image signal as processed by the monitor.
  • the distortion correcting waveforms are first developed during the manufacturing process of the display monitor.
  • a test pattern is presented on the CRT screen which is externally examined by a supplemental video system, which analyzes the test pattern and deciphers distortions associated with its display.
  • a supplemental video system which analyzes the test pattern and deciphers distortions associated with its display.
  • This information one or more inverse or anti-distortion digital waveforms are generated by the calibration system software. This anti- distortion information is digitally formatted and encoded for storage in addressable memory within the monitor.
  • the command logic of the ASIC controller applies the incoming video signal to provide timed output of the distortion correction waveform to the CRT circuits such as deflection, focus grids and cathodes in conjunction with the video signal.
  • FIG. 2 depicts in block diagram format an overview of the inventive system as it applies to the manufacturing phase of monitor production. More particularly, during monitor testing, an image is directed to the screen of monitor 120. This image provides a combination of colors, gradations and line information designed to highlight image distortion that may have arisen during manufacturing. The image is read by video camera 100 with an image output signal directed via video line to auto alignment processor 110.
  • the auto alignment processor 110 is conventionally an IBM compatible personal computer equipped with the per se well known 80386 microprocessor or its equivalent and an image board for processing the incoming video signal from camera 100.
  • a second image intensity sensor 140 is placed in front of the monitor screen with a second signal feeding into dedicated processor 130. This intensity probe measures the luminescence intensity of the red/green/blue components emanating from the screen; this information is linked to the auto alignment processor via RS-232 serial port.
  • the image measured is compared to the expected image pattern assuming proper focus, pin cushion, etc, for the monitor.
  • the deviations are spatially calculated and correcting values are determined as a function of on-screen position in matrix terms. These correcting values are then applied as the quantitative parameters defining one or more digital corrective waveforms which are stored in addressable monitor memory.
  • the type of error correction addressed in this manner is graphically depicted in Fig. 1 wherein 13 separate forms of distortion are presented in three general categories, i.e., horizontal pin cushion, horizontal pin balance and vertical drive.
  • a single digital waveform will contain terms addressing one or more of the distinct types of distortion depicted in Fig. 1, in an integrated manner.
  • Fig. 3 a more detailed presentation is provided regarding the various subsystems described above in reference to Fig. 2. More particularly, the overall operation of the CRT being manufactured is governed by the ASIC designated DMC-1000, block 200. As presented herein, this controller is connected via the indicated interconnects to the monitor subsystems, e.g., CRT 210, RGB amplifier 220, power amplifier 230, horizontal deflection processor 240 and vertical deflection processor 250, with these various elements having their expected functions within a monitor. In addition, the controller 200 is connected to auto alignment processor 110 for the development of the requisite correcting waveforms during the iterative manufacturing process.
  • the monitor subsystems e.g., CRT 210, RGB amplifier 220, power amplifier 230, horizontal deflection processor 240 and vertical deflection processor 250.
  • the controller 200 is connected to auto alignment processor 110 for the development of the requisite correcting waveforms during the iterative manufacturing process.
  • controller 200 is connected to external memory (EEPROM) , 260 for storage and recall of the, inter alia, parameters delineating the correcting waveforms.
  • EEPROM electrically erasable programmable read-only memory
  • the ASIC may include a parallel port for extra memory such as ROM, PROM, RAM, and/or EEPROM.
  • the controller 200 has three sync inputs for generating synchronizing signals which are processed by the ASIC via sync input separator, block 310. These input signals include horizontal and composite sync, vertical sync and video sync and are TTL compatible and Schmidt triggered buffered.
  • a priority detector, block 320 is connected to the sync input separator and automatically controls the input selection between horizontal and composite sync and video sync, with the horizontal and composite sync given priority.
  • the external video generators may include serration and equalization pulses during the vertical blanking period that often cause the horizontal synchronizer to slew.
  • the controller 200 includes a serration mask, 330, for the removal of these pulses. This permits the acceptance of both interlace and non-interlace formats for image processing. Also, the mask will eliminate noise pulses that happen during the mask period providing higher noise immunity.
  • command processor 40 the command processor is linked to most of the integrated subsystems via internal address/data bus 345 and provided the separated horizontal and vertical sync signals from sync input separator 310.
  • the ASIC internal address/data bus 345 interface is depicted throughout this Figure in double line format.
  • boot ROM, block 360 provides the initialization instructions to the command processor 340 which then looks via the serial bus interface 370 to external EEPROM 260 for programming commands and data. The instructions and data, including waveform parameters are then accessed and stored in program RAM, 380.
  • the foregoing diagram depicts a chip having a 44 pin interconnect; the pin number and overall circuit layout on the silicon is a matter of design choice and additional pin arrangements may be provided for more functionality or to facilitate the layout of circuitry on the chip in accordance with per se well known semi-conductor design optimization techniques.
  • the operation of the ASIC controller entails loading the distortion correcting waveform parameters in specific RAM locations and guiding the output of these waveforms in timed relation to the video signal.
  • two modules for distortion correction waveforms are exemplified at block 390 (vertical rate RAM) and block 400 (horizontal rate RAM) .
  • the timed output of these memory locations is received by the interface digital to analog convertors (DACs) , block 395 and 405, respectively.
  • the DACs convert the digital data stream into analog waveforms that are then used in combination with the governing video signal to provide an essentially distortion free image to the monitor screen.
  • Fig. 5 describes in block diagram form how the vertical rate correction waveforms are generated and applied to the display to cancel out image distortion associated with the monitor.
  • the vertical period is divided into 256 discrete segments, each residing in a separate memory location.
  • Accurate waveform generation is maintained by the vertical rate address clock (256VSYN) .
  • the vertical rate is calculated by taking the horizontal line counter, block 510, divided by N, the number of horizontal lines in a vertical period, block 520.
  • the 256_H clock (rate 256 times the horizontal sync input) is divided down by the number of horizontal sync pulses in a vertical period.
  • the timed output of the digital correction waveforms is sequentially controlled by the address counter, block 530.
  • the counter is reset at the beginning of each vertical period by VSYN or by the counter overflow output A7 + 1.
  • the use of the overflow output ensures that the vertical deflection drive waveforms remain active even during a loss of the external timing signals.
  • the vertical rate waveforms are stored within the five RAM locations.
  • VDY(l-5) RAM outputs include a 2X interpolator (digital) to provide an effective 256 segments to the DACs.
  • Each RAM has 128 byte addressable registers which correspond to the segments of the display undergoing correction; these are shown in Fig. 5 in blocks 540-580.
  • the waveforms are loaded into the appropriate RAM registers as instructed by the command processor over the internal address/data bus and outputted to a corresponding DAC in timed relationship to reconstruct the correcting waveform in analog form.
  • VDY(l-5) the output from the DACs are depicted as VDY(l-5) ; the resulting waveforms are presented in general terms in Fig. 6.
  • VDY1 is a three function output for the vertical deflection drive, and specifically effects vertical linearity correction, DC centering, and vertical size.
  • VDY2 is also a three function output used for pin cushion correction and horizontal size control.
  • VDY(3-5) are each single function outputs for vertical focus, vertical convergence and horizontal pin cushion balance and centering.
  • the horizontal waveform generator is shown in block diagram form.
  • the horizontal rate correction waveforms are digitally generated and used to align the display geometry of the image on screen.
  • the waveform correction parameters comprising the correction values are stored in RAM at three addressable locations.
  • the RAM locations, blocks 610-630 each include 64 6 bit registers corresponding to specific segments in the display for timed release via clock input 64FH to the output DACs, blocks 640-660.
  • the counter, block 600 is reset by the horizontal drive pulse HD, thus locking the waveform output to the actual scan period.
  • These three outputs are all single function controls and in this implementation directed to horizontal focus, horizontal linearity and horizontal convergence. All waveform parameters such as amplitude and offset are included in the programming of the waveform memory.
  • correction waveform outputs from each respective DAC are generally depicted in Fig. 8.
  • correction values in block 610 are associated with horizontal focus output VDY6.
  • the correction values for block 620 are associated with horizontal linearity output VDY7.
  • the correction values stored at block 630 are associated with horizontal convergence output VDY8.
  • the static adjustment and alignment of the monitor functions are controlled via outputs from the static RAM control, 410 as directed through DAC 415 and multiplexed sample/hold outputs 420.
  • the primary purpose of this subsystem is the calibration of the video amplifiers and CRT bias voltage with associated outputs VST1-8.
  • the controlling constants are loaded into RAM memory by the command processor 340 via internal data/control bus 345. Information in analog form is often collected for, e.g. , DC or slow varying time measurements of monitor controls.
  • These inputs are selected by analog multiplexer, 430 and converted to digital form by ADC (analog to digital converter) , 435 for input to the command processor 340 via internal bus 345. These inputs may be for such controls as contrast, brightness and automatic beam limiting compensation.
  • the other remaining functions for the processor 200 include primary phase detection 440 and secondary phase detection 450. Phase compensation is required to address image drift caused by temperature swings during operation.
  • the command processor compensates for this distortion by applying variable gain values to the phase locked oscillator 445 that has a high gain on lock, but low gain to track the signal.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Health & Medical Sciences (AREA)
  • Biomedical Technology (AREA)
  • General Health & Medical Sciences (AREA)
  • Details Of Television Scanning (AREA)

Abstract

Système de commande pour un moniteur d'affichage (210) qui comprend des formes d'ondes de correction de distorsion prémémorisées dans une mémoire numérique. Un processeur de commande interne (200) commande la sortie synchronisée des formes d'ondes de correction mémorisées converties sous une forme analogique afin de la combiner à un signal d'image vidéo selon un rapport synchronisé, de sorte que les valeurs correctrices dans chaque forme d'onde agissent de façon à supprimer les distorsions associées au traitement du signal vidéo sur le moniteur choisi. Les formes d'onde de correction sont générées au cours de la fabrication du moniteur par un système de réaction (110) qui mesure la distorsion de l'affichage du moniteur et calcule des paramètres de correction, pour la distorsion, qui sont alors mémorisés dans des emplacements adressables. Ceci permet de corriger de manière complète des distorsions qui étaient jusqu'ici presque impossibles à supprimer.
PCT/US1993/007236 1992-08-03 1993-08-02 Systeme d'alignement automatique de moniteur WO1994003920A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US92430792A 1992-08-03 1992-08-03
US07/924,307 1992-08-03

Publications (1)

Publication Number Publication Date
WO1994003920A1 true WO1994003920A1 (fr) 1994-02-17

Family

ID=25450056

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1993/007236 WO1994003920A1 (fr) 1992-08-03 1993-08-02 Systeme d'alignement automatique de moniteur

Country Status (1)

Country Link
WO (1) WO1994003920A1 (fr)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0895698A1 (fr) * 1996-04-26 1999-02-10 Display Laboratories, Inc. Mappage d'ecran d'un tube cathodique
EP0909518A1 (fr) * 1996-07-02 1999-04-21 Display Laboratories, Inc. Alignement dynamique de canevas de tube cathodique
EP1761039A2 (fr) * 2005-09-06 2007-03-07 LG Electronics Inc. Appareil et méthode pour corrriger les distorsions d'image dans un dispositif d'affichage

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4203051A (en) * 1976-12-22 1980-05-13 International Business Machines Corporation Cathode ray tube apparatus
US5036251A (en) * 1989-05-10 1991-07-30 Samsung Electronics Co., Ltd. Device for controlling image pattern of a computer-controlled television
US5216504A (en) * 1991-09-25 1993-06-01 Display Laboratories, Inc. Automatic precision video monitor alignment system

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4203051A (en) * 1976-12-22 1980-05-13 International Business Machines Corporation Cathode ray tube apparatus
US5036251A (en) * 1989-05-10 1991-07-30 Samsung Electronics Co., Ltd. Device for controlling image pattern of a computer-controlled television
US5216504A (en) * 1991-09-25 1993-06-01 Display Laboratories, Inc. Automatic precision video monitor alignment system

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0895698A1 (fr) * 1996-04-26 1999-02-10 Display Laboratories, Inc. Mappage d'ecran d'un tube cathodique
EP0895698A4 (fr) * 1996-04-26 1999-11-03 Display Lab Inc Mappage d'ecran d'un tube cathodique
EP0909518A1 (fr) * 1996-07-02 1999-04-21 Display Laboratories, Inc. Alignement dynamique de canevas de tube cathodique
EP0909518A4 (fr) * 1996-07-02 1999-06-23 Display Lab Inc Alignement dynamique de canevas de tube cathodique
EP1761039A2 (fr) * 2005-09-06 2007-03-07 LG Electronics Inc. Appareil et méthode pour corrriger les distorsions d'image dans un dispositif d'affichage
EP1761039A3 (fr) * 2005-09-06 2011-10-05 LG Electronics Inc. Appareil et méthode pour corrriger les distorsions d'image dans un dispositif d'affichage

Similar Documents

Publication Publication Date Title
US5298985A (en) Image correction apparatus for adjusting images by digitially controlling analog correction waveforms
US5241281A (en) Microprocessor controlled monitor
US4099092A (en) Television display alignment system and method
US5382984A (en) Digital convergence correction apparatus for color television receiver with cursor on screen
US6982730B2 (en) Apparatus and method for correcting keystone distortion
US5168199A (en) Horizontal linearity correction circuitry for cathode ray tube display
JPH06141351A (ja) 信号発生装置
US6404459B1 (en) Display with scan converter for converting scanning frequency of input video signal
US4870329A (en) Digital convergence circuit storing coefficients of fundamental waves of correction data
WO1994003920A1 (fr) Systeme d'alignement automatique de moniteur
JPH07503327A (ja) デジタルビデオディスプレイのためのアナログビデオインターフェース
US5550598A (en) Convergence adjustment circuit and projection type display apparatus
US6411267B1 (en) Monitor adjustment by data manipulation
US20030098930A1 (en) Digital dynamic convergence control system in a display system
CN1213597C (zh) 数字会聚图象
JPS58101586A (ja) コンバ−ゼンス補正回路
JPS6112191A (ja) デジタルコンバ−ジエンス装置
KR19980051981A (ko) 투사형 티브이(tv)에서의 컨버젼스 보정장치와 그 제어방법
KR100232597B1 (ko) 디지탈 컨버젼스 보정장치
JP2520414B2 (ja) デイジタルコンバ−ゼンス回路
JP3096588B2 (ja) アナログ回路の制御装置
KR950008125B1 (ko) 디지탈 컨버젼스 조정회로
JP2646762B2 (ja) デイジタルコンバーゼンス装置
WO2005029841A1 (fr) Appareil d'affichage
JPH08102956A (ja) ディジタルコンバーゼンス装置

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CA JP

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA