WO1985002704A1 - Video display system with increased horizontal resolution - Google Patents

Video display system with increased horizontal resolution Download PDF

Info

Publication number
WO1985002704A1
WO1985002704A1 PCT/US1984/001715 US8401715W WO8502704A1 WO 1985002704 A1 WO1985002704 A1 WO 1985002704A1 US 8401715 W US8401715 W US 8401715W WO 8502704 A1 WO8502704 A1 WO 8502704A1
Authority
WO
WIPO (PCT)
Prior art keywords
data
video display
color image
image data
horizontal
Prior art date
Application number
PCT/US1984/001715
Other languages
French (fr)
Inventor
Gerald Steven Soloway
Original Assignee
American Telephone & Telegraph Company
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by American Telephone & Telegraph Company filed Critical American Telephone & Telegraph Company
Publication of WO1985002704A1 publication Critical patent/WO1985002704A1/en

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/02Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed
    • G09G5/06Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed using colour palettes, e.g. look-up tables
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/391Resolution modifying circuits, e.g. variable screen formats

Definitions

  • This invention relates to video display systems and- more particularly, to an arrangement for improving the resolution of such systems.
  • the consumer In the teletext system, the consumer is provided with a one-way broadcast information service for displaying pages of text and graphic material on a video display.
  • a one-way broadcast information service for displaying pages of text and graphic material on a video display.
  • One example of such a module is shown in United States Patent No. 4,396,989. This type of module provides control to the consumer's display terminal (such as an ordinary television set) for assembling and displaying text and graphic information.
  • OMPI A common approach for displaying such text and graphic information is to use video display circuitry with a local video memory commonly referred to as a bit plane memory or full frame buffer.
  • a local video memory commonly referred to as a bit plane memory or full frame buffer.
  • the local memory containing a description of the image can be maintained by external circuitry conveniently located in the electronic module. This avoids the need to rebroadcast the content of each screen full of information continuously, which, incidentally, requires very high bandwidth.
  • the video memory is normally designed to have a given number N of bits per picture element (PEL) and hence be capable of displaying 2 N colors. If a display of H horizontal PELs by V vertical PELs is desired, a video memory of NxHxV bits would be required. And if a display having a horizontal resolution of 2H is desired, twice as many bits would be required in the video memory.
  • PEL bits per picture element
  • an arrangement which multiplies the apparent resolution of color video display systems without requiring that the size of the video memory be multiplied equivalently.
  • This arrangement requires that one or more data bits be added to the video memory for each PEL in the display. With the additional one or more data bits, the decoding logic determines if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as it would normally be without this arrangement, or be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary.
  • FIG. 1 shows the detail of an arbitrary line segment of PELs drawn using a standard bit plane
  • FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with one arrangement of the present invention
  • FIG. 3 shows a schematic circuit diagram suitable for adapting an information display system for operation in accordance with the present invention.
  • FIG. 4 is a timing diagram depicting waveforms of particular signals employed in this invention.
  • a common approach to displaying color images in a video display system is to have a description of the image maintained by a local memory.
  • This local memory is conveniently associated with a display terminal and is usually referred to as video memory.
  • Synchronization and decoding logic sequentially accesses these memory locations in a read cycle of a reference
  • the 4-bit output is decoded by video drive circuitry during each read cycle into the color information signals required by the display terminal (for example, red, green and blue voltage levels).
  • FIG. 1 there is shown a detail of an arbitrary line segment of PELs drawn using the conventional bit plane. In this figure, for each two vertical steps of V, a horizontal step H of the same size is taken resulting in a very jagged looking line. Thus, the resolution of the conventional bit plane limits the smoothness with which this image may be drawn.
  • FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with the present invention with one bit added to the bit plane for each PEL.
  • vertical steps of V remain the same size as before, the horizontal step size H is reduced by half, resulting in a much smoother looking image.
  • the resolution in the horizontal direction would have to be doubled in order to achieve the same results.
  • the memory required is 256 x 200 x 4 which is 204,800 bits.
  • the memory size would have to double to 512 x 200 x 4 which is 409,600 bits.
  • the memory is 256 x 200 x 5 or 256,000 bits, or only a 25-percent increase instead of 100 percent. The impact is even greater when more colors are used. For a display system using 256 colors and requiring 8 bits per PEL, the increment for the present arrangement is only 12.5 percent.
  • the additional bit is not used to describe color information, but rather is used to convey positional information as to how the bits of color information are to be interpreted.
  • Positional information for a display is typically determined by the synchronization and decoding circuitry instead of being stored in a bit plane.
  • the additional bit is also located in the bit plane and is used by decoding logic to determine if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as they would be in a conventional arrangement, or whether the color information should be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary.
  • the circuit logic necessary to incorporate the present arrangement in an information display system is minimal and is illustrated in FIG. 3 for the case of one additional bit per PEL.
  • the additional logic provides the added benefit of ensuring that a given color index output is always present for a minimum of one clock cycle. This increased dwell time is often necessary to ensure that the frequency response of the visual display device (e.g., a TV receiver) is not exceeded.
  • a reference clock signal running at the PEL rate of N number of PELS per second is available on line 11 from the usual timing and synchronization circuits of an information display system. It is assumed that these circuits and decoding circuitry are also addressing the video memory 20 sequentially in synchronism with this clock signal, and that the output of the bit planes 21 through 24 is stable prior to the rising edge of the clock signal. This is easily achieved by delaying the clock signal on line 11 a little from the clock used to generate the memory addresses. Positional information determining how the bits of color information should be interpreted is contained in bit plane 24 and provided over line 12 to an inverter 30, one of the two inputs of AND gate 31 and a flip-flop 40.
  • AND gate 32 When the positional information signal on line 12 is zero, AND gate 32 will have as inputs a logic one signal from inverter 30 , the clock signal on line 11 and the " Q output of D flip-flop 40. The clock signal on line 11 is also provided to the clock input of flip-flop 40 and the remaining input of AND gate 31 via inverter 33.
  • the positional information existing during each preceding clock cycle is reflected in the Q output of flip- flop 40. If Q is a logic one, reflecting that during the previous clock cycle the signal on line 12 was zero, then the output of AND gate 32 will go high during the rising edge of the clock signal and the appropriate color value will be loaded into register 60 via OR gate 34.
  • the output of register 60 provides color index information to a color look-up table 70 where the appropriate color is selected.
  • a digital-to-analog converter 80 converts the digital output of the look-up table 70 to an analog signal used for driving the red, blue and green guns of a cathode ray tube display (not shown).
  • FIG. 4 represents an illustrative timing diagram depicting waveforms of particular signals employed or generated by the circuit logic shown in FIG. 3.
  • the clock waveform depicts the signal on line 11 from which all of the timing for the logic circuit is derived.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Controls And Circuits For Display Device (AREA)

Abstract

An arrangement which multiplies the apparent horizontal resolution of color video display systems without requiring that the video memory (20) in the system be multiplied equivalently. The arrangement may advantageously comprise any given number of bits per picture element for defining a displayable number of colors. One or more additional bit(s) per picture element is provided to convey positional information used for determining the location in a display at which the bits of color information are displayed. The additional memory requirement is limited to this one or more additional bits for each picture element in the display, instead of having the effect of multiplying the number of bits stored per PEL.

Description

VIDEO DISPLAY SYSTEM WITH INCREASED HORIZONTAL RESOLUTION
Background of the Invention 1. Technical Field
This invention relates to video display systems and- more particularly, to an arrangement for improving the resolution of such systems.
2. Description of the Prior Art Various information display systems have been proposed and used heretofore employing interactive computer systems wherein the user manipulates the information stored in or generated by a computer. This information may con¬ stitute text, graphics, facsimile, video and the like. In the recent past, the advent of very large scale integrated circuitry has made possible the wide use of low cost micro¬ processor systems. It is now considered cost effective to maintain central databases- from which information can be accessed with such a system by the general public. Two information display systems using central databases, viewdata and teletext, are presently being introduced in the telecommunications industry and have a potential for wide use. In the viewdata system, the consumer is provided a two-way interactive service capable of displaying pages of text and pictorial materials on a video display. In the teletext system, the consumer is provided with a one-way broadcast information service for displaying pages of text and graphic material on a video display. In both the viewdata and teletext systems, it is necessary to include some type of electronics module at the consumer end with the display control information. One example of such a module is shown in United States Patent No. 4,396,989. This type of module provides control to the consumer's display terminal (such as an ordinary television set) for assembling and displaying text and graphic information. f J ≤
OMPI A common approach for displaying such text and graphic information is to use video display circuitry with a local video memory commonly referred to as a bit plane memory or full frame buffer. In that typical display terminals are configured to be refreshed on the order of 60 times per second, the local memory containing a description of the image can be maintained by external circuitry conveniently located in the electronic module. This avoids the need to rebroadcast the content of each screen full of information continuously, which, incidentally, requires very high bandwidth.
In presently existing viewdata and teletext systems utilizing a full frame buffer, the video memory is normally designed to have a given number N of bits per picture element (PEL) and hence be capable of displaying 2N colors. If a display of H horizontal PELs by V vertical PELs is desired, a video memory of NxHxV bits would be required. And if a display having a horizontal resolution of 2H is desired, twice as many bits would be required in the video memory.
The horizontal resolution of existing display devices is not easily expanded since the frequency of the horizontal scan is limited. This has led designers to constrain the number of horizontal PELs for display on a home television receiver to approximately 256, even though the display tube is capable of greater resolution. It is desirable, therefore, to be able to increase the horizontal resolution of a display device and thereby more fully utilize its resolution capability, but at the same time avoid the normal corresponding increases in horizontal frequency scan and video memory require¬ ment. Summary of the Invention
In accordance with the present invention, an arrangement is provided which multiplies the apparent resolution of color video display systems without requiring that the size of the video memory be multiplied equivalently. This arrangement requires that one or more data bits be added to the video memory for each PEL in the display. With the additional one or more data bits, the decoding logic determines if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as it would normally be without this arrangement, or be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary. Brief Description of the Drawing
This invention will be more fully comprehended from the following description and the accompanying drawing in which:
FIG. 1 shows the detail of an arbitrary line segment of PELs drawn using a standard bit plane;
FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with one arrangement of the present invention;
FIG. 3 shows a schematic circuit diagram suitable for adapting an information display system for operation in accordance with the present invention; and
FIG. 4 is a timing diagram depicting waveforms of particular signals employed in this invention. Detailed Description A common approach to displaying color images in a video display system is to have a description of the image maintained by a local memory. This local memory is conveniently associated with a display terminal and is usually referred to as video memory. In a bit plane or full frame buffer, the memory is organized to correspond on a one-for-one basis with the PELS in the display. For instance, if it is desirable to display an image using 256 horizontal PELs, by 200 vertical PELs in 16 colors, a memory organized as 256 x 200 addresses is typically used, where each address accesses 4 bits (2^ = 16).
Synchronization and decoding logic sequentially accesses these memory locations in a read cycle of a reference
___C ?I clock. The 4-bit output is decoded by video drive circuitry during each read cycle into the color information signals required by the display terminal (for example, red, green and blue voltage levels). Referring now to FIG. 1, there is shown a detail of an arbitrary line segment of PELs drawn using the conventional bit plane. In this figure, for each two vertical steps of V, a horizontal step H of the same size is taken resulting in a very jagged looking line. Thus, the resolution of the conventional bit plane limits the smoothness with which this image may be drawn.
FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with the present invention with one bit added to the bit plane for each PEL. Although vertical steps of V remain the same size as before, the horizontal step size H is reduced by half, resulting in a much smoother looking image. Without this arrangement, the resolution in the horizontal direction would have to be doubled in order to achieve the same results. This is easily illustrated by reference to the earlier mentioned design example for displaying an image using 256 horizontal PELs by 200 vertical PELs in 16 colors. In that example, the memory required is 256 x 200 x 4 which is 204,800 bits. To obtain the same horizontal resolution with known arrangements, the memory size would have to double to 512 x 200 x 4 which is 409,600 bits. With the new arrangement, however, the memory is 256 x 200 x 5 or 256,000 bits, or only a 25-percent increase instead of 100 percent. The impact is even greater when more colors are used. For a display system using 256 colors and requiring 8 bits per PEL, the increment for the present arrangement is only 12.5 percent.
The additional bit is not used to describe color information, but rather is used to convey positional information as to how the bits of color information are to be interpreted. Positional information for a display is typically determined by the synchronization and decoding circuitry instead of being stored in a bit plane. In this arrangement, the additional bit is also located in the bit plane and is used by decoding logic to determine if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as they would be in a conventional arrangement, or whether the color information should be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary. The circuit logic necessary to incorporate the present arrangement in an information display system is minimal and is illustrated in FIG. 3 for the case of one additional bit per PEL. Moreover, the additional logic provides the added benefit of ensuring that a given color index output is always present for a minimum of one clock cycle. This increased dwell time is often necessary to ensure that the frequency response of the visual display device (e.g., a TV receiver) is not exceeded.
With reference now to FIG. 3, a reference clock signal running at the PEL rate of N number of PELS per second is available on line 11 from the usual timing and synchronization circuits of an information display system. It is assumed that these circuits and decoding circuitry are also addressing the video memory 20 sequentially in synchronism with this clock signal, and that the output of the bit planes 21 through 24 is stable prior to the rising edge of the clock signal. This is easily achieved by delaying the clock signal on line 11 a little from the clock used to generate the memory addresses. Positional information determining how the bits of color information should be interpreted is contained in bit plane 24 and provided over line 12 to an inverter 30, one of the two inputs of AND gate 31 and a flip-flop 40. When the positional information signal on line 12 is zero, AND gate 32 will have as inputs a logic one signal from inverter 30 , the clock signal on line 11 and the "Q output of D flip-flop 40. The clock signal on line 11 is also provided to the clock input of flip-flop 40 and the remaining input of AND gate 31 via inverter 33.
The positional information existing during each preceding clock cycle is reflected in the Q output of flip- flop 40. If Q is a logic one, reflecting that during the previous clock cycle the signal on line 12 was zero, then the output of AND gate 32 will go high during the rising edge of the clock signal and the appropriate color value will be loaded into register 60 via OR gate 34. The output of register 60 provides color index information to a color look-up table 70 where the appropriate color is selected. A digital-to-analog converter 80 converts the digital output of the look-up table 70 to an analog signal used for driving the red, blue and green guns of a cathode ray tube display (not shown).
If the positional information signal on line 12 is a logical one, then the output of AND gate 31 will also go to a logic one at the middle of the clock cycle, loading the data into register 60 one-half clock cycle later than it would have if the positional information signal was a logic zero. If the positional information signal was logic one on the previous cycle, and is logic zero on the current cycle, no new color information is loaded. A truth table showing the effect of this logic on the output of register 60 is shown below where JL is the current clock cycle and i-1 the previous. P^ is the positional bit output during clock cycle i , and V^ is the color value output during cycle .
Color Index
pi Pi+1 Cycle i Cycle i+1
0 0 vi vi Vi+1 Vi+1
0 1 vi vi vi Vi+1
1 0 Vi-1 vi vi Vi
1 1 Vi-1 vi vi Vi+1 It should be noted that for case (P^, p1-+_-1i) = (1,0), V1.+.1, is never provided as output since to do so, Vj^ would be provided as output for only one-half a clock cycle during the latter half of cycle jL. Should the previously mentioned restriction on the duration of the color index output being at least one cycle not be required for a particular visual display device, then obvious simplifications to the logic and modifications to the truth table are possible. FIG. 4 represents an illustrative timing diagram depicting waveforms of particular signals employed or generated by the circuit logic shown in FIG. 3. The clock waveform depicts the signal on line 11 from which all of the timing for the logic circuit is derived. Once each clock cycle, a memory address containing a color value
(which may be several bits per PEL) and a positional bit P are accessed. As may be seen in FIG. 4, if P is a logic zero, the color value is latched in register 60 at the rising edge of the clock cycle and the color index output occurs approximately coincident with the leading edge of the clock. On the other hand if P is a logic one, the color value is latched at mid-cycle, resulting in the PEL corresponding to that cycle having shifted by 1/2 PEL. This ability to shift color information by 1/2 PEL provides the apparent increase in horizontal resolution.
Many modifications of this video display system are possible and may obviously be implemented by those skilled in the art without departing from the spirit and scope of the invention. An example of such a modification is a generalization of the above-described technique which would permit R bits of positional information to be stored for each PEL in the bit plane. These R bits would be sequentially accessed as previously, however, the R bits would be capable of describing 2R possible delays, instead of a single delay of one-half. For example, if
R=2, four delays are possible. These would be 0, 1/4, 1/2, and 3/4 of a PEL. This would have the effect of increasing the apparent resolution by a factor of 4. If the mentioned design example of a display having 256 x 200 addresses is desired, but with 4 bits per PEL, quadrupling the resolution would require 1024 x 200 x 4 which is 819,200 bits. With the new arrangement, 256 x 200 x 6 or 307,200 bits are used. It is to be understood, therefore, that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described.

Claims

Claims
1. A video display system for assembling data received from a data source and for displaying this data in the form of color images on a video display, the system comprising: means for receiving the data from the source; means for producing color image data having both horizontal and vertical coordinates;
CHARACTERIZED IN THAT the system comprises horizontal positional offset data representative of the data received; and means (30-60) for assembling the color image data (21-23) and the positional offset data (24) such that the positional offset data in a first state provides an offset value for changing the value of the horizontal coordinate of the color image data, and in a second state does not provide an offset value for changing the value of the horizontal coordinate of the color image data.
2. The video display system of claim 1 further
CHARACTERIZED BY means (20) for storing the color image data and the positional offset data in memory; and means (60) for accessing the memory for refreshing the video display.
3. The video display system of claim 1, CHARACTERIZED IN THAT the assembling means provides the offset value to the value of the horizontal coordinate of the color image data by delaying in time the displaying of the color image data in the horizontal direction on the video display.
4. The video display system of claim 3, CHARACTERIZED IN THAT the positional offset data comprises one data bit for each of the plurality of horizontal and vertical coordinate positions displayable on the video display.
5. The video display system of claim 2,
OMPI CHARACTERIZED IN THAT the memory further comprises a first memory section for storing the color image data, a second memory section for storing the positional offset data, and a shift register for selectively receiving the color image data, the output of the register being responsive to the state of the positional offset data from the second memory section, the positional offset data while in the first state causing a time delay in the displaying of the color image data in the horizontal direction on the video display, and while in the second state not causing a time delay in the displaying of the color image data.
6. The video display system of claim 5, CHARACTERIZED IN THAT the color image data for each of the plurality of horizontal and vertical coordinates comprise a picture element displayable on a video display.
7. The video display system of claim 6, CHARACTERIZED IN THAT the time delay comprises one-half of a clock cycle, the clock cycle being the dwell time for the color image data at each horizontal coordinate position.
8. The video display system of claim 7, CHARACTERIZED IN THAT the positional offset data comprises one data bit for each picture element.
9. A method of assembling data received from a data source and for displaying this data in the form of color images on a video display, the method being characterized by receiving the data from the source; producing color image data having both horizontal and vertical coordinates and horizontal positional offset data representative of the data received; and assembling the color image data and the positional offset data such that the positional offset data in a first state provides an offset value for changing the value of the horizontal coordinate of the color image data, and in a second state does not provide an offset value for changing the value of the horizontal coordinate of the color image data.
10. The method as defined in claim 9, wherein the assembling step is further
CHARACTERIZED BY storing the color image data and the positional offset data in memory; and accessing the memory for refreshing the video display.
OMPI
PCT/US1984/001715 1983-12-09 1984-10-24 Video display system with increased horizontal resolution WO1985002704A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/559,630 USH2H (en) 1983-12-09 1983-12-09 Video display system with increased horizontal resolution
US559,630 1983-12-09

Publications (1)

Publication Number Publication Date
WO1985002704A1 true WO1985002704A1 (en) 1985-06-20

Family

ID=24234369

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1984/001715 WO1985002704A1 (en) 1983-12-09 1984-10-24 Video display system with increased horizontal resolution

Country Status (4)

Country Link
US (1) USH2H (en)
EP (1) EP0164364A1 (en)
JP (1) JPS61500637A (en)
WO (1) WO1985002704A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0258560A2 (en) * 1986-08-25 1988-03-09 International Business Machines Corporation Raster display controller with variable spatial resolution and pixel data depth
AU618399B2 (en) * 1988-09-05 1991-12-19 Alcatel N.V. Integrated logic device for controlling functions in a pcm branch exchange

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3375764B2 (en) * 1994-12-26 2003-02-10 三菱電機株式会社 Font generator
US6046716A (en) * 1996-12-19 2000-04-04 Colorado Microdisplay, Inc. Display system having electrode modulation to alter a state of an electro-optic layer
US5920298A (en) * 1996-12-19 1999-07-06 Colorado Microdisplay, Inc. Display system having common electrode modulation
US6078303A (en) * 1996-12-19 2000-06-20 Colorado Microdisplay, Inc. Display system having electrode modulation to alter a state of an electro-optic layer
GB2407791A (en) * 2003-11-04 2005-05-11 Black & Decker Inc Vibration reduction apparatus for a power tool

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3774161A (en) * 1971-05-14 1973-11-20 Raytheon Co Visual display system
US3781850A (en) * 1972-06-21 1973-12-25 Gte Sylvania Inc Television type display system for displaying information in the form of curves or graphs

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3680076A (en) 1970-07-13 1972-07-25 Western Electric Co Data display systems
GB1593309A (en) 1977-12-09 1981-07-15 Ibm Character graphics colour display system
US4208719A (en) 1978-08-10 1980-06-17 The Singer Company Edge smoothing for real-time simulation of a polygon face object system as viewed by a moving observer
US4298867A (en) 1979-07-06 1981-11-03 System Concepts, Inc. Cathode ray tube character smoother
US4371872A (en) 1979-07-23 1983-02-01 The Singer Company Fractional clock edge smoother for a real-time simulation of a polygon face object system
US4342990A (en) 1979-08-03 1982-08-03 Harris Data Communications, Inc. Video display terminal having improved character shifting circuitry
JPS5654489A (en) 1979-10-09 1981-05-14 Epson Corp Character formation system
US4481509A (en) 1980-12-18 1984-11-06 Rca Corporation Raster-scanned display system for digitally-encoded graphics
US4386349A (en) 1981-04-28 1983-05-31 Sperry Corporation High resolution graphics smoothing

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3774161A (en) * 1971-05-14 1973-11-20 Raytheon Co Visual display system
US3781850A (en) * 1972-06-21 1973-12-25 Gte Sylvania Inc Television type display system for displaying information in the form of curves or graphs

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0258560A2 (en) * 1986-08-25 1988-03-09 International Business Machines Corporation Raster display controller with variable spatial resolution and pixel data depth
EP0258560A3 (en) * 1986-08-25 1989-10-18 International Business Machines Corporation Raster display controller with variable spatial resolution and pixel data depth
AU618399B2 (en) * 1988-09-05 1991-12-19 Alcatel N.V. Integrated logic device for controlling functions in a pcm branch exchange

Also Published As

Publication number Publication date
JPS61500637A (en) 1986-04-03
EP0164364A1 (en) 1985-12-18
USH2H (en) 1985-12-03

Similar Documents

Publication Publication Date Title
US5119082A (en) Color television window expansion and overscan correction for high-resolution raster graphics displays
US4574279A (en) Video display system having multiple selectable screen formats
US6172669B1 (en) Method and apparatus for translation and storage of multiple data formats in a display system
US4490797A (en) Method and apparatus for controlling the display of a computer generated raster graphic system
US6259487B1 (en) Method and apparatus for enabling a user to access data network applications from a television system
KR900007406B1 (en) Cathode ray tube display control apparatus
US5537128A (en) Shared memory for split-panel LCD display systems
US5577203A (en) Video processing methods
US5812204A (en) System and method for generating NTSC and PAL formatted video in a computer system
US5742274A (en) Video interface system utilizing reduced frequency video signal processing
KR950003981B1 (en) Display controller for flat display apparatus
US6014126A (en) Electronic equipment and liquid crystal display
CA1243138A (en) High speed memory access circuit of crt display unit
EP0139095A2 (en) Display selection in a raster scan display system
US4345244A (en) Video output circuit for high resolution character generator in a digital display unit
USH2H (en) Video display system with increased horizontal resolution
JP4672821B2 (en) Method and apparatus using line buffer for interpolation as pixel lookup table
US4520391A (en) Diagonal grid image communication and display
JPH07262367A (en) Apparatus and method for processing of digital image signal
JPH08248925A (en) Electronic equipment
US5376949A (en) Display system with graphics cursor
US5486842A (en) On-screen display circuit of the interlaced scanning type
US4707690A (en) Video display control method and apparatus having video data storage
US4804952A (en) Display device interface circuit
KR100206580B1 (en) Memory device for 4 divided frequency data of liquid crystal display device

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): JP

AL Designated countries for regional patents

Designated state(s): AT BE CH DE FR GB LU NL SE

WWE Wipo information: entry into national phase

Ref document number: 1984903915

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1984903915

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1984903915

Country of ref document: EP