EP0164364A1 - Video display system with increased horizontal resolution - Google Patents

Video display system with increased horizontal resolution

Info

Publication number
EP0164364A1
EP0164364A1 EP84903915A EP84903915A EP0164364A1 EP 0164364 A1 EP0164364 A1 EP 0164364A1 EP 84903915 A EP84903915 A EP 84903915A EP 84903915 A EP84903915 A EP 84903915A EP 0164364 A1 EP0164364 A1 EP 0164364A1
Authority
EP
European Patent Office
Prior art keywords
data
video display
color image
image data
horizontal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP84903915A
Other languages
German (de)
French (fr)
Inventor
Gerald Steven Soloway
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
American Telephone and Telegraph Co Inc
AT&T Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by American Telephone and Telegraph Co Inc, AT&T Corp filed Critical American Telephone and Telegraph Co Inc
Publication of EP0164364A1 publication Critical patent/EP0164364A1/en
Withdrawn legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/02Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed
    • G09G5/06Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed using colour palettes, e.g. look-up tables
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/391Resolution modifying circuits, e.g. variable screen formats

Definitions

  • This invention relates to video display systems and- more particularly, to an arrangement for improving the resolution of such systems.
  • the consumer In the teletext system, the consumer is provided with a one-way broadcast information service for displaying pages of text and graphic material on a video display.
  • a one-way broadcast information service for displaying pages of text and graphic material on a video display.
  • One example of such a module is shown in United States Patent No. 4,396,989. This type of module provides control to the consumer's display terminal (such as an ordinary television set) for assembling and displaying text and graphic information.
  • OMPI A common approach for displaying such text and graphic information is to use video display circuitry with a local video memory commonly referred to as a bit plane memory or full frame buffer.
  • a local video memory commonly referred to as a bit plane memory or full frame buffer.
  • the local memory containing a description of the image can be maintained by external circuitry conveniently located in the electronic module. This avoids the need to rebroadcast the content of each screen full of information continuously, which, incidentally, requires very high bandwidth.
  • the video memory is normally designed to have a given number N of bits per picture element (PEL) and hence be capable of displaying 2 N colors. If a display of H horizontal PELs by V vertical PELs is desired, a video memory of NxHxV bits would be required. And if a display having a horizontal resolution of 2H is desired, twice as many bits would be required in the video memory.
  • PEL bits per picture element
  • an arrangement which multiplies the apparent resolution of color video display systems without requiring that the size of the video memory be multiplied equivalently.
  • This arrangement requires that one or more data bits be added to the video memory for each PEL in the display. With the additional one or more data bits, the decoding logic determines if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as it would normally be without this arrangement, or be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary.
  • FIG. 1 shows the detail of an arbitrary line segment of PELs drawn using a standard bit plane
  • FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with one arrangement of the present invention
  • FIG. 3 shows a schematic circuit diagram suitable for adapting an information display system for operation in accordance with the present invention.
  • FIG. 4 is a timing diagram depicting waveforms of particular signals employed in this invention.
  • a common approach to displaying color images in a video display system is to have a description of the image maintained by a local memory.
  • This local memory is conveniently associated with a display terminal and is usually referred to as video memory.
  • Synchronization and decoding logic sequentially accesses these memory locations in a read cycle of a reference
  • the 4-bit output is decoded by video drive circuitry during each read cycle into the color information signals required by the display terminal (for example, red, green and blue voltage levels).
  • FIG. 1 there is shown a detail of an arbitrary line segment of PELs drawn using the conventional bit plane. In this figure, for each two vertical steps of V, a horizontal step H of the same size is taken resulting in a very jagged looking line. Thus, the resolution of the conventional bit plane limits the smoothness with which this image may be drawn.
  • FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with the present invention with one bit added to the bit plane for each PEL.
  • vertical steps of V remain the same size as before, the horizontal step size H is reduced by half, resulting in a much smoother looking image.
  • the resolution in the horizontal direction would have to be doubled in order to achieve the same results.
  • the memory required is 256 x 200 x 4 which is 204,800 bits.
  • the memory size would have to double to 512 x 200 x 4 which is 409,600 bits.
  • the memory is 256 x 200 x 5 or 256,000 bits, or only a 25-percent increase instead of 100 percent. The impact is even greater when more colors are used. For a display system using 256 colors and requiring 8 bits per PEL, the increment for the present arrangement is only 12.5 percent.
  • the additional bit is not used to describe color information, but rather is used to convey positional information as to how the bits of color information are to be interpreted.
  • Positional information for a display is typically determined by the synchronization and decoding circuitry instead of being stored in a bit plane.
  • the additional bit is also located in the bit plane and is used by decoding logic to determine if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as they would be in a conventional arrangement, or whether the color information should be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary.
  • the circuit logic necessary to incorporate the present arrangement in an information display system is minimal and is illustrated in FIG. 3 for the case of one additional bit per PEL.
  • the additional logic provides the added benefit of ensuring that a given color index output is always present for a minimum of one clock cycle. This increased dwell time is often necessary to ensure that the frequency response of the visual display device (e.g., a TV receiver) is not exceeded.
  • a reference clock signal running at the PEL rate of N number of PELS per second is available on line 11 from the usual timing and synchronization circuits of an information display system. It is assumed that these circuits and decoding circuitry are also addressing the video memory 20 sequentially in synchronism with this clock signal, and that the output of the bit planes 21 through 24 is stable prior to the rising edge of the clock signal. This is easily achieved by delaying the clock signal on line 11 a little from the clock used to generate the memory addresses. Positional information determining how the bits of color information should be interpreted is contained in bit plane 24 and provided over line 12 to an inverter 30, one of the two inputs of AND gate 31 and a flip-flop 40.
  • AND gate 32 When the positional information signal on line 12 is zero, AND gate 32 will have as inputs a logic one signal from inverter 30 , the clock signal on line 11 and the " Q output of D flip-flop 40. The clock signal on line 11 is also provided to the clock input of flip-flop 40 and the remaining input of AND gate 31 via inverter 33.
  • the positional information existing during each preceding clock cycle is reflected in the Q output of flip- flop 40. If Q is a logic one, reflecting that during the previous clock cycle the signal on line 12 was zero, then the output of AND gate 32 will go high during the rising edge of the clock signal and the appropriate color value will be loaded into register 60 via OR gate 34.
  • the output of register 60 provides color index information to a color look-up table 70 where the appropriate color is selected.
  • a digital-to-analog converter 80 converts the digital output of the look-up table 70 to an analog signal used for driving the red, blue and green guns of a cathode ray tube display (not shown).
  • FIG. 4 represents an illustrative timing diagram depicting waveforms of particular signals employed or generated by the circuit logic shown in FIG. 3.
  • the clock waveform depicts the signal on line 11 from which all of the timing for the logic circuit is derived.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Controls And Circuits For Display Device (AREA)

Abstract

L'agencement décrit multiplie la résolution horizontale apparente de systèmes d'affichage vidéo couleur sans avoir besoin de multiplier de manière équivalente la mémoire vidéo (20) du système. L'agencement peut comprendre avantageusement un nombre quelconque de bits par élément d'image pour définir un nombre affichable de couleurs. Un ou plusieurs bits supplémentaires par élément d'image est prévu pour acheminer des informations de position utilisées pour déterminer la position dans un affichage où les bits d'information de couleurs sont affichés. Les besoins supplémentaires de mémorisation se limitent à ce ou ces bits supplémentaires pour chaque élément d'image, au lieu d'avoir à multiplier le nombre de bits stockés par élément d'image.The described arrangement multiplies the apparent horizontal resolution of color video display systems without the need to equivalently multiply the video memory (20) of the system. The arrangement may advantageously include any number of bits per picture element to define a displayable number of colors. One or more additional bits per picture element are provided to convey positional information used to determine position in a display where the color information bits are displayed. The additional storage requirements are limited to this or these additional bits for each picture element, instead of having to multiply the number of bits stored per picture element.

Description

VIDEO DISPLAY SYSTEM WITH INCREASED HORIZONTAL RESOLUTION
Background of the Invention 1. Technical Field
This invention relates to video display systems and- more particularly, to an arrangement for improving the resolution of such systems.
2. Description of the Prior Art Various information display systems have been proposed and used heretofore employing interactive computer systems wherein the user manipulates the information stored in or generated by a computer. This information may con¬ stitute text, graphics, facsimile, video and the like. In the recent past, the advent of very large scale integrated circuitry has made possible the wide use of low cost micro¬ processor systems. It is now considered cost effective to maintain central databases- from which information can be accessed with such a system by the general public. Two information display systems using central databases, viewdata and teletext, are presently being introduced in the telecommunications industry and have a potential for wide use. In the viewdata system, the consumer is provided a two-way interactive service capable of displaying pages of text and pictorial materials on a video display. In the teletext system, the consumer is provided with a one-way broadcast information service for displaying pages of text and graphic material on a video display. In both the viewdata and teletext systems, it is necessary to include some type of electronics module at the consumer end with the display control information. One example of such a module is shown in United States Patent No. 4,396,989. This type of module provides control to the consumer's display terminal (such as an ordinary television set) for assembling and displaying text and graphic information. f J ≤
OMPI A common approach for displaying such text and graphic information is to use video display circuitry with a local video memory commonly referred to as a bit plane memory or full frame buffer. In that typical display terminals are configured to be refreshed on the order of 60 times per second, the local memory containing a description of the image can be maintained by external circuitry conveniently located in the electronic module. This avoids the need to rebroadcast the content of each screen full of information continuously, which, incidentally, requires very high bandwidth.
In presently existing viewdata and teletext systems utilizing a full frame buffer, the video memory is normally designed to have a given number N of bits per picture element (PEL) and hence be capable of displaying 2N colors. If a display of H horizontal PELs by V vertical PELs is desired, a video memory of NxHxV bits would be required. And if a display having a horizontal resolution of 2H is desired, twice as many bits would be required in the video memory.
The horizontal resolution of existing display devices is not easily expanded since the frequency of the horizontal scan is limited. This has led designers to constrain the number of horizontal PELs for display on a home television receiver to approximately 256, even though the display tube is capable of greater resolution. It is desirable, therefore, to be able to increase the horizontal resolution of a display device and thereby more fully utilize its resolution capability, but at the same time avoid the normal corresponding increases in horizontal frequency scan and video memory require¬ ment. Summary of the Invention
In accordance with the present invention, an arrangement is provided which multiplies the apparent resolution of color video display systems without requiring that the size of the video memory be multiplied equivalently. This arrangement requires that one or more data bits be added to the video memory for each PEL in the display. With the additional one or more data bits, the decoding logic determines if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as it would normally be without this arrangement, or be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary. Brief Description of the Drawing
This invention will be more fully comprehended from the following description and the accompanying drawing in which:
FIG. 1 shows the detail of an arbitrary line segment of PELs drawn using a standard bit plane;
FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with one arrangement of the present invention;
FIG. 3 shows a schematic circuit diagram suitable for adapting an information display system for operation in accordance with the present invention; and
FIG. 4 is a timing diagram depicting waveforms of particular signals employed in this invention. Detailed Description A common approach to displaying color images in a video display system is to have a description of the image maintained by a local memory. This local memory is conveniently associated with a display terminal and is usually referred to as video memory. In a bit plane or full frame buffer, the memory is organized to correspond on a one-for-one basis with the PELS in the display. For instance, if it is desirable to display an image using 256 horizontal PELs, by 200 vertical PELs in 16 colors, a memory organized as 256 x 200 addresses is typically used, where each address accesses 4 bits (2^ = 16).
Synchronization and decoding logic sequentially accesses these memory locations in a read cycle of a reference
___C ?I clock. The 4-bit output is decoded by video drive circuitry during each read cycle into the color information signals required by the display terminal (for example, red, green and blue voltage levels). Referring now to FIG. 1, there is shown a detail of an arbitrary line segment of PELs drawn using the conventional bit plane. In this figure, for each two vertical steps of V, a horizontal step H of the same size is taken resulting in a very jagged looking line. Thus, the resolution of the conventional bit plane limits the smoothness with which this image may be drawn.
FIG. 2 shows the detail of an arbitrary line segment of PELs drawn in accordance with the present invention with one bit added to the bit plane for each PEL. Although vertical steps of V remain the same size as before, the horizontal step size H is reduced by half, resulting in a much smoother looking image. Without this arrangement, the resolution in the horizontal direction would have to be doubled in order to achieve the same results. This is easily illustrated by reference to the earlier mentioned design example for displaying an image using 256 horizontal PELs by 200 vertical PELs in 16 colors. In that example, the memory required is 256 x 200 x 4 which is 204,800 bits. To obtain the same horizontal resolution with known arrangements, the memory size would have to double to 512 x 200 x 4 which is 409,600 bits. With the new arrangement, however, the memory is 256 x 200 x 5 or 256,000 bits, or only a 25-percent increase instead of 100 percent. The impact is even greater when more colors are used. For a display system using 256 colors and requiring 8 bits per PEL, the increment for the present arrangement is only 12.5 percent.
The additional bit is not used to describe color information, but rather is used to convey positional information as to how the bits of color information are to be interpreted. Positional information for a display is typically determined by the synchronization and decoding circuitry instead of being stored in a bit plane. In this arrangement, the additional bit is also located in the bit plane and is used by decoding logic to determine if the color information represented by the bits for the horizontal and vertical PELs is to be displayed on an existing boundary, as they would be in a conventional arrangement, or whether the color information should be delayed by a fraction of the PEL clock cycle and plotted on an offset boundary. The circuit logic necessary to incorporate the present arrangement in an information display system is minimal and is illustrated in FIG. 3 for the case of one additional bit per PEL. Moreover, the additional logic provides the added benefit of ensuring that a given color index output is always present for a minimum of one clock cycle. This increased dwell time is often necessary to ensure that the frequency response of the visual display device (e.g., a TV receiver) is not exceeded.
With reference now to FIG. 3, a reference clock signal running at the PEL rate of N number of PELS per second is available on line 11 from the usual timing and synchronization circuits of an information display system. It is assumed that these circuits and decoding circuitry are also addressing the video memory 20 sequentially in synchronism with this clock signal, and that the output of the bit planes 21 through 24 is stable prior to the rising edge of the clock signal. This is easily achieved by delaying the clock signal on line 11 a little from the clock used to generate the memory addresses. Positional information determining how the bits of color information should be interpreted is contained in bit plane 24 and provided over line 12 to an inverter 30, one of the two inputs of AND gate 31 and a flip-flop 40. When the positional information signal on line 12 is zero, AND gate 32 will have as inputs a logic one signal from inverter 30 , the clock signal on line 11 and the "Q output of D flip-flop 40. The clock signal on line 11 is also provided to the clock input of flip-flop 40 and the remaining input of AND gate 31 via inverter 33.
The positional information existing during each preceding clock cycle is reflected in the Q output of flip- flop 40. If Q is a logic one, reflecting that during the previous clock cycle the signal on line 12 was zero, then the output of AND gate 32 will go high during the rising edge of the clock signal and the appropriate color value will be loaded into register 60 via OR gate 34. The output of register 60 provides color index information to a color look-up table 70 where the appropriate color is selected. A digital-to-analog converter 80 converts the digital output of the look-up table 70 to an analog signal used for driving the red, blue and green guns of a cathode ray tube display (not shown).
If the positional information signal on line 12 is a logical one, then the output of AND gate 31 will also go to a logic one at the middle of the clock cycle, loading the data into register 60 one-half clock cycle later than it would have if the positional information signal was a logic zero. If the positional information signal was logic one on the previous cycle, and is logic zero on the current cycle, no new color information is loaded. A truth table showing the effect of this logic on the output of register 60 is shown below where JL is the current clock cycle and i-1 the previous. P^ is the positional bit output during clock cycle i , and V^ is the color value output during cycle .
Color Index
pi Pi+1 Cycle i Cycle i+1
0 0 vi vi Vi+1 Vi+1
0 1 vi vi vi Vi+1
1 0 Vi-1 vi vi Vi
1 1 Vi-1 vi vi Vi+1 It should be noted that for case (P^, p1-+_-1i) = (1,0), V1.+.1, is never provided as output since to do so, Vj^ would be provided as output for only one-half a clock cycle during the latter half of cycle jL. Should the previously mentioned restriction on the duration of the color index output being at least one cycle not be required for a particular visual display device, then obvious simplifications to the logic and modifications to the truth table are possible. FIG. 4 represents an illustrative timing diagram depicting waveforms of particular signals employed or generated by the circuit logic shown in FIG. 3. The clock waveform depicts the signal on line 11 from which all of the timing for the logic circuit is derived. Once each clock cycle, a memory address containing a color value
(which may be several bits per PEL) and a positional bit P are accessed. As may be seen in FIG. 4, if P is a logic zero, the color value is latched in register 60 at the rising edge of the clock cycle and the color index output occurs approximately coincident with the leading edge of the clock. On the other hand if P is a logic one, the color value is latched at mid-cycle, resulting in the PEL corresponding to that cycle having shifted by 1/2 PEL. This ability to shift color information by 1/2 PEL provides the apparent increase in horizontal resolution.
Many modifications of this video display system are possible and may obviously be implemented by those skilled in the art without departing from the spirit and scope of the invention. An example of such a modification is a generalization of the above-described technique which would permit R bits of positional information to be stored for each PEL in the bit plane. These R bits would be sequentially accessed as previously, however, the R bits would be capable of describing 2R possible delays, instead of a single delay of one-half. For example, if
R=2, four delays are possible. These would be 0, 1/4, 1/2, and 3/4 of a PEL. This would have the effect of increasing the apparent resolution by a factor of 4. If the mentioned design example of a display having 256 x 200 addresses is desired, but with 4 bits per PEL, quadrupling the resolution would require 1024 x 200 x 4 which is 819,200 bits. With the new arrangement, 256 x 200 x 6 or 307,200 bits are used. It is to be understood, therefore, that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described.

Claims

Claims
1. A video display system for assembling data received from a data source and for displaying this data in the form of color images on a video display, the system comprising: means for receiving the data from the source; means for producing color image data having both horizontal and vertical coordinates;
CHARACTERIZED IN THAT the system comprises horizontal positional offset data representative of the data received; and means (30-60) for assembling the color image data (21-23) and the positional offset data (24) such that the positional offset data in a first state provides an offset value for changing the value of the horizontal coordinate of the color image data, and in a second state does not provide an offset value for changing the value of the horizontal coordinate of the color image data.
2. The video display system of claim 1 further
CHARACTERIZED BY means (20) for storing the color image data and the positional offset data in memory; and means (60) for accessing the memory for refreshing the video display.
3. The video display system of claim 1, CHARACTERIZED IN THAT the assembling means provides the offset value to the value of the horizontal coordinate of the color image data by delaying in time the displaying of the color image data in the horizontal direction on the video display.
4. The video display system of claim 3, CHARACTERIZED IN THAT the positional offset data comprises one data bit for each of the plurality of horizontal and vertical coordinate positions displayable on the video display.
5. The video display system of claim 2,
OMPI CHARACTERIZED IN THAT the memory further comprises a first memory section for storing the color image data, a second memory section for storing the positional offset data, and a shift register for selectively receiving the color image data, the output of the register being responsive to the state of the positional offset data from the second memory section, the positional offset data while in the first state causing a time delay in the displaying of the color image data in the horizontal direction on the video display, and while in the second state not causing a time delay in the displaying of the color image data.
6. The video display system of claim 5, CHARACTERIZED IN THAT the color image data for each of the plurality of horizontal and vertical coordinates comprise a picture element displayable on a video display.
7. The video display system of claim 6, CHARACTERIZED IN THAT the time delay comprises one-half of a clock cycle, the clock cycle being the dwell time for the color image data at each horizontal coordinate position.
8. The video display system of claim 7, CHARACTERIZED IN THAT the positional offset data comprises one data bit for each picture element.
9. A method of assembling data received from a data source and for displaying this data in the form of color images on a video display, the method being characterized by receiving the data from the source; producing color image data having both horizontal and vertical coordinates and horizontal positional offset data representative of the data received; and assembling the color image data and the positional offset data such that the positional offset data in a first state provides an offset value for changing the value of the horizontal coordinate of the color image data, and in a second state does not provide an offset value for changing the value of the horizontal coordinate of the color image data.
10. The method as defined in claim 9, wherein the assembling step is further
CHARACTERIZED BY storing the color image data and the positional offset data in memory; and accessing the memory for refreshing the video display.
OMPI
EP84903915A 1983-12-09 1984-10-24 Video display system with increased horizontal resolution Withdrawn EP0164364A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/559,630 USH2H (en) 1983-12-09 1983-12-09 Video display system with increased horizontal resolution
US559630 1995-11-20

Publications (1)

Publication Number Publication Date
EP0164364A1 true EP0164364A1 (en) 1985-12-18

Family

ID=24234369

Family Applications (1)

Application Number Title Priority Date Filing Date
EP84903915A Withdrawn EP0164364A1 (en) 1983-12-09 1984-10-24 Video display system with increased horizontal resolution

Country Status (4)

Country Link
US (1) USH2H (en)
EP (1) EP0164364A1 (en)
JP (1) JPS61500637A (en)
WO (1) WO1985002704A1 (en)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4783652A (en) * 1986-08-25 1988-11-08 International Business Machines Corporation Raster display controller with variable spatial resolution and pixel data depth
IT215261Z2 (en) * 1988-09-05 1990-09-11 Face Standard Ind INTEGRATED LOGIC DEVICE FOR THE CONTROL OF THE FUNCTIONS OF A SWITCHBOARD IN PCM TECHNIQUE.
JP3375764B2 (en) * 1994-12-26 2003-02-10 三菱電機株式会社 Font generator
US5920298A (en) * 1996-12-19 1999-07-06 Colorado Microdisplay, Inc. Display system having common electrode modulation
US6078303A (en) * 1996-12-19 2000-06-20 Colorado Microdisplay, Inc. Display system having electrode modulation to alter a state of an electro-optic layer
US6046716A (en) * 1996-12-19 2000-04-04 Colorado Microdisplay, Inc. Display system having electrode modulation to alter a state of an electro-optic layer
GB2407791A (en) * 2003-11-04 2005-05-11 Black & Decker Inc Vibration reduction apparatus for a power tool

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3680076A (en) 1970-07-13 1972-07-25 Western Electric Co Data display systems
US3774161A (en) * 1971-05-14 1973-11-20 Raytheon Co Visual display system
US3781850A (en) * 1972-06-21 1973-12-25 Gte Sylvania Inc Television type display system for displaying information in the form of curves or graphs
GB1593309A (en) 1977-12-09 1981-07-15 Ibm Character graphics colour display system
US4208719A (en) 1978-08-10 1980-06-17 The Singer Company Edge smoothing for real-time simulation of a polygon face object system as viewed by a moving observer
US4298867A (en) 1979-07-06 1981-11-03 System Concepts, Inc. Cathode ray tube character smoother
US4371872A (en) 1979-07-23 1983-02-01 The Singer Company Fractional clock edge smoother for a real-time simulation of a polygon face object system
US4342990A (en) 1979-08-03 1982-08-03 Harris Data Communications, Inc. Video display terminal having improved character shifting circuitry
JPS5654489A (en) 1979-10-09 1981-05-14 Epson Corp Character formation system
US4481509A (en) 1980-12-18 1984-11-06 Rca Corporation Raster-scanned display system for digitally-encoded graphics
US4386349A (en) 1981-04-28 1983-05-31 Sperry Corporation High resolution graphics smoothing

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO8502704A1 *

Also Published As

Publication number Publication date
JPS61500637A (en) 1986-04-03
USH2H (en) 1985-12-03
WO1985002704A1 (en) 1985-06-20

Similar Documents

Publication Publication Date Title
US5119082A (en) Color television window expansion and overscan correction for high-resolution raster graphics displays
US5537128A (en) Shared memory for split-panel LCD display systems
US4490797A (en) Method and apparatus for controlling the display of a computer generated raster graphic system
KR100246088B1 (en) The conversion device of pixel number
US4298888A (en) Non-interlaced to interlaced format video converter
US4663619A (en) Memory access modes for a video display generator
US20060197771A1 (en) Low resolution graphics mode support using window descriptors
JP2908009B2 (en) Display control method
CA1243138A (en) High speed memory access circuit of crt display unit
US5838291A (en) Display control method and apparatus
US4345244A (en) Video output circuit for high resolution character generator in a digital display unit
USH2H (en) Video display system with increased horizontal resolution
JP4672821B2 (en) Method and apparatus using line buffer for interpolation as pixel lookup table
JP3041951B2 (en) LCD drive system
US4520391A (en) Diagonal grid image communication and display
JPH07262367A (en) Apparatus and method for processing of digital image signal
JPH08248925A (en) Electronic equipment
US5486842A (en) On-screen display circuit of the interlaced scanning type
USH996H (en) High resolution page image display system
US5552834A (en) Apparatus for displaying an image in a reduced scale by sampling out an interlace video signal uniformly in a vertical direction without sampling out successive lines
US5148277A (en) Mosaic effect generating apparatus
KR100206580B1 (en) Memory device for 4 divided frequency data of liquid crystal display device
JPS62166392A (en) Address circuit for multi-panel display unit
JP2908870B2 (en) Image storage device
JP2903949B2 (en) Signal processing device for raster image display system

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Designated state(s): BE DE FR GB NL SE

17P Request for examination filed

Effective date: 19851121

17Q First examination report despatched

Effective date: 19860925

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 19870206

RIN1 Information on inventor provided before grant (corrected)

Inventor name: SOLOWAY, GERALD, STEVEN