USRE46466E1 - Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices - Google Patents

Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices Download PDF

Info

Publication number
USRE46466E1
USRE46466E1 US12/712,934 US71293410A USRE46466E US RE46466 E1 USRE46466 E1 US RE46466E1 US 71293410 A US71293410 A US 71293410A US RE46466 E USRE46466 E US RE46466E
Authority
US
United States
Prior art keywords
copper
lines
bumps
layer
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US12/712,934
Inventor
Bernhard P. Lange
Anthony L. Coyle
Quang X. Mai
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US12/712,934 priority Critical patent/USRE46466E1/en
Priority to US13/870,579 priority patent/USRE46618E1/en
Priority to US14/023,281 priority patent/USRE48420E1/en
Application granted granted Critical
Publication of USRE46466E1 publication Critical patent/USRE46466E1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • H01L23/53238Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0231Manufacturing methods of the redistribution layers
    • H01L2224/02311Additive methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0231Manufacturing methods of the redistribution layers
    • H01L2224/02313Subtractive methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0233Structure of the redistribution layers
    • H01L2224/02331Multilayer structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0235Shape of the redistribution layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02375Top view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0239Material of the redistribution layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/03444Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
    • H01L2224/0345Physical vapour deposition [PVD], e.g. evaporation, or sputtering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/036Manufacturing methods by patterning a pre-deposited material
    • H01L2224/0361Physical or chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/039Methods of manufacturing bonding areas involving a specific sequence of method steps
    • H01L2224/03912Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05024Disposition the internal layer being disposed on a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05073Single internal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/05193Material with a principal constituent of the material being a solid not provided for in groups H01L2224/051 - H01L2224/05191, e.g. allotropes of carbon, fullerene, graphite, carbon-nanotubes, diamond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/114Manufacturing methods by blanket deposition of the material of the bump connector
    • H01L2224/1146Plating
    • H01L2224/11462Electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/119Methods of manufacturing bump connectors involving a specific sequence of method steps
    • H01L2224/11912Methods of manufacturing bump connectors involving a specific sequence of method steps the bump being used as a mask for patterning other parts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1301Shape
    • H01L2224/13012Shape in top view
    • H01L2224/13013Shape in top view being rectangular or square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13075Plural core members
    • H01L2224/1308Plural core members being stacked
    • H01L2224/13082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13155Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/13164Palladium [Pd] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/141Disposition
    • H01L2224/1412Layout
    • H01L2224/1413Square or rectangular array
    • H01L2224/14133Square or rectangular array with a staggered arrangement, e.g. depopulated array
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16245Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81417Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/81424Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/81447Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/8146Iron [Fe] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/38Effects and problems related to the device integration
    • H01L2924/384Bump effects
    • H01L2924/3841Solder bridging

Definitions

  • the present invention is related in general to the field of semiconductor devices and processes and more specifically to a fabrication method of high performance flip-chip semiconductor devices, which have low electrical resistance and can provide high power, low noise, and high speed.
  • the growing popularity of flip-chip assembly in the fabrication process flow of silicon integrated circuit (IC) devices is driven by several facts.
  • the fabrication cost can often be reduced, when concurrent gang-bonding techniques are employed rather than consecutive individual bonding steps.
  • the system-wide method of assembling should also provide mechanical stability and high product reliability, especially in accelerated stress tests (temperature cycling, drop test, etc.).
  • the fabrication method should be flexible enough to be applied for semiconductor product families with shrinking geometries, including substrates and boards, and a wide spectrum of design and process variations.
  • One embodiment of the invention is a method for fabricating a low resistance, low inductance interconnection structure for high current semiconductor flip-chip products.
  • a semiconductor wafer is provided, which has metallization traces, the wafer surface protected by an overcoat, and windows in the overcoat to expose portions of the metallization traces.
  • Copper lines are formed on the overcoat, preferably by electroplating; the lines are in contact with the traces by filling the windows with metal.
  • a layer of photo-imageable insulation material is deposited over the lines and the remaining wafer surface. Windows are opened in the insulation material to expose portions of the lines, the locations of the windows selected in an orderly and repetitive arrangement on each line so that the windows of one line are positioned about midway between the corresponding windows of the neighboring lines.
  • Copper bumps are formed, preferably by electroplating, in the windows, and are in contact with the lines.
  • the photo-imageable insulation layer doubles as protection against running solder in the assembly process.
  • the photoresist layers needed to enable the electroplating steps double as thickness controls for the copper elements being electroplated.
  • a structure which comprises a semiconductor chip with metallization traces, copper lines in contact with the traces, and copper bumps located in an orderly and repetitive arrangement on each line so that the bumps of one line are positioned about midway between the corresponding bumps of the neighboring lines.
  • a substrate is provided which has elongated copper leads with first and second surfaces, the leads oriented at right angles to the lines. The first surface of each lead is connected to the corresponding bumps of alternating lines using solder elements.
  • the assembly is encapsulated in molding compound so that the second lead surfaces remain un-encapsulated.
  • Another embodiment of the invention is a method for fabricating a low resistance, low inductance interconnection system for high current semiconductor flip-chip devices.
  • An encapsulated device as described above is provided, with lead surfaces un-encapsulated.
  • a circuit board is provided, which has copper contact pads parallel to the leads. The device lead surfaces are attached to the board pads using solder layers.
  • FIGS. 1A through 15 illustrate a plurality of process steps in the fabrication method of low resistance, low inductance interconnections for high current semiconductor devices.
  • FIG. 1A is a schematic cross section of a portion of a semiconductor wafer depicting the opening of a window in the wafer overcoat to expose a portion of a metallization trace.
  • FIG. 1B is a schematic top view of patterned metallization traces as an example to illustrate the number and location of the windows selected to be opened as shown in FIG. 1A .
  • FIG. 1C is a schematic perspective view of patterned metallization traces as an example to illustrate the number and location of the windows selected to be opened as shown in FIG. 1A .
  • FIG. 2 is a schematic cross section of the wafer portion of FIG. 1 to depict the deposition of a harrier layer and a seed layer.
  • FIG. 3 is a schematic cross section of the wafer portion of FIG. 2 to depict the deposition and exposure of a first photoresist layer over the seed layer.
  • FIG. 4 is a schematic cross section of the wafer portion of FIG. 3 to depict the opening of a window in the first photoresist layer to expose a portion of the seed layer.
  • FIG. 5 is a schematic cross section of the wafer portion of FIG. 4 to depict the deposition of a copper line to the height of the first photoresist layer.
  • FIG. 6A is a schematic cross section of the wafer portion of FIG. 5 to depict the removal of the first photoresist layer, the barrier layer, and the seed layer.
  • FIG. 6B is a schematic top view of the portion of patterned metallization traces of FIG. 1B as an example to illustrate the number and location of the copper lines.
  • FIG. 6C is a schematic perspective view of the portion of patterned metallization traces of FIG. 1C as an example to illustrate the number and location of the copper lines.
  • FIG. 7 is a schematic cross section of the wafer portion of FIG. 6A to depict the deposition and exposure of a layer of photo-imageable insulation material over the wafer surface.
  • FIG. 8A is a schematic cross section of the wafer portion or FIG. 7 to depict the opening of a window in the insulation material to expose a portion of the lines.
  • FIG. 8B is a schematic top view of the portion of patterned metallization traces of FIG. 6B as an example to illustrate the selection of the insulation window locations to be opened as shown in FIG. 8A ; the insulation material is not shown.
  • FIG. 8C is a schematic perspective view of the wafer portion of FIG. 8B to illustrate the selection of the insulation window locations; the insulation material is shown.
  • FIG. 9 is a schematic cross section of the wafer portion of FIG. 8A to depict the deposition of a barrier layer and a seed layer.
  • FIG. 10 is a schematic cross section of the wafer portion of FIG. 9 to depict the deposition and exposure of a second photoresist layer over the seed layer.
  • FIG. 11 is a schematic cross section of the wafer portion of FIG. 10 to depict the opening of the second photoresist layer to expose a portion of the seed layer.
  • FIG. 12 is a schematic cross section of the wafer portion of FIG. 11 to depict the deposition of a copper bump and solderable layers to the height of the second photoresist layer.
  • FIG. 13A is a schematic cross section of the wafer portion of FIG. 12 to depict the removal of the second photoresist layer, the harrier layer, and the seed layer.
  • FIG. 13B is a schematic perspective view of the wafer portion of FIG. 8C to illustrate the deposited copper bumps in the selected insulation windows.
  • FIG. 14A is a schematic perspective view of the wafer portion of FIG. 13B to illustrate the assembly of the copper bumps to substrate leads.
  • FIG. 14B is a schematic cross section of the flipped assembly of FIG. 14A .
  • FIG. 15 is a schematic cross section of the flipped assembly of FIG. 14B to illustrate the encapsulation of the assembly in molding compound.
  • the present invention is related to U.S. patent application Ser. No. 11/210,066, filed on Aug. 22, 2005. (Coyle et al., “High Current Semiconductor Device System having Low Resistance and Inductance”; TI-60885).
  • FIGS. 1A through 15 illustrate certain process steps in the fabrication method of low electrical resistance, low inductance interconnections, which are suitable for high current semiconductor devices and systems.
  • FIG. 1A shows a portion of a semiconductor wafer 101 , which has a metallization trace 102 and is protected by an overcoat layer 103 .
  • the semiconductor wafer is silicon or silicon germanium, but for other devices the wafer may be gallium arsenide or any other compound used in semiconductor product manufacture.
  • the metallization trace for many devices is aluminum or an aluminum alloy, for other devices it is copper or a copper alloy; the thickness range is typically 0.5 to 1 ⁇ m.
  • the metallization level of trace 102 is the top level out of several metallization levels of the device.
  • the overcoat is frequently silicon nitride or silicon oxynitride, in the thickness range from about 0.7 to 1.2 ⁇ m; in some devices the overcoat is a stack of layers such as silicon dioxide over the semiconductor and silicon nitride of oxynitride as the outermost layer. The thickness of the stack is often between 0.7 and 1.5 ⁇ m.
  • a window of width 104 is opened in overcoat 103 to expose a portion of metallization trace 102 .
  • the top view of FIG. 1B gives an example of parallel metallization traces 110 , 111 , . . . , 11 n of a device together with the number and distribution of the overcoat openings 110 a, 110 b, . . . , 11 na, 11 nb, . . . to expose the metallization traces.
  • FIG. 1C repeats the metallization traces of FIG. 1B in perspective view.
  • a couple of metal layers 201 and 202 are deposited over the wafer surface, including window 104 ; the preferred method of deposition is a sputtering technique.
  • Layer 201 is a barrier metal such as titanium/tungsten alloy of approximately 0.5 ⁇ m thickness or less.
  • Layer 202 is a seed metal layer, preferably copper, in the thickness range of about 0.5 to 0.8 ⁇ m.
  • the stack of layers 201 and 202 is suitable to provide uniform potential for an electroplating step.
  • a first photoresist layer 301 is deposited over seed metal layer 202 of the wafer.
  • the thickness 301 a of the photoresist layer 301 is selected so that it is commensurate with the intended height of the copper lines, which will be fabricated using photoresist layer 301 .
  • FIG. 3 further indicates the photomask 302 with the opening 302 a for defining the copper line width by exposing the wafer under the mask.
  • FIG. 4 illustrates the exposed and developed photoresist layer 301 .
  • a plurality of windows 401 is opened in first photoresist layer 301 , exposing a portion of seed layer 202 .
  • FIG. 5 shows the next process step, the deposition of copper 501 in the window.
  • copper or copper alloy is deposited in the photoresist window to fill the window to the thickness 301 a of the photoresist, creating copper lines 501 of height 501 a.
  • other conducting materials preferably of high electrical conductivity, may be deposited; examples are silver or silver alloys, or carbon nano-tubes.
  • the first photoresist layer is removed.
  • the barrier (or adhesion) metal layer 201 and the seed metal layer 202 are subsequently etched off outside of copper line 501 .
  • a portion of the plurality of the plated copper lines is shown in the top view of FIG. 6B and in the perspective view of FIG. 6C .
  • the copper lines are depicted to be at right angles to wafer metallization traces 110 and 111 .
  • copper lines 501 may be parallel to the metallization traces, or at any other angle.
  • the wafer is coated with a photo-imageable insulation material 701 such as polyimide, preferably using a spin-on technique.
  • a photo-imageable insulation material 701 such as polyimide
  • the insulator thickness is between approximately 10 and 20 ⁇ m.
  • a relatively thinner insulator layer is formed on the copper line surface.
  • the main function of the insulation material becomes operable in the later assembly step of reflowing solder elements for attachment; the insulation material prevents an accidental electrical shortening of nearby conductors.
  • FIG. 7 further shows a photomask 702 applied to the insulator layer.
  • This photomask 702 has openings 702 a, which allow the exposure of portions of the lines 501 . Openings 702 a in photomask 702 are different from openings 302 a in photomask 302 . Openings 702 a are intended to define the windows for forming copper bumps in contact with copper lines 501 .
  • FIG. 8A illustrates the development of the insulating layer 701 , the opened windows 801 in the insulating layer 701 , and the curing of the insulating material (polyimide).
  • FIG. 8C indicates the opened windows 801 in the insulating layer 701 .
  • the positioning of the windows 801 relative to the array of copper lines 501 highlights the orderly and repetitive arrangement: the windows 801 of one line 501 are positioned about midway between the corresponding windows 802 , 803 of the neighboring lines 502 , 503 .
  • a couple of metal layers 901 and 902 are deposited over the wafer surface. including window 801 ; the preferred method of deposition is a sputtering technique.
  • Layer 901 is a barrier metal such as titanium/tungsten alloy of approximately 0.5 ⁇ m thickness or less.
  • Layer 902 is a seed metal layer, preferably copper, in the thickness range of about 0.5 to 0.8 ⁇ m. The stack of layers 901 and 902 is suitable to provide uniform potential for an electroplating step.
  • a second photoresist layer 1001 is deposited over seed metal layer 902 of the wafer.
  • the thickness 1001 a of the photoresist layer 1001 is selected so that it is commensurate with the intended height of the copper bumps, which will be fabricated using photoresist layer 1001 .
  • FIG. 10 further indicates the photomask 1002 with the opening 1002 a for exposing the wafer under the mask. Photomask 1002 is different from photomasks 302 and 702 ; the openings 1002 a define the length and width of the intended copper bumps.
  • FIG. 11 illustrates the exposed and developed second photoresist layer 1001 .
  • a plurality of windows 1101 is opened in photoresist layer 1101 , exposing a portion of seed layer 902 .
  • FIG. 12 shows the next process step, the deposition of copper bump 1201 in the window.
  • copper or copper alloy is deposited in the photoresist window, creating copper bumps 1201 of height 1201 a.
  • Bump height 1201 a may be equal to photoresist layer thickness 1001 a, or alternatively it may be slightly less, as indicated in FIG. 12 .
  • one or more additional metal layers 1202 may be deposited (preferably by electroplating), which facilitate solder attachment. Examples of such metal layers are nickel, palladium, and gold; these layers are thin compared to the copper bump.
  • the second photoresist layer is removed.
  • the barrier (or adhesion) metal layer 901 and the seed metal layer 902 are subsequently etched off outside of copper bump 1201 .
  • a portion of the plurality of the plated copper bumps 1201 is shown in the perspective view of FIG. 13B .
  • Each hump 1201 has a cap 1202 of at least one solderable metal layer, frequently with a tin palladium layer as the outermost layer.
  • the next process step is a singulation step, preferably involving a rotating diamond saw, by which the wafer is separated into individual chips. Each chip can then be further processed by assembling the chip onto a substrate or a leadframe.
  • a substrate which has elongated copper leads with first and second surfaces.
  • a preferred example is a metallic leadframe with individual leads; preferred leadframe metals are copper or copper alloys, but in specific devices, iron/nickel alloys or aluminum may be used.
  • Other examples include insulating substrates with elongated copper leads.
  • the leads are oriented at right angles to the copper lines 501 shown in FIGS. 6A to 6C .
  • the first surface of each lead is then connected to the corresponding bumps of alternating lines using solder elements. This assembly is schematically illustrated in FIGS. 14A and 14B .
  • chip 1401 is covered by insulation material 701 and has a plurality of copper bumps 1201 .
  • the first surfaces 1410 a of substrate copper leads 1410 are shown to be attached to copper bumps 1201 (not shown in FIG. 14A are copper lines 501 on the chip surface; leads 1410 are at right angles to lines 501 ).
  • the second surfaces 1410 b of leads 1410 are faced away from bumps 1201 .
  • Chip 1401 has copper lines 501 covered by insulation material 701 .
  • insulation material 701 On alternating lines, copper bumps 1201 are shown, which are attached by solder elements 1420 to the first surface 1410 a of lead 1410 . Even if solder elements 1420 should creep along the complete surfaces of bumps 1201 , insulation material 701 prevents an electrical shortening to neighboring conductors.
  • FIGS. 14A / 14 B The assembly of FIGS. 14A / 14 B is submitted to a block mold, in which a plurality of assembled units is encapsulated in a batch molding process.
  • the second lead surfaces 1410 b remain un-encapsulated and exposed for further attachment, for instance solder layers to a circuit board.
  • a saw is finally employed to separate the individual product units.
  • FIG. 15 illustrates such singulated device encapsulated in molding compound 1501 .
  • the side walls 1501 a of the device are straight, since they have been created by the sawing process.
  • the substrate may be an insulating tape with copper leads of first and second surfaces.
  • the copper bumps may be considerably shorter than illustrated in the figures; there still will be no risk of electrical shorts by creeping solder elements. It is therefore intended that the appended claims encompass any such modifications.

Abstract

A method for fabricating a low resistance, low inductance device for high current semiconductor flip-chip products. A structure is produced, which comprises a semiconductor chip with metallization traces, copper lines in contact with the traces, and copper bumps located in an orderly and repetitive arrangement on each line so that the bumps of one line are positioned about midway between the corresponding bumps of the neighboring lines. A substrate is provided which has elongated copper leads with first and second surfaces, the leads oriented at right angles to the lines. The first surface of each lead is connected to the corresponding bumps of alternating lines using solder elements. Finally, the assembly is encapsulated in molding compound so that the second lead surfaces remain un-encapsulated.

Description

This application is an application for the reissue of U.S. Pat. No. 7,335,536; moreover, more than one reissue patent application has been filed for the reissue of U.S. Pat. No. 7,335,536, which includes reissue application Ser. No. 13/870,579, filed on Aug. 20, 2013, which is a divisional of this pending reissue application, and also continuation reissue application Ser. No. 14/023,281, filed on Sep. 10, 2013, which claims priority to the present reissue.
FIELD OF THE INVENTION
The present invention is related in general to the field of semiconductor devices and processes and more specifically to a fabrication method of high performance flip-chip semiconductor devices, which have low electrical resistance and can provide high power, low noise, and high speed.
DESCRIPTION OF THE RELATED ART
Among the ongoing trends in integrated circuit (IC) technology are the drives towards higher integration, shrinking component feature sizes, and higher speed. In addition, there is the relentless pressure to keep the cost/performance ratio under control, which translates often into the drive for lower cost solutions. Higher levels of integration include the need for higher numbers of signal lines and power lines, yet smaller feature sizes make it more and more difficult to preserve clean signals without mutual interference.
These trends and requirements do not only dominate the semiconductor chips, which incorporate the ICs, but also the packages, which house and protect the IC chips.
Compared to the traditional wire bonding assembly, the growing popularity of flip-chip assembly in the fabrication process flow of silicon integrated circuit (IC) devices is driven by several facts. First, the electrical performance of the semiconductor devices can commonly be improved when the parasitic inductances correlated with conventional wire bonding interconnection techniques are reduced. Second, flip-chip assembly often provides higher interconnection densities between chip and package than wire bonding. Third, in many designs flip-chip assembly consumes less silicon “real estate” than wire bonding, and thus helps to conserve silicon area and reduce device cost. And fourth, the fabrication cost can often be reduced, when concurrent gang-bonding techniques are employed rather than consecutive individual bonding steps.
The standard method of ball bonding in the fabrication process uses solder balls and their reflow technique. These interconnection approaches are more expensive than wire bonding. In addition, there are severe reliability problems in some stress and life tests of solder ball attached devices. Product managers demand the higher performance of flip-chip assembled products, but they also demand the lower cost and higher reliability of wire bonded devices. Furthermore, the higher performance of flip-chip assembled products should be continued even in miniaturized devices, which at present run into severe technical difficulties by using conventional solder ball technologies.
SUMMARY OF THE INVENTION
Applicants recognize a need to develop a technical approach which considers the complete system consisting of semiconductor chip—device package—external board, in order to provide superior product characteristics, including low electrical resistance and inductance, high reliability, and low cost. Minimum inductance and noise is the prerequisite of high speed, and reduced resistance is the prerequisite of high power. The system-wide method of assembling should also provide mechanical stability and high product reliability, especially in accelerated stress tests (temperature cycling, drop test, etc.). The fabrication method should be flexible enough to be applied for semiconductor product families with shrinking geometries, including substrates and boards, and a wide spectrum of design and process variations.
One embodiment of the invention is a method for fabricating a low resistance, low inductance interconnection structure for high current semiconductor flip-chip products. A semiconductor wafer is provided, which has metallization traces, the wafer surface protected by an overcoat, and windows in the overcoat to expose portions of the metallization traces. Copper lines are formed on the overcoat, preferably by electroplating; the lines are in contact with the traces by filling the windows with metal. Next a layer of photo-imageable insulation material is deposited over the lines and the remaining wafer surface. Windows are opened in the insulation material to expose portions of the lines, the locations of the windows selected in an orderly and repetitive arrangement on each line so that the windows of one line are positioned about midway between the corresponding windows of the neighboring lines. Copper bumps are formed, preferably by electroplating, in the windows, and are in contact with the lines.
Certain device features serve multiple purposes in the process flow. The photo-imageable insulation layer doubles as protection against running solder in the assembly process. The photoresist layers needed to enable the electroplating steps double as thickness controls for the copper elements being electroplated.
Another embodiment of the invention is a method for fabricating a low resistance, low inductance device for high current semiconductor flip-chip products. A structure is provided, which comprises a semiconductor chip with metallization traces, copper lines in contact with the traces, and copper bumps located in an orderly and repetitive arrangement on each line so that the bumps of one line are positioned about midway between the corresponding bumps of the neighboring lines. Further, a substrate is provided which has elongated copper leads with first and second surfaces, the leads oriented at right angles to the lines. The first surface of each lead is connected to the corresponding bumps of alternating lines using solder elements. Finally, the assembly is encapsulated in molding compound so that the second lead surfaces remain un-encapsulated.
Another embodiment of the invention is a method for fabricating a low resistance, low inductance interconnection system for high current semiconductor flip-chip devices. An encapsulated device as described above is provided, with lead surfaces un-encapsulated. Further a circuit board is provided, which has copper contact pads parallel to the leads. The device lead surfaces are attached to the board pads using solder layers.
The technical advantages represented by certain embodiments of the invention will become apparent from the following description of the preferred embodiments of the invention, when considered in conjunction with the accompanying drawings and the novel features set forth in the appended claims.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A through 15 illustrate a plurality of process steps in the fabrication method of low resistance, low inductance interconnections for high current semiconductor devices.
FIG. 1A is a schematic cross section of a portion of a semiconductor wafer depicting the opening of a window in the wafer overcoat to expose a portion of a metallization trace.
FIG. 1B is a schematic top view of patterned metallization traces as an example to illustrate the number and location of the windows selected to be opened as shown in FIG. 1A.
FIG. 1C is a schematic perspective view of patterned metallization traces as an example to illustrate the number and location of the windows selected to be opened as shown in FIG. 1A.
FIG. 2 is a schematic cross section of the wafer portion of FIG. 1 to depict the deposition of a harrier layer and a seed layer.
FIG. 3 is a schematic cross section of the wafer portion of FIG. 2 to depict the deposition and exposure of a first photoresist layer over the seed layer.
FIG. 4 is a schematic cross section of the wafer portion of FIG. 3 to depict the opening of a window in the first photoresist layer to expose a portion of the seed layer.
FIG. 5 is a schematic cross section of the wafer portion of FIG. 4 to depict the deposition of a copper line to the height of the first photoresist layer.
FIG. 6A is a schematic cross section of the wafer portion of FIG. 5 to depict the removal of the first photoresist layer, the barrier layer, and the seed layer.
FIG. 6B is a schematic top view of the portion of patterned metallization traces of FIG. 1B as an example to illustrate the number and location of the copper lines.
FIG. 6C is a schematic perspective view of the portion of patterned metallization traces of FIG. 1C as an example to illustrate the number and location of the copper lines.
FIG. 7 is a schematic cross section of the wafer portion of FIG. 6A to depict the deposition and exposure of a layer of photo-imageable insulation material over the wafer surface.
FIG. 8A is a schematic cross section of the wafer portion or FIG. 7 to depict the opening of a window in the insulation material to expose a portion of the lines.
FIG. 8B is a schematic top view of the portion of patterned metallization traces of FIG. 6B as an example to illustrate the selection of the insulation window locations to be opened as shown in FIG. 8A; the insulation material is not shown.
FIG. 8C is a schematic perspective view of the wafer portion of FIG. 8B to illustrate the selection of the insulation window locations; the insulation material is shown.
FIG. 9 is a schematic cross section of the wafer portion of FIG. 8A to depict the deposition of a barrier layer and a seed layer.
FIG. 10 is a schematic cross section of the wafer portion of FIG. 9 to depict the deposition and exposure of a second photoresist layer over the seed layer.
FIG. 11 is a schematic cross section of the wafer portion of FIG. 10 to depict the opening of the second photoresist layer to expose a portion of the seed layer.
FIG. 12 is a schematic cross section of the wafer portion of FIG. 11 to depict the deposition of a copper bump and solderable layers to the height of the second photoresist layer.
FIG. 13A is a schematic cross section of the wafer portion of FIG. 12 to depict the removal of the second photoresist layer, the harrier layer, and the seed layer.
FIG. 13B is a schematic perspective view of the wafer portion of FIG. 8C to illustrate the deposited copper bumps in the selected insulation windows.
FIG. 14A is a schematic perspective view of the wafer portion of FIG. 13B to illustrate the assembly of the copper bumps to substrate leads.
FIG. 14B is a schematic cross section of the flipped assembly of FIG. 14A.
FIG. 15 is a schematic cross section of the flipped assembly of FIG. 14B to illustrate the encapsulation of the assembly in molding compound.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
The present invention is related to U.S. patent application Ser. No. 11/210,066, filed on Aug. 22, 2005. (Coyle et al., “High Current Semiconductor Device System having Low Resistance and Inductance”; TI-60885).
FIGS. 1A through 15 illustrate certain process steps in the fabrication method of low electrical resistance, low inductance interconnections, which are suitable for high current semiconductor devices and systems. FIG. 1A shows a portion of a semiconductor wafer 101, which has a metallization trace 102 and is protected by an overcoat layer 103. For many devices, the semiconductor wafer is silicon or silicon germanium, but for other devices the wafer may be gallium arsenide or any other compound used in semiconductor product manufacture. The metallization trace for many devices is aluminum or an aluminum alloy, for other devices it is copper or a copper alloy; the thickness range is typically 0.5 to 1 μm. In many devices, the metallization level of trace 102 is the top level out of several metallization levels of the device. The overcoat is frequently silicon nitride or silicon oxynitride, in the thickness range from about 0.7 to 1.2 μm; in some devices the overcoat is a stack of layers such as silicon dioxide over the semiconductor and silicon nitride of oxynitride as the outermost layer. The thickness of the stack is often between 0.7 and 1.5 μm.
A window of width 104 is opened in overcoat 103 to expose a portion of metallization trace 102. The top view of FIG. 1B gives an example of parallel metallization traces 110, 111, . . . , 11n of a device together with the number and distribution of the overcoat openings 110a, 110b, . . . , 11na, 11nb, . . . to expose the metallization traces. FIG. 1C repeats the metallization traces of FIG. 1B in perspective view.
As FIG. 2 indicates, a couple of metal layers 201 and 202 are deposited over the wafer surface, including window 104; the preferred method of deposition is a sputtering technique. Layer 201 is a barrier metal such as titanium/tungsten alloy of approximately 0.5 μm thickness or less. Layer 202 is a seed metal layer, preferably copper, in the thickness range of about 0.5 to 0.8 μm. The stack of layers 201 and 202 is suitable to provide uniform potential for an electroplating step.
In FIG. 3, a first photoresist layer 301 is deposited over seed metal layer 202 of the wafer. The thickness 301a of the photoresist layer 301 is selected so that it is commensurate with the intended height of the copper lines, which will be fabricated using photoresist layer 301. FIG. 3 further indicates the photomask 302 with the opening 302a for defining the copper line width by exposing the wafer under the mask.
FIG. 4 illustrates the exposed and developed photoresist layer 301. A plurality of windows 401 is opened in first photoresist layer 301, exposing a portion of seed layer 202. FIG. 5 shows the next process step, the deposition of copper 501 in the window. Preferably using electroplating, copper or copper alloy is deposited in the photoresist window to fill the window to the thickness 301a of the photoresist, creating copper lines 501 of height 501a. Alternatively, other conducting materials, preferably of high electrical conductivity, may be deposited; examples are silver or silver alloys, or carbon nano-tubes.
In the next process steps shown in FIG. 6A, the first photoresist layer is removed. Using the plated copper structure 501 as an etch mask, the barrier (or adhesion) metal layer 201 and the seed metal layer 202 are subsequently etched off outside of copper line 501. A portion of the plurality of the plated copper lines is shown in the top view of FIG. 6B and in the perspective view of FIG. 6C. In the examples of these figures, the copper lines are depicted to be at right angles to wafer metallization traces 110 and 111. As stated earlier, in other devices, copper lines 501 may be parallel to the metallization traces, or at any other angle.
In FIG. 7, the wafer is coated with a photo-imageable insulation material 701 such as polyimide, preferably using a spin-on technique. With this technique, geometrical surface steps or irregularities are smoothened, including the step caused by the copper lines 501, as schematically indicated in FIG. 7. The insulator thickness is between approximately 10 and 20 μm. A relatively thinner insulator layer is formed on the copper line surface. The main function of the insulation material becomes operable in the later assembly step of reflowing solder elements for attachment; the insulation material prevents an accidental electrical shortening of nearby conductors.
FIG. 7 further shows a photomask 702 applied to the insulator layer. This photomask 702 has openings 702a, which allow the exposure of portions of the lines 501. Openings 702a in photomask 702 are different from openings 302a in photomask 302. Openings 702a are intended to define the windows for forming copper bumps in contact with copper lines 501.
The locations of the windows 702a are selected in an orderly and repetitive arrangement on each line 501 so that the windows 702a of one line 501 are positioned about midway between the corresponding windows of the neighboring lines. FIG. 8A illustrates the development of the insulating layer 701, the opened windows 801 in the insulating layer 701, and the curing of the insulating material (polyimide). In perspective view, FIG. 8C indicates the opened windows 801 in the insulating layer 701. In FIG. 8B, representing an X-ray view from the top, the positioning of the windows 801 relative to the array of copper lines 501 highlights the orderly and repetitive arrangement: the windows 801 of one line 501 are positioned about midway between the corresponding windows 802, 803 of the neighboring lines 502, 503.
As FIG. 9 indicates, a couple of metal layers 901 and 902 are deposited over the wafer surface. including window 801; the preferred method of deposition is a sputtering technique. Layer 901 is a barrier metal such as titanium/tungsten alloy of approximately 0.5 μm thickness or less. Layer 902 is a seed metal layer, preferably copper, in the thickness range of about 0.5 to 0.8 μm. The stack of layers 901 and 902 is suitable to provide uniform potential for an electroplating step.
In FIG. 10, a second photoresist layer 1001 is deposited over seed metal layer 902 of the wafer. The thickness 1001a of the photoresist layer 1001 is selected so that it is commensurate with the intended height of the copper bumps, which will be fabricated using photoresist layer 1001. FIG. 10 further indicates the photomask 1002 with the opening 1002a for exposing the wafer under the mask. Photomask 1002 is different from photomasks 302 and 702; the openings 1002a define the length and width of the intended copper bumps.
FIG. 11 illustrates the exposed and developed second photoresist layer 1001. A plurality of windows 1101 is opened in photoresist layer 1101, exposing a portion of seed layer 902. FIG. 12 shows the next process step, the deposition of copper bump 1201 in the window. Preferably using electroplating, copper or copper alloy is deposited in the photoresist window, creating copper bumps 1201 of height 1201a. Bump height 1201a may be equal to photoresist layer thickness 1001a, or alternatively it may be slightly less, as indicated in FIG. 12. In this case, one or more additional metal layers 1202 may be deposited (preferably by electroplating), which facilitate solder attachment. Examples of such metal layers are nickel, palladium, and gold; these layers are thin compared to the copper bump.
In the next process steps shown in FIG. 13A, the second photoresist layer is removed. Using the plated copper bump structure 1201 as an etch mask, the barrier (or adhesion) metal layer 901 and the seed metal layer 902 are subsequently etched off outside of copper bump 1201. A portion of the plurality of the plated copper bumps 1201 is shown in the perspective view of FIG. 13B. Each hump 1201 has a cap 1202 of at least one solderable metal layer, frequently with a tin palladium layer as the outermost layer.
The next process step is a singulation step, preferably involving a rotating diamond saw, by which the wafer is separated into individual chips. Each chip can then be further processed by assembling the chip onto a substrate or a leadframe.
In the next process step, a substrate is provided, which has elongated copper leads with first and second surfaces. A preferred example is a metallic leadframe with individual leads; preferred leadframe metals are copper or copper alloys, but in specific devices, iron/nickel alloys or aluminum may be used. Other examples include insulating substrates with elongated copper leads. The leads are oriented at right angles to the copper lines 501 shown in FIGS. 6A to 6C. The first surface of each lead is then connected to the corresponding bumps of alternating lines using solder elements. This assembly is schematically illustrated in FIGS. 14A and 14B.
In FIG. 14A, chip 1401 is covered by insulation material 701 and has a plurality of copper bumps 1201. The first surfaces 1410a of substrate copper leads 1410 are shown to be attached to copper bumps 1201 (not shown in FIG. 14A are copper lines 501 on the chip surface; leads 1410 are at right angles to lines 501). The second surfaces 1410b of leads 1410 are faced away from bumps 1201.
Flipping the assembly of FIG. 14A produces the orientation of FIG. 14B, which displays a cross section of the chip-on-substrate assembly. Chip 1401 has copper lines 501 covered by insulation material 701. On alternating lines, copper bumps 1201 are shown, which are attached by solder elements 1420 to the first surface 1410a of lead 1410. Even if solder elements 1420 should creep along the complete surfaces of bumps 1201, insulation material 701 prevents an electrical shortening to neighboring conductors.
The assembly of FIGS. 14A/14B is submitted to a block mold, in which a plurality of assembled units is encapsulated in a batch molding process. The second lead surfaces 1410b remain un-encapsulated and exposed for further attachment, for instance solder layers to a circuit board. A saw is finally employed to separate the individual product units. FIG. 15 illustrates such singulated device encapsulated in molding compound 1501. The side walls 1501a of the device are straight, since they have been created by the sawing process.
From lead surface 1410b to the chip circuitry, there is a continuous electrical path through copper connectors (with the exception of solder element 1420). Consequently, the electrical resistance and the electrical inductance of the device displayed in FIG. 15 are low. The device of FIG. 15 is thus suitable for high current (30 A and higher) applications. This characteristic can be further exploited by pressing or soldering second lead surfaces 1410b to a circuit board, which has copper contact pads parallel to leads 1410 and matching their number and position. The preferred method of attachment is soldering by using solder layers.
While this invention has been described in reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. As an example, the substrate may be an insulating tape with copper leads of first and second surfaces. As another example, the copper bumps may be considerably shorter than illustrated in the figures; there still will be no risk of electrical shorts by creeping solder elements. It is therefore intended that the appended claims encompass any such modifications.

Claims (30)

We claim:
1. A method for fabricating a low resistance, low inductance interconnection structure for high current semiconductor flip-chip products, comprising the steps of:
providing a semiconductor wafer having metallization traces, the wafer surface protected by an overcoat, and windows in the overcoat, to expose portions of the metallization traces;
forming copper lines on the overcoat,;
contacting the metallization traces by filling the windows with metal;
depositing a layer of photo-imageable insulation material over the copper lines and the remaining wafer surface;
opening windows in the photo-imageable insulation material to expose portions of the copper lines, the locations of the windows selected in an orderly and repetitive arrangement on each copper line so that the windows of one line are positioned about midway between the corresponding windows of the neighboring lines; and
forming copper bumps in the windows, in contact with the lines.
2. The method according to claim 1 further comprising the step of depositing a cap of solderable metal layers on each bump.
3. The method according to claim 1 wherein the number and locations of the windows in the overcoat are selected as needed for the devices employing the metallization traces.
4. The method according to claim 1 wherein the copper lines are oriented parallel to the metallization traces.
5. The method according to claim 1 wherein the copper lines are oriented at right angles to the metallization traces.
6. The method according to claim 1 wherein the step of forming copper lines comprises the steps of:
depositing a barrier metal layer over the wafer surface;
depositing a seed metal layer over the barrier metal layer;
depositing a first photoresist layer over the seed metal layer in a height commensurate with the height of intended copper lines;
opening windows in the first photoresist layer so that the windows are shaped as the intended lines;
depositing copper to fill the photoresist windows and form copper lines;
removing the first photoresist layer; and
removing the portions of the adhesion and barrier layers, which are exposed after removing the first photoresist layer.
7. The method according to claim 6, wherein the step of depositing copper comprises an electroplating technique.
8. The method according to claim 1 wherein the step of forming copper bumps comprises the steps of:
depositing a barrier metal layer over the wafer surface;
depositing a seed metal layer over the barrier metal layer;
depositing a second photoresist layer over the seed metal layer in a height commensurate with the height of the intended copper bumps;
opening windows in the second photoresist layer in locations intended for copper bumps, and of a width commensurate with the width of the intended copper bumps;
filling the photoresist windows by depositing copper to form copper bumps;
removing the second photoresist layer; and
removing the portions of the adhesion and barrier layers, which are exposed after removing the second photoresist layer.
9. The method according the step to claim 8, wherein the step of depositing copper comprises an electroplating technique.
10. The method according to claim 8 further comprising the step of:
depositing one or more solderable metal layers on the surface of the copper bump bumps, before removing the second photoresist layer.
11. The method according to claim 10 wherein said solderable metal layers include a layer of nickel on the copper surface, followed by a layer of palladium on the nickel layer.
12. A method for fabricating a low resistance, low inductance interconnection device for high current semiconductor flip-chip products, comprising the steps of:
providing a structure comprising a semiconductor chip having metallization traces, copper lines in contact with the traces, and copper bumps located in an orderly and repetitive arrangement on each copper line so that the copper bumps of one copper line are positioned about midway between the corresponding copper bumps of the neighboring copper lines;
providing a substrate having elongated copper leads with first and second surfaces, the leads oriented at right angles to the copper lines;
connecting the first surface of each copper lead to the corresponding copper bumps of alternating copper lines using solder elements; and
at least partially encapsulating the assembly in molding compound so that the second lead surfaces remain un-encapsulated.
13. The method according to claim 12 wherein the substrate is a leadframe including copper.
14. A method for fabricating a low resistance, low inductance interconnection system for high current semiconductor flip-chip devices, comprising the steps of:
providing a low resistance, low inductance interconnection device comprising:
a semiconductor chip structure including copper lines in contact with chip metallization traces, and copper bumps located in an orderly and repetitive arrangement on each copper line, the copper bumps of one copper line positioned about midway between the corresponding copper bumps of the neighboring copper lines;
a substrate having elongated copper leads with first and second surfaces, the copper leads at right angles to the copper lines, the first lead surfaces connected to the corresponding copper bumps of alternating copper lines by solder elements; and
the chip structure and substrate at least partially encapsulated so that the second lead surfaces remain un-encapsulated;
providing a circuit board having copper contact pads parallel to the copper leads; and
attaching the second surface of the device leads to the board pads using solder layers.
15. A method comprising:
providing a structure having:
a semiconductor chip having metallization traces;
copper lines in electrical contact with the traces; and
copper bumps located in an orderly and repetitive arrangement on each line so that the bumps of one line are positioned about midway between the corresponding bumps of the neighboring lines;
providing a substrate having elongated copper leads with first and second surfaces, each lead oriented at an angle to the lines;
connecting the first surface of each lead to the corresponding bumps of alternating lines using solder elements; and
encapsulating portions of the structure and the substrate using an encapsulation process that encapsulates a plurality of assembled structure and substrate units.
16. A packaged integrated circuit (IC) product comprising:
a plurality of metallization traces formed on a first substrate, wherein the metallization traces are generally in parallel to one another;
a plurality of conductive lines formed on the first substrate, wherein each conductive lines is in contact with and is at least partially coextensive with at least one of the metallization traces;
a plurality of conductive bumps formed on each of the conductive lines, wherein the conductive bumps for each line are arranged in an orderly and repetitive pattern such that each conductive bump is positioned about midway between the corresponding conductive bumps of each of its neighboring conductive lines;
a plurality of leads formed on a second substrate, wherein each lead is electrically connected to corresponding conductive bumps from alternating conductive lines on the first substrate, wherein each lead is oriented at an angle to each conductive line, and wherein each lead includes a second surface that is opposite the first surface; and
an encapsulation layer covering portions of the first substrate and second substrate.
17. The packaged IC product according to claim 16 wherein the conductive lines, the conductive bumps, and the leads further comprise copper.
18. The packaged IC product according to claim 17, wherein the angle is a right angle.
19. The packaged IC product according to claim 18 further comprising a solderable metal layer formed on the surface of the copper bump.
20. The packaged IC product according to claim 19 wherein the solderable metal layer includes a layer of nickel on the copper surface, followed by a layer of palladium on the nickel layer.
21. The packaged IC product according to claim 20 wherein the first substrate is a semiconductor wafer.
22. The packaged IC product according to claim 21 wherein the second substrate is a leadframe.
23. The packaged IC product according to claim 16, wherein the second surface of each of the leads is exposed following the formation of the encapsulation layer.
24. The method according to claim 12 wherein the copper lines further comprise top and bottom surfaces, and wherein the bottom surfaces are in contact with the traces, and wherein the step of providing the structure further comprises the step of providing an insulating layer that overlies the semiconductor chip between the copper lines and at least extends between the top and bottom surfaces of the copper lines.
25. The method according to claim 24 wherein the insulating layer has a thickness between approximately 10 and 20 μm.
26. The method according to claim 24 wherein the insulating layer further comprises a first insulating layer, and wherein the step of providing the structure further comprises providing a second insulating layer formed over at least a portion of the top surfaces of the copper lines.
27. The method according to claim 26 wherein the first insulating layer has a thickness between approximately 10 and 20 μm.
28. A method for fabricating a semiconductor flip-chip product, comprising the steps of:
providing a semiconductor chip having metallization traces, copper lines connected to the traces, and plated copper bump structures located in an orderly and repetitive arrangement on each copper line;
providing an insulating layer that overlies the semiconductor chip and extends between the top and bottom surfaces of the copper lines and over at least a portion of the top surface of the copper lines;
providing a substrate having elongated copper leads with first and second surfaces;
electrically coupling the first surface of each copper lead to corresponding ones of the plated copper bump structures using solder elements;
at least partially encapsulating the semiconductor chip and the substrate; and
providing un-encapsulated portions of the second lead surfaces for further electrical attachment.
29. The method of claim 28 wherein the substrate comprises a metallic leadframe.
30. The method of claim 28 wherein the insulating layer is at least 10 μm thick.
US12/712,934 2005-09-01 2010-02-25 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices Active 2025-11-06 USRE46466E1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US12/712,934 USRE46466E1 (en) 2005-09-01 2010-02-25 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US13/870,579 USRE46618E1 (en) 2005-09-01 2013-08-20 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US14/023,281 USRE48420E1 (en) 2005-09-01 2013-09-10 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/218,408 US7335536B2 (en) 2005-09-01 2005-09-01 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US12/712,934 USRE46466E1 (en) 2005-09-01 2010-02-25 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/218,408 Reissue US7335536B2 (en) 2005-09-01 2005-09-01 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US11/218,408 Division US7335536B2 (en) 2005-09-01 2005-09-01 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US11/218,408 Continuation US7335536B2 (en) 2005-09-01 2005-09-01 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Publications (1)

Publication Number Publication Date
USRE46466E1 true USRE46466E1 (en) 2017-07-04

Family

ID=37804818

Family Applications (4)

Application Number Title Priority Date Filing Date
US11/218,408 Ceased US7335536B2 (en) 2005-09-01 2005-09-01 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US12/712,934 Active 2025-11-06 USRE46466E1 (en) 2005-09-01 2010-02-25 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US13/870,579 Active 2025-11-06 USRE46618E1 (en) 2005-09-01 2013-08-20 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US14/023,281 Active 2025-11-06 USRE48420E1 (en) 2005-09-01 2013-09-10 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/218,408 Ceased US7335536B2 (en) 2005-09-01 2005-09-01 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Family Applications After (2)

Application Number Title Priority Date Filing Date
US13/870,579 Active 2025-11-06 USRE46618E1 (en) 2005-09-01 2013-08-20 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US14/023,281 Active 2025-11-06 USRE48420E1 (en) 2005-09-01 2013-09-10 Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices

Country Status (5)

Country Link
US (4) US7335536B2 (en)
EP (1) EP1932173A4 (en)
CN (1) CN101379602B (en)
TW (1) TWI313492B (en)
WO (1) WO2007027994A2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11158567B2 (en) 2019-08-09 2021-10-26 Texas Instruments Incorporated Package with stacked power stage and integrated control die
US11302615B2 (en) 2019-12-30 2022-04-12 Texas Instruments Incorporated Semiconductor package with isolated heat spreader
US11715679B2 (en) 2019-10-09 2023-08-01 Texas Instruments Incorporated Power stage package including flexible circuit and stacked die

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6642136B1 (en) 2001-09-17 2003-11-04 Megic Corporation Method of making a low fabrication cost, high performance, high reliability chip scale package
US8021976B2 (en) * 2002-10-15 2011-09-20 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US6815324B2 (en) * 2001-02-15 2004-11-09 Megic Corporation Reliable metal bumps on top of I/O pads after removal of test probe marks
TWI313507B (en) * 2002-10-25 2009-08-11 Megica Corporatio Method for assembling chips
US7902679B2 (en) * 2001-03-05 2011-03-08 Megica Corporation Structure and manufacturing method of a chip scale package with low fabrication cost, fine pitch and high reliability solder bump
US6818545B2 (en) * 2001-03-05 2004-11-16 Megic Corporation Low fabrication cost, fine pitch and high reliability solder bump
US7099293B2 (en) * 2002-05-01 2006-08-29 Stmicroelectronics, Inc. Buffer-less de-skewing for symbol combination in a CDMA demodulator
TWI245402B (en) 2002-01-07 2005-12-11 Megic Corp Rod soldering structure and manufacturing process thereof
US8067837B2 (en) 2004-09-20 2011-11-29 Megica Corporation Metallization structure over passivation layer for IC chip
US8294279B2 (en) * 2005-01-25 2012-10-23 Megica Corporation Chip package with dam bar restricting flow of underfill
US7335536B2 (en) 2005-09-01 2008-02-26 Texas Instruments Incorporated Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
KR100870820B1 (en) * 2005-12-29 2008-11-27 매그나칩 반도체 유한회사 Image sensor and method for manufacturing the same
US20120009777A1 (en) * 2010-07-07 2012-01-12 Taiwan Semiconductor Manufacturing Company, Ltd. UBM Etching Methods
US9425146B2 (en) * 2010-09-28 2016-08-23 Infineon Technologies Ag Semiconductor structure and method for making same
US9871012B2 (en) 2012-08-31 2018-01-16 Qualcomm Incorporated Method and apparatus for routing die signals using external interconnects
US9934989B1 (en) * 2016-09-30 2018-04-03 Texas Instruments Incorporated Process for forming leadframe having organic, polymerizable photo-imageable adhesion layer
US20190157222A1 (en) * 2017-11-20 2019-05-23 Nxp Usa, Inc. Package with isolation structure

Citations (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0061863A1 (en) * 1981-03-16 1982-10-06 Matsushita Electric Industrial Co., Ltd. Method of connecting metal leads with electrodes of semiconductor device and metal lead
US5083187A (en) 1990-05-16 1992-01-21 Texas Instruments Incorporated Integrated circuit device having bumped power supply buses over active surface areas and method of manufacture thereof
US5087590A (en) * 1989-06-28 1992-02-11 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor devices
US6169329B1 (en) 1996-04-02 2001-01-02 Micron Technology, Inc. Semiconductor devices having interconnections using standardized bonding locations and methods of designing
US6297460B1 (en) * 1993-03-01 2001-10-02 The Board Of Trustees Of The University Of Arkansas Multichip module and method of forming same
US6303997B1 (en) 1998-04-08 2001-10-16 Anam Semiconductor, Inc. Thin, stackable semiconductor packages
EP1189279A1 (en) 2000-03-13 2002-03-20 Dai Nippon Printing Co., Ltd. Resin-sealed semiconductor device, circuit member used for the device, and method of manufacturing the circuit member
US6407462B1 (en) * 2000-12-30 2002-06-18 Lsi Logic Corporation Irregular grid bond pad layout arrangement for a flip chip package
US20020084534A1 (en) 2000-12-29 2002-07-04 Paek Jong Sik Semiconductor package including flip chip
US6489688B1 (en) * 2001-05-02 2002-12-03 Zeevo, Inc. Area efficient bond pad placement
US6510976B2 (en) 2001-05-18 2003-01-28 Advanpack Solutions Pte. Ltd. Method for forming a flip chip semiconductor package
US6550666B2 (en) * 2001-08-21 2003-04-22 Advanpack Solutions Pte Ltd Method for forming a flip chip on leadframe semiconductor package
US6650012B1 (en) 1999-09-06 2003-11-18 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US6686666B2 (en) * 2002-05-16 2004-02-03 Intel Corporation Breaking out signals from an integrated circuit footprint
US20040089946A1 (en) 2002-11-12 2004-05-13 Amkor Technology, Inc. Chip size semiconductor package structure
US6759738B1 (en) 1995-08-02 2004-07-06 International Business Machines Corporation Systems interconnected by bumps of joining material
US6762507B2 (en) * 2001-12-13 2004-07-13 Ali Corporation Internal circuit structure of semiconductor chip with array-type bonding pads and method of fabricating the same
US6768210B2 (en) 2001-11-01 2004-07-27 Texas Instruments Incorporated Bumpless wafer scale device and board assembly
US6790758B2 (en) * 2002-11-25 2004-09-14 Silicon Integrated Systems Corp. Method for fabricating conductive bumps and substrate with metal bumps for flip chip packaging
US6798075B2 (en) * 2001-07-20 2004-09-28 Via Technologies Inc. Grid array packaged integrated circuit
US6977435B2 (en) 2003-09-09 2005-12-20 Intel Corporation Thick metal layer integrated process flow to improve power delivery and mechanical buffering
US7049642B2 (en) * 2003-09-16 2006-05-23 Nec Electronics Corporation Semiconductor device, and wiring-layout design system for automatically designing wiring-layout in such semiconductor device
US7101781B2 (en) * 2002-05-27 2006-09-05 Via Technologies, Inc. Integrated circuit packages without solder mask and method for the same
US7122897B2 (en) 2004-05-12 2006-10-17 Fujitsu Limited Semiconductor device and method of manufacturing the semiconductor device
US7127807B2 (en) * 2001-09-07 2006-10-31 Irvine Sensors Corporation Process of manufacturing multilayer modules
US20070040237A1 (en) 2005-08-22 2007-02-22 Coyle Anthony L High current semiconductor device system having low resistance and inductance
WO2007027994A2 (en) 2005-09-01 2007-03-08 Texas Instruments Incorporated Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US20070130554A1 (en) * 2003-09-29 2007-06-07 Siemens Medical Solutions Usa, Inc. Integrated Circuit With Dual Electrical Attachment Pad Configuration
US20080023819A1 (en) * 2006-07-25 2008-01-31 Phoenix Precision Technology Corporation Package structure having semiconductor chip embedded therein and method for fabricating the same
US7385286B2 (en) * 2001-06-05 2008-06-10 Matsushita Electric Industrial Co., Ltd. Semiconductor module
US7465654B2 (en) * 2004-07-09 2008-12-16 Megica Corporation Structure of gold bumps and gold conductors on one IC die and methods of manufacturing the structures
US7763977B2 (en) * 2006-11-24 2010-07-27 Shinko Electric Industries Co., Ltd. Semiconductor device and manufacturing method therefor

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4969029A (en) * 1977-11-01 1990-11-06 Fujitsu Limited Cellular integrated circuit and hierarchial method
JP3296400B2 (en) * 1995-02-01 2002-06-24 東芝マイクロエレクトロニクス株式会社 Semiconductor device, manufacturing method thereof, and Cu lead
FR2759493B1 (en) 1997-02-12 2001-01-26 Motorola Semiconducteurs SEMICONDUCTOR POWER DEVICE
US6097098A (en) * 1997-02-14 2000-08-01 Micron Technology, Inc. Die interconnections using intermediate connection elements secured to the die face
JP3654485B2 (en) * 1997-12-26 2005-06-02 富士通株式会社 Manufacturing method of semiconductor device
US6020266A (en) * 1997-12-31 2000-02-01 Intel Corporation Single step electroplating process for interconnect via fill and metal line patterning
JP3408172B2 (en) 1998-12-10 2003-05-19 三洋電機株式会社 Chip size package and manufacturing method thereof
US6556454B1 (en) * 2000-10-31 2003-04-29 Agilent Technologies, Inc. High density contact arrangement
US6518089B2 (en) 2001-02-02 2003-02-11 Texas Instruments Incorporated Flip chip semiconductor device in a molded chip scale package (CSP) and method of assembly
JP2005512315A (en) * 2001-11-29 2005-04-28 サン マイクロシステムズ インコーポレーテッド Method and apparatus for improving integrated circuit performance and reliability using a patterned bump layout on a power grid
US20040007779A1 (en) * 2002-07-15 2004-01-15 Diane Arbuthnot Wafer-level method for fine-pitch, high aspect ratio chip interconnect
US7566964B2 (en) * 2003-04-10 2009-07-28 Agere Systems Inc. Aluminum pad power bus and signal routing for integrated circuit devices utilizing copper technology interconnect structures
KR20100107057A (en) * 2003-07-03 2010-10-04 르네사스 일렉트로닉스 가부시키가이샤 Semiconductor card device
US7910471B2 (en) * 2004-02-02 2011-03-22 Texas Instruments Incorporated Bumpless wafer scale device and board assembly
US8067837B2 (en) * 2004-09-20 2011-11-29 Megica Corporation Metallization structure over passivation layer for IC chip
US20070080360A1 (en) * 2005-10-06 2007-04-12 Url Mirsky Microelectronic interconnect substrate and packaging techniques
US8258624B2 (en) * 2007-08-10 2012-09-04 Intel Mobile Communications GmbH Method for fabricating a semiconductor and semiconductor package
US8492282B2 (en) * 2008-11-24 2013-07-23 Micron Technology, Inc. Methods of forming a masking pattern for integrated circuits

Patent Citations (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0061863A1 (en) * 1981-03-16 1982-10-06 Matsushita Electric Industrial Co., Ltd. Method of connecting metal leads with electrodes of semiconductor device and metal lead
US5087590A (en) * 1989-06-28 1992-02-11 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor devices
US5083187A (en) 1990-05-16 1992-01-21 Texas Instruments Incorporated Integrated circuit device having bumped power supply buses over active surface areas and method of manufacture thereof
US6297460B1 (en) * 1993-03-01 2001-10-02 The Board Of Trustees Of The University Of Arkansas Multichip module and method of forming same
US6388200B2 (en) * 1993-03-01 2002-05-14 The Board Of Trustees Of The University Of Arkansas Electronic interconnection medium having offset electrical mesh plane
US6759738B1 (en) 1995-08-02 2004-07-06 International Business Machines Corporation Systems interconnected by bumps of joining material
US6169329B1 (en) 1996-04-02 2001-01-02 Micron Technology, Inc. Semiconductor devices having interconnections using standardized bonding locations and methods of designing
US6303997B1 (en) 1998-04-08 2001-10-16 Anam Semiconductor, Inc. Thin, stackable semiconductor packages
US6650012B1 (en) 1999-09-06 2003-11-18 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
EP1189279A1 (en) 2000-03-13 2002-03-20 Dai Nippon Printing Co., Ltd. Resin-sealed semiconductor device, circuit member used for the device, and method of manufacturing the circuit member
US20020084534A1 (en) 2000-12-29 2002-07-04 Paek Jong Sik Semiconductor package including flip chip
US6407462B1 (en) * 2000-12-30 2002-06-18 Lsi Logic Corporation Irregular grid bond pad layout arrangement for a flip chip package
US6489688B1 (en) * 2001-05-02 2002-12-03 Zeevo, Inc. Area efficient bond pad placement
US6510976B2 (en) 2001-05-18 2003-01-28 Advanpack Solutions Pte. Ltd. Method for forming a flip chip semiconductor package
US7385286B2 (en) * 2001-06-05 2008-06-10 Matsushita Electric Industrial Co., Ltd. Semiconductor module
US6798075B2 (en) * 2001-07-20 2004-09-28 Via Technologies Inc. Grid array packaged integrated circuit
US6550666B2 (en) * 2001-08-21 2003-04-22 Advanpack Solutions Pte Ltd Method for forming a flip chip on leadframe semiconductor package
US7127807B2 (en) * 2001-09-07 2006-10-31 Irvine Sensors Corporation Process of manufacturing multilayer modules
US6768210B2 (en) 2001-11-01 2004-07-27 Texas Instruments Incorporated Bumpless wafer scale device and board assembly
US6762507B2 (en) * 2001-12-13 2004-07-13 Ali Corporation Internal circuit structure of semiconductor chip with array-type bonding pads and method of fabricating the same
US6686666B2 (en) * 2002-05-16 2004-02-03 Intel Corporation Breaking out signals from an integrated circuit footprint
US7101781B2 (en) * 2002-05-27 2006-09-05 Via Technologies, Inc. Integrated circuit packages without solder mask and method for the same
US20040089946A1 (en) 2002-11-12 2004-05-13 Amkor Technology, Inc. Chip size semiconductor package structure
US6790758B2 (en) * 2002-11-25 2004-09-14 Silicon Integrated Systems Corp. Method for fabricating conductive bumps and substrate with metal bumps for flip chip packaging
US6977435B2 (en) 2003-09-09 2005-12-20 Intel Corporation Thick metal layer integrated process flow to improve power delivery and mechanical buffering
US7049642B2 (en) * 2003-09-16 2006-05-23 Nec Electronics Corporation Semiconductor device, and wiring-layout design system for automatically designing wiring-layout in such semiconductor device
US20070130554A1 (en) * 2003-09-29 2007-06-07 Siemens Medical Solutions Usa, Inc. Integrated Circuit With Dual Electrical Attachment Pad Configuration
US7122897B2 (en) 2004-05-12 2006-10-17 Fujitsu Limited Semiconductor device and method of manufacturing the semiconductor device
US7465654B2 (en) * 2004-07-09 2008-12-16 Megica Corporation Structure of gold bumps and gold conductors on one IC die and methods of manufacturing the structures
US20070040237A1 (en) 2005-08-22 2007-02-22 Coyle Anthony L High current semiconductor device system having low resistance and inductance
WO2007024587A2 (en) 2005-08-22 2007-03-01 Texas Instruments Incorporated High current semiconductor device system having low resistance and inductance
US8039956B2 (en) 2005-08-22 2011-10-18 Texas Instruments Incorporated High current semiconductor device system having low resistance and inductance
WO2007027994A2 (en) 2005-09-01 2007-03-08 Texas Instruments Incorporated Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US20080023819A1 (en) * 2006-07-25 2008-01-31 Phoenix Precision Technology Corporation Package structure having semiconductor chip embedded therein and method for fabricating the same
US7763977B2 (en) * 2006-11-24 2010-07-27 Shinko Electric Industries Co., Ltd. Semiconductor device and manufacturing method therefor

Non-Patent Citations (10)

* Cited by examiner, † Cited by third party
Title
"Intel BX80545PG2800E Pentium® 4 Prescott Microprocessor Structural Analysis," Inside Technology, Chipworks, Apr. 1, 2005, www.chipworks.com, pp. 1-8.
"Intel Prescott Package, Die Connection Layer," UBM TechInsights, Aug. 4, 2011, pp. 1-5.
"Multichip Assembly With Flipped Integrated Circuits," IEEE Transactions on Components, Hybrids, and Manufacturing Technology, vol. 12, No. 4, December 1989 (Heinen, et al.).
8039956 File History-11210066.pdf.
8039956 File History—11210066.pdf.
Detailed Structural Analysis I of the Intel Pentium 3.0E GHz Processor "Prescott," Seminconductor Insights Inc.. Mar. 2004, pp, 1-26.
EP1932173 File History-06814056.pdf.
EP1932173 File History—06814056.pdf.
EP1938382 File History.pdf.
PCT/US2006/031933 Search Report (WO2007024587).

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11158567B2 (en) 2019-08-09 2021-10-26 Texas Instruments Incorporated Package with stacked power stage and integrated control die
US11715679B2 (en) 2019-10-09 2023-08-01 Texas Instruments Incorporated Power stage package including flexible circuit and stacked die
US11302615B2 (en) 2019-12-30 2022-04-12 Texas Instruments Incorporated Semiconductor package with isolated heat spreader
US11923281B2 (en) 2019-12-30 2024-03-05 Texas Instruments Incorporated Semiconductor package with isolated heat spreader

Also Published As

Publication number Publication date
EP1932173A2 (en) 2008-06-18
EP1932173A4 (en) 2013-06-05
TW200721336A (en) 2007-06-01
TWI313492B (en) 2009-08-11
CN101379602B (en) 2011-08-03
USRE46618E1 (en) 2017-11-28
CN101379602A (en) 2009-03-04
WO2007027994A2 (en) 2007-03-08
US20070048996A1 (en) 2007-03-01
WO2007027994A3 (en) 2008-09-12
USRE48420E1 (en) 2021-02-02
US7335536B2 (en) 2008-02-26

Similar Documents

Publication Publication Date Title
USRE46466E1 (en) Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
KR100643065B1 (en) Metal redistribution layer having solderable pads and wire bondable pads
US9165898B2 (en) Method of manufacturing semiconductor device with through hole
US7109065B2 (en) Bumped chip carrier package using lead frame and method for manufacturing the same
US6472745B1 (en) Semiconductor device
JP4850392B2 (en) Manufacturing method of semiconductor device
US6235551B1 (en) Semiconductor device including edge bond pads and methods
US20080251927A1 (en) Electromigration-Resistant Flip-Chip Solder Joints
US8105934B2 (en) Bump structure for a semiconductor device and method of manufacture
EP1686622A2 (en) Semiconductor device and manufacturing method of the same
KR20070096016A (en) Interconnect structures with bond-pads and methods of forming bump sites on bond-pads
JP2000228420A (en) Semiconductor device and manufacture thereof
EP1198004A2 (en) Semiconductor device having power distribution lines thereon
US7518211B2 (en) Chip and package structure
US7648902B2 (en) Manufacturing method of redistribution circuit structure
EP1938382B1 (en) High current semiconductor device system having low resistance and inductance
US20040089946A1 (en) Chip size semiconductor package structure
US7202421B2 (en) Electronic elements, method for manufacturing electronic elements, circuit substrates, method for manufacturing circuit substrates, electronic devices and method for manufacturing electronic devices
US20070108609A1 (en) Bumped chip carrier package using lead frame and method for manufacturing the same
KR100597994B1 (en) Solder bump for semiconductor package and fabrication method thereof

Legal Events

Date Code Title Description
MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12