USRE43776E1 - Layout technique for matched resistors on an integrated circuit substrate - Google Patents

Layout technique for matched resistors on an integrated circuit substrate Download PDF

Info

Publication number
USRE43776E1
USRE43776E1 US12/346,521 US34652108A USRE43776E US RE43776 E1 USRE43776 E1 US RE43776E1 US 34652108 A US34652108 A US 34652108A US RE43776 E USRE43776 E US RE43776E
Authority
US
United States
Prior art keywords
node
component
resistor
electrical network
branch
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US12/346,521
Inventor
David A. Sobel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Avago Technologies International Sales Pte Ltd
Original Assignee
Broadcom Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Broadcom Corp filed Critical Broadcom Corp
Priority to US12/346,521 priority Critical patent/USRE43776E1/en
Application granted granted Critical
Publication of USRE43776E1 publication Critical patent/USRE43776E1/en
Assigned to BANK OF AMERICA, N.A., AS COLLATERAL AGENT reassignment BANK OF AMERICA, N.A., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: BROADCOM CORPORATION
Assigned to AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. reassignment AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BROADCOM CORPORATION
Assigned to BROADCOM CORPORATION reassignment BROADCOM CORPORATION TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS Assignors: BANK OF AMERICA, N.A., AS COLLATERAL AGENT
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45479Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
    • H03F3/45632Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit
    • H03F3/45695Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit by using feedforward means
    • H03F3/4573Measuring at the common source circuit of the differential amplifier
    • H03F3/45739Controlling the loading circuit of the differential amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45179Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
    • H03F3/45183Long tailed pairs
    • H03F3/45192Folded cascode stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45376Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using junction FET transistors as the active amplifying circuit
    • H03F3/45381Long tailed pairs
    • H03F3/4539Folded cascode stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45475Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using IC blocks as the active amplifying circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0088Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal using discontinuously variable devices, e.g. switch-operated
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45521Indexing scheme relating to differential amplifiers the FBC comprising op amp stages, e.g. cascaded stages of the dif amp and being coupled between the LC and the IC
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45594Indexing scheme relating to differential amplifiers the IC comprising one or more resistors, which are not biasing resistor
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45601Indexing scheme relating to differential amplifiers the IC comprising one or more passive resistors by feedback
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45616Indexing scheme relating to differential amplifiers the IC comprising more than one switch, which are not cross coupled
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45698Indexing scheme relating to differential amplifiers the LC comprising one or more resistors coupled to the LC by feedback (active or passive)
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45726Indexing scheme relating to differential amplifiers the LC comprising more than one switch, which are not cross coupled

Definitions

  • the present invention relates generally to the field of low-noise amplifiers.
  • the present invention relates to the development of low-noise programmable gain amplifiers (PGAs) suitable for placement on integrated circuits (ICs) and for use in signal processing applications.
  • PGAs low-noise programmable gain amplifiers
  • PGAs are used in various analog signal processing applications where an electrical signal of varying amplitude must be either amplified or attenuated before subsequent signal processing.
  • Various gain and/or attenuation settings are required to accommodate the wide dynamic range needed for the amplifier's input stages. Numerous conventional techniques exist for meeting these demands.
  • the present invention includes a method and system for reducing impedance variations in an electrical circuit structured and arranged for placement on an integrated circuit (IC) substrate.
  • the method includes forming sets of parallel connected resistors, each set corresponding to one of the impedance devices on the IC. Each set also includes two or more parallel resistor paths, each resistor path including two or more cascaded resistors and has a total impedance value substantially equal to the predetermined impedance value of its corresponding impedance device.
  • the method includes configuring the sets of parallel resistor paths to form an interdigital structure across the substrate when the electrical circuit is placed on the IC.
  • FIG. 1 is an illustration of a conventional sub-PGA module having a high input resistance
  • FIG. 2 is an illustration of a standard PGA module with active attenuation
  • FIG. 3 is a block diagram illustration of an exemplary receive path constructed and arranged in accordance with the present invention.
  • FIG. 4 is a more detailed block diagram illustration of a first stage PGA shown in FIG. 3 constructed and arranged in accordance with the present invention
  • FIG. 4A is a block diagram illustration used to depict the relationship between impedance, gain, and feedback factor within the first stage PGA of FIG. 4 .
  • FIG. 5 is a schematic diagram of a conventional common mode common-mode feedback circuit which can be used to insure proper start-up conditions in the PGA of FIG. 4 ;
  • FIG. 6 is a block diagram of the amplifier in the PGA of FIG. 4 , including an exemplary start-up circuit constructed and arranged in accordance with the present invention
  • FIG. 7 is a flow chart of a method of using the start-up circuit of FIG. 6 ;
  • FIG. 8A is an illustration of a first step of a resistor layout constructed and arranged in accordance with the present invention.
  • FIG. 8B is an illustration of a second step of the resistor layout of FIG. 8A ;
  • FIG. 8C is an illustration of a third step of the resistor layouts of FIGS. 8A and 8B .
  • FIG. 1 is an illustration of a conventional pre-attenuator 100 followed by a sub-PGA 102 with high-input resistance.
  • the pre-attenuator 100 is a separate passive attenuator followed by the sub-PGA 102 , which has a high input resistance.
  • a sub-PGA is a circuit block that can provide a variable gain, but does not necessarily provide attenuation.
  • the sub-PGA 102 can consist of one or more circuit blocks.
  • the sub-PGA 102 may contain a buffer followed by a more traditional PGA module.
  • the key characteristic of the sub-PGA 102 is that it typically has high input resistance. Because of the high input resistance of the sub-PGA 102 , the pre-attenuator 100 and sub-PGA 102 do not interact, thus reducing the possibility of a beneficial reduction in the sub-PGA 102 's feedback factor.
  • the feedback factor is a numerical index that is related to the ratio of the resistors in closed loop amplifiers a closed-loop amplifier that have has a resistive feedback networks. network.
  • the ratio of the resistors changes the feedback factor which in-turn factor, which in turn changes the amplifier's gain.
  • amplifier's are an amplifier is used to provide attenuation
  • the feedback factor typically increases, which consequently makes the amplifier's performance unstable. Therefore, the relationship between gain and the amplifier's feedback factor becomes problematic when the amplifier is used as an attenuator.
  • One alternative approach for providing attenuation in amplifiers is to have a passive or an active programmable attenuator followed by a separate, programmable gain amplifier. If the programmable attenuator and the PGA are separate, however, a feedback factor reduction will be difficult to achieve.
  • Another alternative approach is to use the programmable gain amplifier as an active attenuator. However, using the programmable gain amplifier as an active attenuator creates two significant problems. First, the issue of the feedback factor becomes a more significant consideration, and the associated substrate area required to accommodate the amplifier and the attenuator become becomes extremely large.
  • FIG. 2 a standard PGA circuit 200 with active attenuation is shown in FIG. 2 .
  • the topology of the PGA circuit 200 there is a standard inverting-gain PGA 202 where attenuation is achieved in the feedback network by making an input resistance 204 larger than a feedback resistance 206 .
  • CMOS circuits circuits such as the PGA circuit 200
  • the common-mode (CM) signal loop of the first stage amplifier has net positive feedback. Therefore, it is possible that this positive feedback may cause the amplifier to reside in an unwanted latch-up state, especially if the amplifier's positive CM feedback characteristics are able to overpower the negative CM feedback characteristics of the second stage amplifier, also known as the CM feedback amplifier (CMFBA).
  • CMFBA CM feedback amplifier
  • Another conventional approach for resolving the start-up problem includes providing a high impedance value value, pull-up resistor to force voltage on a common source common-source (CM-src) node.
  • CM-src common source common-source
  • a high-valued resistor connected from a supply voltage source V DD to the CM-src node can pull up the CM-src node in order to force proper start-up.
  • This approach requires extra power and adds noise to the associated system.
  • One aspect of the present invention merges a passive pre-attenuator network with the feedback network used within the amplifier.
  • PGA functionality is achieved by using a closed-loop amplifier with a switchable resistor network in the feedback loop to provide passive attenuation. This accomplishes three goals. Since the pre-attenuator can be controlled separately from the rest of the feedback network, it allows for greater controllability of the net PGA gain. Therefore, the total complexity of the feedback network can be reduced.
  • the nature of the pre-attenuator of the instant invention is such that when it's used to reduce the overall PGA gain, the overall feedback factor is reduced as well.
  • the overall feedback factor increases. Therefore, using the present invention and with careful partitioning of the overall gain between the pre-attenuator and the remainder of the feedback network, one can achieve a wide gain range with a much smaller variation in the feedback factor. This aspect eases the circuit design of the amplifier.
  • the first stage feedback network is configured to have CMOS switches placed on a virtual ground. Therefore, no signal current flows through these switches when CMOS technology is used. Also, the switches in the attenautor attenuator network have a symmetric symmetric, differential drive applied to them. Therefore, the linearity of the network will be sufficiently high.
  • FIG. 3 provides an illustration of an exemplary PGA 300 , its analog front end, and associated digital circuitry.
  • the general purpose of the PGA 300 is to provide gain (amplify) an input signal having a small amplitude so that downstream analog-to-digital converters (ADCs) can receive it and sample a signal having a sufficiently large amplitude. Therefore, the PGA is the first block positioned along a receive path 302 of the PGA 300 .
  • the PGA 300 includes three amplification stages 308 , 310 , and 312 .
  • the PGA 300 of FIG. 3 can also include an input buffer 314 for driving a switched capacitor circuit (not shown) inside an ADC 315 .
  • a low pass filter 316 is included for removing unwanted energy at out-of-band frequencies.
  • the input buffer 314 is a fourth amplifier separate and apart from the three amplification stages 308 , 310 , and 312 of the PGA 300 .
  • a first aspect of the PGA 300 is associated with switching inside of the PGA, pre-attenuation characteristics, and providing a lower feedback factor.
  • FIG. 4 is a more detailed illustration of the first amplification stage 308 of the PGA 300 shown in FIG. 3 .
  • FIG. 4 shows a resistive feedback network 400 including network segments 401 – 403 (discussed in greater detail below) connected with an amplifier 404 .
  • the amplifier 404 is a differential amplifier including differential input and output ports.
  • the network segments 401 and 402 are structurally identical. Since the segments 401 and 402 are attached to respective symmetrical differential portions of the amplifier 404 , they are also functionally identical.
  • a dotted line 405 indicates an axis of symmetry regarding the layout of the amplifier 404 . Therefore, comments directed to the network segment 401 will also apply to the network segment 402 . Additionally, the network segment 403 is functionally structured along the amplifier's symmetrical axis 405 . The voltage applied to the network segments 401 – 403 is also symmetric and differential. This symmetric differential swing prevents any non-linearities that might be associated with the CMOS process from being excited. Therefore, the linearity of the amplifier 404 and the resistive network 400 will be sufficiently high.
  • Gain is a function of the ratio of resistor impedances within the network segments 401 – 403 .
  • the network segments 401 – 403 shown in FIG. 4 are connected between non-inverting amplifier input port Vg+ and inverting output port Vo ⁇ and between inverting input port Vg ⁇ and non-inverting output port Vo+ of the amplifier 404 .
  • the feedback factor and the gain of the amplifier 404 correspondingly change.
  • Changing the feedback factor has a number of effects concerning issues such as the linearity of an amplifier, the noise of the amplifier, and the amplifier's stability.
  • the higher the feedback factor the better the performance of the amplifier in terms of noise and linearity.
  • the amplifier may lose a measure of stability if the feedback factor is permitted to get too high. In other words, it's more difficult to maintain the stability of the amplifier if its feedback factor is too high.
  • the feedback factor is a numerical index derived based upon the topology of the amplifier and the feedback network. It is related to the ratio of the resistor values within the amplifier's associated resistive feedback network. For example, given an amplifier with a resistive feedback network, a user can directly calculate the feedback factor, which will typically be a number between zero and one.
  • the feedback factor is also known as the beta-factor of a closed loop closed-loop amplifier and is more of a quantitative, as opposed to a qualitative, measure of the amplifier's performance. Therefore, changing the ratio of the resistor impedance values changes the feedback factor, which in-turn in turn changes the gain of the amplifier.
  • the feedback factor of conventional amplifiers increases and asymptotically approaches the value one, making it harder for the amplifier to become stable.
  • the feedback factor reduces and asymptotically approaches the value of zero, and it becomes easier to make the amplifier stable.
  • Conventional first stage amplifiers have a wide spread in terms of gain. For example, ranges of about ⁇ 12 dB to +12 dB are not uncommon and are representative of voltage gains of about 0.25 to 4. Thus, the feedback factor can vary by a substantial amount in these conventional amplifiers.
  • the resistive network segment 403 is configured to cooperate with the resistive network segments 401 and 402 to facilitate small gains in the amplifier 404 without increasing its feedback factor. More specifically, the network segments 401 and 402 facilitate traditional gain increases within the amplifier 404 .
  • resistors 406 a 0 , 406 a 1 – 406 an, and switches 406 b 1 – 406 bn of the network segment 401 cooperatively function to provide the amplifier 404 with gain values greater than or equal to one.
  • the resistor 406 a 0 is a first portion of the network segment 401 , while the resistors 406 a 1 – 406 an and switches 406 b 1 – 406 bn collectively represent a second portion of the network segment 401 .
  • the exemplary network segment 403 facilitates gain values of less than one.
  • the network segment 403 enables the amplifier 404 to attenuate an input signal received at an input port Vin+ of the amplification stage 308 without increasing the amplifier's feedback factor.
  • switches 408 b 1 – 408 bm can be closed.
  • the switches 408 b 1 – 408 bm provide attenuation for the amplifier 404 and simultaneously lower the feedback factor, consequently improving the amplifier's stability.
  • the switches 408 b 1 – 408 bm form a pre-attenuator that enable the amplifier 404 to produce gain values of less than one while also lowering its feedback factor.
  • resistors 408 a 1 – 408 am both attenuates the input signal and lowers the amplifier's feedback factor.
  • conventional closed loop closed-loop amplifiers are configured such that the amplifier's attenuation ability and its feedback factor typically operate in opposite directions. In these conventional amplifiers, for example, when an input signal is attenuated, the amplifier's feedback factor typically increases.
  • the presence of the switches 408 b 1 – 408 bm and the corresponding resistors 408 a 1 – 408 am allow for gain setting whereby these resistors both attenuate the signal and simultaneously lower the feedback factor.
  • This effect is due to the mathematical relationships between the PGA gain and the resistor values in the feedback network.
  • the gain and the feedback factor can be directly calculated based upon equations (1) and (2), assuming that the net resistances of each branch of the feedback network are as illustrated in FIG. 4A .
  • Gain R4 [ ( R1 * R2 ) / R3 ] + R1 + R2 ( 1 )
  • Feedback Factor R2 + [ ( R1 * R3 ) / ( R1 + R3 ) ] R4 + R2 + [ ( R1 * R3 ) / ( R1 + R3 ) ] ( 2 )
  • the switches 408 b 1 – 406 bn permit the amplifier 404 to achieve a wide variety of gain settings. At any given time, exactly one switch of the set 408 b 1 – 406 bn will be closed. All other switches in this set will be opened. By closing a different switch of this set 406 b 1 – 406 bn, the overall gain of the PGA 308 will be impacted. In general, the closer the switch is to the input nodes (Vin+ and Vin ⁇ ), the higher the resultant gain of the PGA will be when that switch is closed. For example, if switch 406 b 1 were to be closed, that would result in a higher PGA gain that if switch 406 b 4 were to be closed.
  • selectively closing and opening the switches 408 b 1 – 408 bm facilitates the achievement of gain values of less than 1 while also lowering the feedback factor.
  • the presence of the resistors 408 a 1 – 408 am facilitates both attenuation of the input signal and lowering of the feedback factor.
  • the resistors 408 a 1 – 408 am on the opposite sides of the respective switches 408 b 1 – 408 bm are mirror images of each other.
  • passive attenuation characteristics are inherently part of the structure of the amplifier 404 and the resistive network segments 401 – 403 that form the amplifier's feedback network 400 .
  • the amplifier 404 and the network segments 401 – 403 are completely integrated in terms of their structure and function. That is, the impedances associated, for example, with the switches 408 b 1 – 408 bm are electrically coupled to a feedback path 409 of the amplifier 404 . The result of this coupling is that an attenuation matrix formed within the feedback network 400 cannot be analyzed separately from the gain aspect of the amplifier 404 .
  • the network segment 403 is built into the structure of the amplifier 404 and is inherently part of the feedback network 400 .
  • FIG. 5 is an illustration of a conventional common mode common-mode feedback circuit 500 used to insure proper start-up conditions.
  • the conventional circuit 500 is configured to accommodate most common-mode excursions and fluctuations found under normal operating conditions. In essence, the circuit 500 essentially operates as a common-mode feedback circuit correcting typical start-up deficiencies that might impact an amplifier's performance. These typical start up start-up deficiencies, however, are not severe enough to render the amplifier inoperable.
  • a differential output signal provided at the output terminals Vo ⁇ and Vo+ of the amplifier 404 in FIG. 4 is received at the input terminals Vo ⁇ and Vo+ of the circuit 500 .
  • a resistor string 501 connecting the input terminals Vo ⁇ and Vo+, averages the two voltages as Vcmout so that it becomes the common-mode output of the amplifier.
  • Vcmout is then compared with an internally generated reference voltage Vcmref within differential pair transistors 502 and 504 . If Vcmout is higher than Vcmref, then the differential transistor pair 502 / 504 is tilted so that more current flows through transistor 502 than transistor 504 . This pulls a common-mode feedback voltage Vcmfbp at a common-mode feedback transistor 506 , low.
  • the circuit 500 pull the common-mode feedback voltage Vcmfbp low.
  • Vcmfbp When Vcmfbp is pulled low, then Vo ⁇ and Vo+ are also pulled low via a correcting signal provided at common-mode outputs 506 508 and 508 , 510 which is in-turn in turn provided as an input to the amplifier 404 .
  • the circuit 500 is therefore effective at correcting minor start-up deficiencies in the amplifier 404 such as fluctuations in the common-mode voltage Vcmfbp.
  • the circuit 500 has a somewhat limited range and capability. That is, although its effective against, for example, minor common-mode fluctuations, it is not effective at eliminating more severe start-up deficiencies such as common-mode latch-up, which can render the amplifier 404 completely inoperable.
  • FIG. 6 provides a more detailed illustration of the amplifier 404 shown in FIG. 4 , including an exemplary start-up circuit 600 configured to eliminate the more severe start-up deficiencies such as common-mode latch-up, which can render the amplifier 404 inoperable.
  • an exemplary start-up circuit 600 configured to eliminate the more severe start-up deficiencies such as common-mode latch-up, which can render the amplifier 404 inoperable.
  • the input CM, the output CM, and the CM of the gate of the amplifier 404 are significant structural factors. That is, the input to the resistor network, the input to the amplifier, and the output to the amplifier are all dependent upon one another. There are no additional DC paths connected to the input of the PGA 308 (nodes Vin+ and Vin ⁇ of FIG. 4 ). Therefore, from the DC standpoint, the input to the PGA 308 is floated.
  • the amplifier when the input voltage ramps up, could start up in a state where, if the output-common mode output common-mode is low, for example near ground, then the input to the amplifier will also be pulled down to ground. That is, the input to the amplifier will be substantially the same voltage as the output to the amplifier. Therefore, on start-up, it cannot be certain as to which voltage the amplifier will assume when it is initially powered up, since this cannot be easily controlled. Therefore, if the output-common mode output common-mode happens to be very low, the input-common mode input common-mode will also be very low, and that will shut off the amplifier.
  • the exemplary start-up circuit 600 senses whether the aforementioned or a similar start-up problem has manifested itself, and then forces the output node of the amplifier 404 to rail. That is, the start-up circuit 600 essentially rails it to V DD , therefore bringing the amplifier out of the bad start-up condition, then turns the start-up circuit 600 off. After operation of the start-up circuit 600 , the amplifier 404 will then assume a more suitable state of operation. The nature of the amplifier 404 is such that if the output-common mode output common-mode is too high, that it is operating near the V DD rail, then the amplifier 404 is still functional, and is devoid of voltage-related start-up problems. On the other hand, if the output-common mode output common-mode of the amplifier 404 is too low, the amplifier 404 will not start up.
  • the differential input ports Vg+ and Vg ⁇ , the differential output ports Vo+ and Vo ⁇ , and voltage sources Vb 1 –Vb 5 of the amplifier 404 are shown.
  • Source terminals of input differential active devices 601 and 602 form a common-source node (cmsrc).
  • the exemplary start-up circuit 600 and active devices 603 – 604 are also included in the embodiment of FIG. 6 .
  • the start up circuit 600 includes a comparing device, such as a comparator 606 and active devices 608 and 610 .
  • the active devices 601 – 604 , 608 , and 610 are field effect transistors (FETs), although other active device types can be used.
  • FETs field effect transistors
  • Common-mode latch-up for example, can pull the differential output terminal Vo+ and Vo ⁇ to ground.
  • the comparator 606 monitors a voltage Vcmsrc at the cmsrc node to determine if this voltage goes below a predetermined amount. If Vcmsrc falls below the predetermined amount, the comparator 606 produces an output compensatory voltage Vcmp to a positive supply level to pull up the level of Vo+ and Vo ⁇ . This ultimately pulls Vcmsrc back up, as explained in greater detail below.
  • the comparator 606 determines whether Vref is greater than Vcmsrc. If Vref is greater, the comparator 606 outputs the compensatory voltage Vcmp at positive supply. That is, if the positive terminal of the comparator 606 is larger than its negative terminal, a positive supply voltage is produced as an output. This compensatory output voltage Vcmp then turns on the devices 608 and 610 .
  • the devices 608 and 610 When the devices 608 and 610 are activated by the compensatory voltage Vcmp, they in-turn in turn pull voltages Vd+ and Vd ⁇ , shown in FIG. 6 , basically to ground. Vd+ and Vd ⁇ being pulled to ground temporarily turn off the devices 603 and 604 . This allows Vo+ and Vo ⁇ to be pulled back up. Once Vo+ and Vo ⁇ are pulled back up, Vg+ and Vg ⁇ are pulled up as well through the resistive feedback network 400 , shown in FIG. 4 . Once Vg+ and Vg ⁇ are pulled up, the active devices 601 and 602 begin conducting current, enabling the amplifier 404 to reach a stable start-up state. Furthermore, once Vg+ and Vg ⁇ are pulled up, Vcmsrc is also pulled up. When Vcmsrc exceeds Vref, the compensatory output voltage Vcmp gets pulled to ground so that the devices 608 and 610 are turned off. Consequently, the amplifier 404 returns to a normal operation mode.
  • FIG. 7 is an illustration of an exemplary method 700 of practicing the present invention.
  • a comparing device in a system functionally analogous to the system of FIG. 6 will compare the common-mode source voltage Vcmsrc to the reference voltage Vref in block 702 .
  • a compensating voltage Vcmp is produced as an output to the comparing device, as depicted in block 704 .
  • the voltages Vo+ and Vo ⁇ are adjusted in accordance with the compensating voltage Vcmp, as depicted in a block 706 , and the amplifier then returns to the normal operating state.
  • FIGS. 8A–8C are an illustration of a resistor layout constructed and arranged in accordance with another aspect of the present invention. More specifically, FIGS. 8A–8C depict a technique for geometrically positioning resistors R 1 –R 4 around the PGA to insure matching impedances across the associated IC.
  • the layout technique can be used, for example, in construction of the resistive network 400 discussed above and can be implemented using standard IC chip fabrication processes, material, and equipment.
  • resistor layout due to IC manufacturing process variations, a mis-match between components, for example resistors or resistances across the IC, may result.
  • resistors of equal impedance match substantially well across the entire substrate of the IC.
  • each of the resistors R 1 –R 4 is representative of a single resistor value.
  • the value of each of the resistors R 1 –R 4 is split to form a number of corresponding respective resistor values R 1 ′–R 4 ′ as shown in FIG. 8B .
  • the resistors as shown in FIG. 8C (i.e., forming an interdigital structure across the substrate), substantially equal impedance values can be achieved throughout all the resistors. That is, the geometric pattern established by the resistors R 1 ′–R 4 ′ connected along points A, B and C, and along points D, E and F, of FIG. 8C provide a means of achieving substantially equal impedance values throughout all of the resistors.
  • FIGS. 8A–8C is a type of a common centroid layout, including a technique of splitting resistance values among multiple resistors having intertwining paths.
  • two series resistors are illustrated in FIG. 8B , in practice the number of resistors can be extended to any suitable number needed to meet performance requirements. Additionally, the arrangement illustrated in the embodiment of FIG. 8B can also be extended to more parallel paths snaking through the substrate and then recombining in an appropriate fashion as indicated in FIG. 8C .
  • the resistors R 1 ′ between points A and B form two parallel paths. That is, a single path begins at point A, diverges, then recombines at point B.
  • a feature of the present embodiment is that N number of parallel paths can be split to cover different areas of a substrate so that when they recombine, the device variation over the geometry of the substrate cancels itself out. Therefore, the net result of the technique of FIGS. 8A–8B is an interdigital device with averaged impedances as opposed to a skewed device.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

Provided a method of reducing impedance variations in an electrical circuit structured and arranged for placement on an integrated circuit (IC) substrate. The method includes forming sets of parallel connected resistors, each set corresponding to one of the impedance devices on the IC. Each set also includes two or more parallel resistor paths, each resistor path including two or more cascaded resistors and has a total impedance value substantially equal to the predetermined impedance value of its corresponding impedance device. Finally, the method includes configuring the sets of parallel resistor paths to form an interdigital structure across the substrate when the electrical circuit is placed on the IC.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. Non-Provisional Application No. 10/630,762, filed Jul. 31, 2003, now U.S. Pat. No. 6,958,654 which is a continuation of U.S. Non-Provisional Application No. 10/208,043, filed Jul. 31, 2002, now U.S. Pat. No. 6,646,509, issued Nov. 11, 2003, which claims the benefit of U.S. Provisional Application No. 60/350,035, filed Jan. 23, 2002, entitled “System and Method for a Programmable Gain Amplifier,” all of which are incorporated by reference herein in their entirety.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to the field of low-noise amplifiers. In particular, the present invention relates to the development of low-noise programmable gain amplifiers (PGAs) suitable for placement on integrated circuits (ICs) and for use in signal processing applications.
2. Related Art
PGAs are used in various analog signal processing applications where an electrical signal of varying amplitude must be either amplified or attenuated before subsequent signal processing. Various gain and/or attenuation settings are required to accommodate the wide dynamic range needed for the amplifier's input stages. Numerous conventional techniques exist for meeting these demands.
What are needed, however, are techniques for providing attenuation in closed loop closed-loop amplifiers without increasing their feedback factor. What is also needed is an approach to ensure suitable start-up conditions and avoid latchup, particularly in complimentary metal oxide semiconductor (CMOS) PGAs. Finally, a technique is needed to eliminate mismatched characteristics commonly found in passive elements across IC substrates due to process gradients.
SUMMARY OF THE INVENTION
The present invention includes a method and system for reducing impedance variations in an electrical circuit structured and arranged for placement on an integrated circuit (IC) substrate. The method includes forming sets of parallel connected resistors, each set corresponding to one of the impedance devices on the IC. Each set also includes two or more parallel resistor paths, each resistor path including two or more cascaded resistors and has a total impedance value substantially equal to the predetermined impedance value of its corresponding impedance device. Finally, the method includes configuring the sets of parallel resistor paths to form an interdigital structure across the substrate when the electrical circuit is placed on the IC.
BRIEF DESCRIPTION OF THE FIGURES
The accompanying drawings, which are incorporated in and constitute part of the specification, illustrate embodiments of the invention and, together with the general description given above and detailed description of the embodiments given below, serve to explain the principles of the present invention.
FIG. 1 is an illustration of a conventional sub-PGA module having a high input resistance;
FIG. 2 is an illustration of a standard PGA module with active attenuation;
FIG. 3 is a block diagram illustration of an exemplary receive path constructed and arranged in accordance with the present invention;
FIG. 4 is a more detailed block diagram illustration of a first stage PGA shown in FIG. 3 constructed and arranged in accordance with the present invention;
FIG. 4A is a block diagram illustration used to depict the relationship between impedance, gain, and feedback factor within the first stage PGA of FIG. 4.
FIG. 5 is a schematic diagram of a conventional common mode common-mode feedback circuit which can be used to insure proper start-up conditions in the PGA of FIG. 4;
FIG. 6 is a block diagram of the amplifier in the PGA of FIG. 4, including an exemplary start-up circuit constructed and arranged in accordance with the present invention;
FIG. 7 is a flow chart of a method of using the start-up circuit of FIG. 6;
FIG. 8A is an illustration of a first step of a resistor layout constructed and arranged in accordance with the present invention;
FIG. 8B is an illustration of a second step of the resistor layout of FIG. 8A; and
FIG. 8C is an illustration of a third step of the resistor layouts of FIGS. 8A and 8B.
DETAILED DESCRIPTION OF THE INVENTION
The following detailed description of the accompanying drawings illustrates exemplary embodiments consistent with the present invention. Other inventions are possible, and modifications may be made to the embodiments within the spirit and scope of the invention. Therefore, the following detailed description is not meant to limit the invention. Rather, the scope of the invention is defined by the appended claims.
It would be apparent to one of skill in the art that the present invention, as described below, may be implemented in many different embodiments of hardware, software, firmware and/or the entities illustrated in the figures. Any actual software code with the specialized control hardware to implement the present invention, is not limiting of the present invention. Thus, the operation and behavior of the present invention will be described with the understanding that modifications and variations of the embodiments are possible, given the level of detail presented herein.
FIG. 1 is an illustration of a conventional pre-attenuator 100 followed by a sub-PGA 102 with high-input resistance. In this topology, the pre-attenuator 100 is a separate passive attenuator followed by the sub-PGA 102, which has a high input resistance. A sub-PGA is a circuit block that can provide a variable gain, but does not necessarily provide attenuation. The sub-PGA 102 can consist of one or more circuit blocks. In particular, the sub-PGA 102 may contain a buffer followed by a more traditional PGA module.
The key characteristic of the sub-PGA 102 is that it typically has high input resistance. Because of the high input resistance of the sub-PGA 102, the pre-attenuator 100 and sub-PGA 102 do not interact, thus reducing the possibility of a beneficial reduction in the sub-PGA 102's feedback factor. The feedback factor is a numerical index that is related to the ratio of the resistors in closed loop amplifiers a closed-loop amplifier that have has a resistive feedback networks. network. The ratio of the resistors changes the feedback factor which in-turn factor, which in turn changes the amplifier's gain. When amplifier's are an amplifier is used to provide attenuation, the feedback factor typically increases, which consequently makes the amplifier's performance unstable. Therefore, the relationship between gain and the amplifier's feedback factor becomes problematic when the amplifier is used as an attenuator.
One alternative approach for providing attenuation in amplifiers is to have a passive or an active programmable attenuator followed by a separate, programmable gain amplifier. If the programmable attenuator and the PGA are separate, however, a feedback factor reduction will be difficult to achieve. Another alternative approach is to use the programmable gain amplifier as an active attenuator. However, using the programmable gain amplifier as an active attenuator creates two significant problems. First, the issue of the feedback factor becomes a more significant consideration, and the associated substrate area required to accommodate the amplifier and the attenuator become becomes extremely large.
Next, a standard PGA circuit 200 with active attenuation is shown in FIG. 2. In the topology of the PGA circuit 200, there is a standard inverting-gain PGA 202 where attenuation is achieved in the feedback network by making an input resistance 204 larger than a feedback resistance 206.
When using CMOS devices, there is a need to guarantee that the PGA circuits circuits, such as the PGA circuit 200, start up and achieve desirable operating points under a wide variety of start-up, bias, and environmental conditions. In 2-stage differential amplifiers that are typically associated with CMOS circuits, the common-mode (CM) signal loop of the first stage amplifier has net positive feedback. Therefore, it is possible that this positive feedback may cause the amplifier to reside in an unwanted latch-up state, especially if the amplifier's positive CM feedback characteristics are able to overpower the negative CM feedback characteristics of the second stage amplifier, also known as the CM feedback amplifier (CMFBA).
Conventional approaches for eliminating the start-up problem include making the CMFBA large enough so that the primary amp CM loop (positive feedback) can never overpower the CMFBA loop (negative feedback). This approach might be considered a high-power, high-noise solution.
Another conventional approach for resolving the start-up problem includes providing a high impedance value value, pull-up resistor to force voltage on a common source common-source (CM-src) node. For an amplifier configured in this manner, a high-valued resistor connected from a supply voltage source VDD to the CM-src node can pull up the CM-src node in order to force proper start-up. This approach, however, requires extra power and adds noise to the associated system.
Another challenge to the development of PGAs suitable for placement on ICs is that the ICs often require passive elements, such as resistors, that are well-matched well matched to one another. Silicon processing, for example, is an imperfect process that frequently results in process gradients, where the characteristics of a particular device will vary roughly linearly across a certain dimension of the IC's substrate. This linear gradient can cause severe mismatch between devices, such as resistors, that need to be well-matched well matched to one another.
In order to achieve a sufficient gain range and gain resolution (i.e., gain step size), complex resistive feedback networks are typically used within the amplification modules. This comes at the cost of increased associated die sizes. Additionally, since closed-loop gain and feedback factor are inversely related, in order to achieve a large gain range, it often requires the feedback factor to span a wide range. This complicates the design of the amplifier, which must be guaranteed to be stable and functional over the wide feedback factor span. All these problems must be solved while keeping the closed-loop performance of the PGA sufficiently linear.
One aspect of the present invention merges a passive pre-attenuator network with the feedback network used within the amplifier. PGA functionality is achieved by using a closed-loop amplifier with a switchable resistor network in the feedback loop to provide passive attenuation. This accomplishes three goals. Since the pre-attenuator can be controlled separately from the rest of the feedback network, it allows for greater controllability of the net PGA gain. Therefore, the total complexity of the feedback network can be reduced.
Next, the nature of the pre-attenuator of the instant invention is such that when it's used to reduce the overall PGA gain, the overall feedback factor is reduced as well. By contrast, if a conventional feedback network is used to reduce the overall PGA gain, the overall feedback factor increases. Therefore, using the present invention and with careful partitioning of the overall gain between the pre-attenuator and the remainder of the feedback network, one can achieve a wide gain range with a much smaller variation in the feedback factor. This aspect eases the circuit design of the amplifier.
Finally, the first stage feedback network is configured to have CMOS switches placed on a virtual ground. Therefore, no signal current flows through these switches when CMOS technology is used. Also, the switches in the attenautor attenuator network have a symmetric symmetric, differential drive applied to them. Therefore, the linearity of the network will be sufficiently high.
FIG. 3 provides an illustration of an exemplary PGA 300, its analog front end, and associated digital circuitry. The general purpose of the PGA 300 is to provide gain (amplify) an input signal having a small amplitude so that downstream analog-to-digital converters (ADCs) can receive it and sample a signal having a sufficiently large amplitude. Therefore, the PGA is the first block positioned along a receive path 302 of the PGA 300. Although any number of PGA stages can be accommodated, for purposes of illustration, the PGA 300 includes three amplification stages 308, 310, and 312.
The PGA 300 of FIG. 3 can also include an input buffer 314 for driving a switched capacitor circuit (not shown) inside an ADC 315. Next, a low pass filter 316 is included for removing unwanted energy at out-of-band frequencies. The input buffer 314 is a fourth amplifier separate and apart from the three amplification stages 308, 310, and 312 of the PGA 300. A first aspect of the PGA 300 is associated with switching inside of the PGA, pre-attenuation characteristics, and providing a lower feedback factor.
FIG. 4 is a more detailed illustration of the first amplification stage 308 of the PGA 300 shown in FIG. 3. Particularly, FIG. 4 shows a resistive feedback network 400 including network segments 401403 (discussed in greater detail below) connected with an amplifier 404. In the exemplary embodiment of FIG. 4, the amplifier 404 is a differential amplifier including differential input and output ports. The network segments 401 and 402 are structurally identical. Since the segments 401 and 402 are attached to respective symmetrical differential portions of the amplifier 404, they are also functionally identical.
A dotted line 405 indicates an axis of symmetry regarding the layout of the amplifier 404. Therefore, comments directed to the network segment 401 will also apply to the network segment 402. Additionally, the network segment 403 is functionally structured along the amplifier's symmetrical axis 405. The voltage applied to the network segments 401403 is also symmetric and differential. This symmetric differential swing prevents any non-linearities that might be associated with the CMOS process from being excited. Therefore, the linearity of the amplifier 404 and the resistive network 400 will be sufficiently high.
Another important function of the PGA 300 is to provide an amplifier having a settable or programmable gain. Programmability can be achieved by altering the input and output impedances of the feedback network 400. Gain, for example, is a function of the ratio of resistor impedances within the network segments 401403. The network segments 401403 shown in FIG. 4 are connected between non-inverting amplifier input port Vg+ and inverting output port Vo− and between inverting input port Vg− and non-inverting output port Vo+ of the amplifier 404. In the process of changing the impedance of the resistors within the network segments 401403, the feedback factor and the gain of the amplifier 404, correspondingly change.
Changing the feedback factor has a number of effects concerning issues such as the linearity of an amplifier, the noise of the amplifier, and the amplifier's stability. The higher the feedback factor, the better the performance of the amplifier in terms of noise and linearity. However, the amplifier may lose a measure of stability if the feedback factor is permitted to get too high. In other words, it's more difficult to maintain the stability of the amplifier if its feedback factor is too high.
As noted above, the feedback factor is a numerical index derived based upon the topology of the amplifier and the feedback network. It is related to the ratio of the resistor values within the amplifier's associated resistive feedback network. For example, given an amplifier with a resistive feedback network, a user can directly calculate the feedback factor, which will typically be a number between zero and one. The feedback factor is also known as the beta-factor of a closed loop closed-loop amplifier and is more of a quantitative, as opposed to a qualitative, measure of the amplifier's performance. Therefore, changing the ratio of the resistor impedance values changes the feedback factor, which in-turn in turn changes the gain of the amplifier.
In traditional approaches, there is a one-to-one correspondence between the desired gain and the feedback factor present in the amplifier. They are essentially inversely related. The terms are not directly inversely related because the associated mathematical expressions depict a more complicated relationship.
If one desires a low gain gain, or equivalently, equivalently desires attenuation, the feedback factor of conventional amplifiers increases and asymptotically approaches the value one, making it harder for the amplifier to become stable. On the other hand, if one desires a higher gain, the feedback factor reduces and asymptotically approaches the value of zero, and it becomes easier to make the amplifier stable. Conventional first stage amplifiers have a wide spread in terms of gain. For example, ranges of about −12 dB to +12 dB are not uncommon and are representative of voltage gains of about 0.25 to 4. Thus, the feedback factor can vary by a substantial amount in these conventional amplifiers.
In the present invention, however, the resistive network segment 403 is configured to cooperate with the resistive network segments 401 and 402 to facilitate small gains in the amplifier 404 without increasing its feedback factor. More specifically, the network segments 401 and 402 facilitate traditional gain increases within the amplifier 404. For example, resistors 406a0, 406a1406an, and switches 406b1406bn of the network segment 401, cooperatively function to provide the amplifier 404 with gain values greater than or equal to one. The resistor 406a0 is a first portion of the network segment 401, while the resistors 406a1406an and switches 406b1406bn collectively represent a second portion of the network segment 401.
The exemplary network segment 403, on the other hand, facilitates gain values of less than one. In particular, the network segment 403 enables the amplifier 404 to attenuate an input signal received at an input port Vin+ of the amplification stage 308 without increasing the amplifier's feedback factor. When attenuation is desired, switches 408b1408bm can be closed. The switches 408b1408bm provide attenuation for the amplifier 404 and simultaneously lower the feedback factor, consequently improving the amplifier's stability. In other words, the switches 408b1408bm form a pre-attenuator that enable the amplifier 404 to produce gain values of less than one while also lowering its feedback factor.
Conversely, the approach of the present exemplary embodiment of FIG. 4 makes it easier to design amplifiers without concern for stability related issues. The presence of resistors 408a1408am both attenuates the input signal and lowers the amplifier's feedback factor. As noted above, conventional closed loop closed-loop amplifiers are configured such that the amplifier's attenuation ability and its feedback factor typically operate in opposite directions. In these conventional amplifiers, for example, when an input signal is attenuated, the amplifier's feedback factor typically increases.
In the present invention, however, the presence of the switches 408b1408bm and the corresponding resistors 408a1408am allow for gain setting whereby these resistors both attenuate the signal and simultaneously lower the feedback factor. This effect is due to the mathematical relationships between the PGA gain and the resistor values in the feedback network. The gain and the feedback factor can be directly calculated based upon equations (1) and (2), assuming that the net resistances of each branch of the feedback network are as illustrated in FIG. 4A.
Gain = R4 [ ( R1 * R2 ) / R3 ] + R1 + R2 ( 1 ) Feedback  Factor = R2 + [ ( R1 * R3 ) / ( R1 + R3 ) ] R4 + R2 + [ ( R1 * R3 ) / ( R1 + R3 ) ] ( 2 )
In FIG. 4A, it is apparent that the values of R1, R2, and R4 are controlled based upon which switch of the set 406b1406bn is closed. Also, it is apparent that the value of R3 is controlled by which switch(es) of the set 408b1408bm is/are closed. In general, as more of the switches of the set 408b1408bm are closed, the value of the R3 in FIG. 4A will go down. Examining the equations (1) and (2), one can directly calculate that reducing the value of R3 simultaneously lowers the gain and the feedback factor. Therefore, it can equivalently be stated that: by closing one or more of the set 408b1408bm, both the gain and the feedback factor are reduced.
The switches 408b1406bn permit the amplifier 404 to achieve a wide variety of gain settings. At any given time, exactly one switch of the set 408b1406bn will be closed. All other switches in this set will be opened. By closing a different switch of this set 406b1406bn, the overall gain of the PGA 308 will be impacted. In general, the closer the switch is to the input nodes (Vin+ and Vin−), the higher the resultant gain of the PGA will be when that switch is closed. For example, if switch 406b1 were to be closed, that would result in a higher PGA gain that if switch 406b4 were to be closed.
Similarly, selectively closing and opening the switches 408b1408bm facilitates the achievement of gain values of less than 1 while also lowering the feedback factor. The presence of the resistors 408a1408am facilitates both attenuation of the input signal and lowering of the feedback factor. The resistors 408a1408am on the opposite sides of the respective switches 408b1408bm are mirror images of each other.
Also, in the present invention, passive attenuation characteristics are inherently part of the structure of the amplifier 404 and the resistive network segments 401403 that form the amplifier's feedback network 400. Thus, the amplifier 404 and the network segments 401403 are completely integrated in terms of their structure and function. That is, the impedances associated, for example, with the switches 408b1408bm are electrically coupled to a feedback path 409 of the amplifier 404. The result of this coupling is that an attenuation matrix formed within the feedback network 400 cannot be analyzed separately from the gain aspect of the amplifier 404. More precisely, the network segment 403 is built into the structure of the amplifier 404 and is inherently part of the feedback network 400.
FIG. 5 is an illustration of a conventional common mode common-mode feedback circuit 500 used to insure proper start-up conditions. As previously noted, particularly in CMOS circuits, there is a need to guarantee that the PGA circuit starts up and achieves a desirable operating point under a number of environmental conditions. The conventional circuit 500 is configured to accommodate most common-mode excursions and fluctuations found under normal operating conditions. In essence, the circuit 500 essentially operates as a common-mode feedback circuit correcting typical start-up deficiencies that might impact an amplifier's performance. These typical start up start-up deficiencies, however, are not severe enough to render the amplifier inoperable.
In the circuit 500, a differential output signal provided at the output terminals Vo− and Vo+ of the amplifier 404 in FIG. 4 is received at the input terminals Vo− and Vo+ of the circuit 500. A resistor string 501, connecting the input terminals Vo− and Vo+, averages the two voltages as Vcmout so that it becomes the common-mode output of the amplifier. Vcmout is then compared with an internally generated reference voltage Vcmref within differential pair transistors 502 and 504. If Vcmout is higher than Vcmref, then the differential transistor pair 502/504 is tilted so that more current flows through transistor 502 than transistor 504. This pulls a common-mode feedback voltage Vcmfbp at a common-mode feedback transistor 506, low.
Thus, if the common-mode output is too high, the circuit 500 pull the common-mode feedback voltage Vcmfbp low. When Vcmfbp is pulled low, then Vo− and Vo+ are also pulled low via a correcting signal provided at common-mode outputs 506 508 and 508, 510 which is in-turn in turn provided as an input to the amplifier 404. The circuit 500 is therefore effective at correcting minor start-up deficiencies in the amplifier 404 such as fluctuations in the common-mode voltage Vcmfbp. The circuit 500, however, has a somewhat limited range and capability. That is, although its effective against, for example, minor common-mode fluctuations, it is not effective at eliminating more severe start-up deficiencies such as common-mode latch-up, which can render the amplifier 404 completely inoperable.
FIG. 6 provides a more detailed illustration of the amplifier 404 shown in FIG. 4, including an exemplary start-up circuit 600 configured to eliminate the more severe start-up deficiencies such as common-mode latch-up, which can render the amplifier 404 inoperable.
In the illustrations of FIGS. 4 and 6, the input CM, the output CM, and the CM of the gate of the amplifier 404 are significant structural factors. That is, the input to the resistor network, the input to the amplifier, and the output to the amplifier are all dependent upon one another. There are no additional DC paths connected to the input of the PGA 308 (nodes Vin+ and Vin− of FIG. 4). Therefore, from the DC standpoint, the input to the PGA 308 is floated.
From a start-up perspective, the amplifier, when the input voltage ramps up, could start up in a state where, if the output-common mode output common-mode is low, for example near ground, then the input to the amplifier will also be pulled down to ground. That is, the input to the amplifier will be substantially the same voltage as the output to the amplifier. Therefore, on start-up, it cannot be certain as to which voltage the amplifier will assume when it is initially powered up, since this cannot be easily controlled. Therefore, if the output-common mode output common-mode happens to be very low, the input-common mode input common-mode will also be very low, and that will shut off the amplifier.
In the illustrative embodiment of FIG. 6, the exemplary start-up circuit 600 senses whether the aforementioned or a similar start-up problem has manifested itself, and then forces the output node of the amplifier 404 to rail. That is, the start-up circuit 600 essentially rails it to VDD, therefore bringing the amplifier out of the bad start-up condition, then turns the start-up circuit 600 off. After operation of the start-up circuit 600, the amplifier 404 will then assume a more suitable state of operation. The nature of the amplifier 404 is such that if the output-common mode output common-mode is too high, that it is operating near the VDD rail, then the amplifier 404 is still functional, and is devoid of voltage-related start-up problems. On the other hand, if the output-common mode output common-mode of the amplifier 404 is too low, the amplifier 404 will not start up.
In the illustration of FIG. 6, the differential input ports Vg+ and Vg−, the differential output ports Vo+ and Vo−, and voltage sources Vb1–Vb5 of the amplifier 404 are shown. Source terminals of input differential active devices 601 and 602 form a common-source node (cmsrc). Also included in the embodiment of FIG. 6 is the exemplary start-up circuit 600 and active devices 603604.
The start up circuit 600 includes a comparing device, such as a comparator 606 and active devices 608 and 610. In the embodiment of FIG. 6, the active devices 601604, 608, and 610 are field effect transistors (FETs), although other active device types can be used. Common-mode latch-up, for example, can pull the differential output terminal Vo+ and Vo− to ground. To counteract this effect, the comparator 606 monitors a voltage Vcmsrc at the cmsrc node to determine if this voltage goes below a predetermined amount. If Vcmsrc falls below the predetermined amount, the comparator 606 produces an output compensatory voltage Vcmp to a positive supply level to pull up the level of Vo+ and Vo−. This ultimately pulls Vcmsrc back up, as explained in greater detail below.
In monitoring Vcmsrc, the comparator 606 determines whether Vref is greater than Vcmsrc. If Vref is greater, the comparator 606 outputs the compensatory voltage Vcmp at positive supply. That is, if the positive terminal of the comparator 606 is larger than its negative terminal, a positive supply voltage is produced as an output. This compensatory output voltage Vcmp then turns on the devices 608 and 610.
When the devices 608 and 610 are activated by the compensatory voltage Vcmp, they in-turn in turn pull voltages Vd+ and Vd−, shown in FIG. 6, basically to ground. Vd+ and Vd− being pulled to ground temporarily turn off the devices 603 and 604. This allows Vo+ and Vo− to be pulled back up. Once Vo+ and Vo− are pulled back up, Vg+ and Vg− are pulled up as well through the resistive feedback network 400, shown in FIG. 4. Once Vg+ and Vg− are pulled up, the active devices 601 and 602 begin conducting current, enabling the amplifier 404 to reach a stable start-up state. Furthermore, once Vg+ and Vg− are pulled up, Vcmsrc is also pulled up. When Vcmsrc exceeds Vref, the compensatory output voltage Vcmp gets pulled to ground so that the devices 608 and 610 are turned off. Consequently, the amplifier 404 returns to a normal operation mode.
FIG. 7 is an illustration of an exemplary method 700 of practicing the present invention. In FIG. 7, a comparing device in a system functionally analogous to the system of FIG. 6 will compare the common-mode source voltage Vcmsrc to the reference voltage Vref in block 702. As a result of the comparison, a compensating voltage Vcmp is produced as an output to the comparing device, as depicted in block 704. Finally, the voltages Vo+ and Vo− are adjusted in accordance with the compensating voltage Vcmp, as depicted in a block 706, and the amplifier then returns to the normal operating state.
FIGS. 8A–8C are an illustration of a resistor layout constructed and arranged in accordance with another aspect of the present invention. More specifically, FIGS. 8A–8C depict a technique for geometrically positioning resistors R1–R4 around the PGA to insure matching impedances across the associated IC. The layout technique can be used, for example, in construction of the resistive network 400 discussed above and can be implemented using standard IC chip fabrication processes, material, and equipment.
The problem addressed by the resistor layout is that due to IC manufacturing process variations, a mis-match between components, for example resistors or resistances across the IC, may result. In IC manufacturing, it is desirable that resistors of equal impedance match substantially well across the entire substrate of the IC.
In the FIG. 8A, each of the resistors R1–R4 is representative of a single resistor value. First, the value of each of the resistors R1–R4 is split to form a number of corresponding respective resistor values R1′–R4′ as shown in FIG. 8B. By then configuring the resistors as shown in FIG. 8C (i.e., forming an interdigital structure across the substrate), substantially equal impedance values can be achieved throughout all the resistors. That is, the geometric pattern established by the resistors R1′–R4′ connected along points A, B and C, and along points D, E and F, of FIG. 8C provide a means of achieving substantially equal impedance values throughout all of the resistors.
The arrangement shown in FIGS. 8A–8C is a type of a common centroid layout, including a technique of splitting resistance values among multiple resistors having intertwining paths. Although two series resistors are illustrated in FIG. 8B, in practice the number of resistors can be extended to any suitable number needed to meet performance requirements. Additionally, the arrangement illustrated in the embodiment of FIG. 8B can also be extended to more parallel paths snaking through the substrate and then recombining in an appropriate fashion as indicated in FIG. 8C.
In FIG. 8C, as noted, the resistors R1′ between points A and B form two parallel paths. That is, a single path begins at point A, diverges, then recombines at point B. A feature of the present embodiment is that N number of parallel paths can be split to cover different areas of a substrate so that when they recombine, the device variation over the geometry of the substrate cancels itself out. Therefore, the net result of the technique of FIGS. 8A–8B is an interdigital device with averaged impedances as opposed to a skewed device.
The foregoing description of the preferred embodiments provide an illustration and description, but is not intended to be exhaustive or to limit the invention to the precise form disclosed. Modifications and variations are possible consistent with the above teachings or may be acquired from practice of the invention. Thus, it is noted that the scope of the invention is defined by the claims and their equivalents.

Claims (32)

1. A method for matching resistor impedances in an electrical a circuit configured for placement on an integrated circuit a substrate, the method comprising:
determining desired resistor values to be associated with the circuit; and
defining interdigital structures to be formed across the substrate when the circuit is placed thereon, the interdigital structures being formed when independent paths of interconnected resistors split at one point on the substrate and recombine at another point, the independent paths of interconnected resistors being representative of the desired resistor values.
2. The apparatus method of claim 1, wherein the electrical circuit comprises a programmable gain amplifier (PGA).
3. The apparatus method of claim 2, wherein the PGA is a differential amplifier.
4. The apparatus method of claim 3, wherein the circuit is formed in CMOS.
5. An electrical network, comprising:
a substrate; and
an interdigital structure formed on the substrate, the interdigital structure having independent paths of interconnected components, at least two of the independent paths meeting each other at at least two points, the independent paths of interconnected components being representative of a desired impedance value.
6. The electrical network of claim 5, wherein the interconnected components are resistors.
7. A method for minimizing mismatch characteristics of impedances between a first node of an electrical network and a second node of the electrical network, comprising:
determining a desired impedance between the first node and the second node;
designing the electrical network to have a first component disposed in a first branch between the first node and the second node and to have a second component disposed in a second branch between the first node and the second node, the first and second branches being independent; and
arranging the first component and the second component in an interdigital pattern.
8. The method of claim 7, wherein the first component and the second component are resistors.
9. A method for minimizing mismatch characteristics of impedances between a first node of an electrical network and a second node of the electrical network, comprising:
determining a desired impedance between the first node and the second node;
designing the electrical network to have a first component disposed in a first branch between the first node and a third node of the electrical network, a second component disposed in a second branch between the first node and the third node, a third component disposed in a third branch between the third node and the second node, and a fourth component disposed in a fourth branch between the third node and the second node, the first, second, third and fourth branches being independent;
arranging the first component and the second component in a first interdigital pattern; and
arranging the third component and the fourth component in a second interdigital pattern.
10. The method of claim 9, wherein the first component is a first resistor, the second component is a second resistor, the third component is a third resistor, and the fourth component is a fourth resistor.
11. The method of claim 9, wherein an impedance of the first component is substantially equal to an impedance of the second component.
12. The method of claim 9, wherein an impedance of the first component is substantially equal to an impedance of the third component.
13. The method of claim 9, wherein a length of the first branch is different from a length of the second branch.
14. The method of claim 9, wherein a length of the first branch is different from a length of the third branch.
15. The method of claim 9, wherein the first component comprises a first resistor and a second resistor.
16. The method of claim 15, wherein the first resistor is coupled in series to the second resistor.
17. The method of claim 15, wherein an impedance of the first resistor is substantially equal to an impedance of the second resistor.
18. An electrical network configured to minimize mismatch characteristics of impedances between a first node of the electrical network and a second node of the electrical network, comprising:
a first component disposed in a first branch between the first node and the second node; and
a second component disposed in a second branch between the first node and the second node, the first and second branches being independent;
wherein the first component and the second component are arranged in an interdigital pattern and an impedance between the first node and the second node is a predetermined impedance.
19. The electrical network of claim 18, wherein the first component and the second component are resistors.
20. An electrical network configured to minimize mismatch characteristics of impedances between a first node of the electrical network and a second node of the electrical network, comprising:
a first component disposed in a first branch between the first node and a third node of the electrical network;
a second component disposed in a second branch between the first node and the third node;
a third component disposed in a third branch between the third node and the second node; and
a fourth component disposed in a fourth branch between the third node and the second node, the first, second, third and fourth branches being independent;
wherein an impedance between the first node and the second node is a predetermined impedance, and wherein the first component and the second component are arranged in a first interdigital pattern, and the third component and the fourth component are arranged in a second interdigital pattern.
21. The electrical network of claim 20, wherein the first component is a first resistor, the second component is a second resistor, the third component is a third resistor, and the fourth component is a fourth resistor.
22. The electrical network of claim 20, wherein an impedance of the first component is substantially equal to an impedance of the second component.
23. The electrical network of claim 20, wherein an impedance of the first component is substantially equal to an impedance of the third component.
24. The electrical network of claim 20, wherein a length of the first branch is different from a length of the second branch.
25. The electrical network of claim 20, wherein a length of the first branch is different from a length of the third branch.
26. The electrical network of claim 20, wherein the first component comprises a first resistor and a second resistor.
27. The electrical network of claim 26, wherein the first resistor is coupled in series to the second resistor.
28. The electrical network of claim 26, wherein an impedance of the first resistor is substantially equal to an impedance of the second resistor.
29. A method for minimizing mismatch characteristics of impedances between a first node of an electrical network and a second node of the electrical network, comprising:
forming a first component disposed in a first branch between the first node and the second node; and
forming a second component disposed in a second branch between the first node and the second node, the first and second branches being independent;
wherein the first component and the second component are arranged in an interdigital pattern and an impedance between the first node and the second node is a predetermined impedance.
30. The method of claim 29, wherein the first component is a first resistor and the second component is a second resistor.
31. A method for minimizing mismatch characteristics of impedances between a first node of an electrical network and a second node of the electrical network, comprising:
forming a first component disposed in a first branch between the first node and a third node of the electrical network;
forming a second component disposed in a second branch between the first node and the third node;
forming a third component disposed in a third branch between the third node and the second node; and
forming a fourth component disposed in a fourth branch between the third node and the second node, the first, second, third and fourth branches being independent;
wherein an impedance between the first node and the second node is a predetermined impedance, and wherein the first component and the second component are arranged in a first interdigital pattern, and the third component and the fourth component are arranged in a second interdigital pattern.
32. The method of claim 31, wherein the first component is a first resistor, the second component is a second resistor, the third component is a third resistor, and the fourth component is a fourth resistor.
US12/346,521 2002-01-23 2008-12-30 Layout technique for matched resistors on an integrated circuit substrate Expired - Fee Related USRE43776E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/346,521 USRE43776E1 (en) 2002-01-23 2008-12-30 Layout technique for matched resistors on an integrated circuit substrate

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US35003502P 2002-01-23 2002-01-23
US10/208,043 US6646509B2 (en) 2002-01-23 2002-07-31 Layout technique for matched resistors on an integrated circuit substrate
US10/630,762 US6958654B2 (en) 2002-01-23 2003-07-31 Layout technique for matched resistors on an integrated circuit substrate
US11/103,635 US7157973B2 (en) 2002-01-23 2005-04-12 Layout technique for matched resistors on an integrated circuit substrate
US12/346,521 USRE43776E1 (en) 2002-01-23 2008-12-30 Layout technique for matched resistors on an integrated circuit substrate

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/103,635 Reissue US7157973B2 (en) 2002-01-23 2005-04-12 Layout technique for matched resistors on an integrated circuit substrate

Publications (1)

Publication Number Publication Date
USRE43776E1 true USRE43776E1 (en) 2012-10-30

Family

ID=26902847

Family Applications (4)

Application Number Title Priority Date Filing Date
US10/208,043 Expired - Lifetime US6646509B2 (en) 2002-01-23 2002-07-31 Layout technique for matched resistors on an integrated circuit substrate
US10/630,762 Expired - Lifetime US6958654B2 (en) 2002-01-23 2003-07-31 Layout technique for matched resistors on an integrated circuit substrate
US11/103,635 Ceased US7157973B2 (en) 2002-01-23 2005-04-12 Layout technique for matched resistors on an integrated circuit substrate
US12/346,521 Expired - Fee Related USRE43776E1 (en) 2002-01-23 2008-12-30 Layout technique for matched resistors on an integrated circuit substrate

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US10/208,043 Expired - Lifetime US6646509B2 (en) 2002-01-23 2002-07-31 Layout technique for matched resistors on an integrated circuit substrate
US10/630,762 Expired - Lifetime US6958654B2 (en) 2002-01-23 2003-07-31 Layout technique for matched resistors on an integrated circuit substrate
US11/103,635 Ceased US7157973B2 (en) 2002-01-23 2005-04-12 Layout technique for matched resistors on an integrated circuit substrate

Country Status (3)

Country Link
US (4) US6646509B2 (en)
EP (1) EP1331740B1 (en)
DE (1) DE60326785D1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8674743B1 (en) * 2010-06-14 2014-03-18 Marvell International Ltd. Asymmetric correction circuit with negative resistance

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030128856A1 (en) * 2002-01-08 2003-07-10 Boor Steven E. Digitally programmable gain amplifier
US6646509B2 (en) * 2002-01-23 2003-11-11 Broadcom Corporation Layout technique for matched resistors on an integrated circuit substrate
JP2004015409A (en) * 2002-06-06 2004-01-15 Renesas Technology Corp Semiconductor integrated circuit for communication and wireless communication system
US6848092B2 (en) * 2002-08-03 2005-01-25 Texas Instruments Incorporated Layout of networks using parallel and series elements
US7253012B2 (en) * 2004-09-14 2007-08-07 Agere Systems, Inc. Guard ring for improved matching
EP1713177A1 (en) * 2005-04-15 2006-10-18 Stmicroelectronics Sa Variable gain differential amplifier
DE102005036100B4 (en) * 2005-05-18 2012-04-12 Infineon Technologies Ag Amplifier arrangement and method for amplifying a voltage
US7560991B2 (en) * 2006-02-21 2009-07-14 Realtek Semiconductor Corp. Dynamically compensated operational amplifier
US7560986B2 (en) * 2006-08-25 2009-07-14 Broadcom Corporation Variable gain amplifier and method for achieving variable gain amplification with high bandwidth and linearity
EP2498400A1 (en) * 2011-03-11 2012-09-12 Dialog Semiconductor GmbH A delta-sigma modulator approach to increased amplifier gain resolution
WO2014036542A1 (en) * 2012-09-03 2014-03-06 Tensorcom, Inc. Method and apparatus for reducing the clock kick-back of adc comparators
US9124279B2 (en) 2012-09-03 2015-09-01 Tensorcom, Inc. Method and apparatus for an active negative-capacitor circuit to cancel the input capacitance of comparators

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3452291A (en) * 1965-11-26 1969-06-24 Ibm Differential amplifier
US4509019A (en) 1983-01-27 1985-04-02 At&T Bell Laboratories Tunable active filter
US4591801A (en) 1982-12-10 1986-05-27 Tokyo Shibaura Denki Kabushiki Kaisha Differential amplifier circuit
US4631522A (en) 1985-04-12 1986-12-23 Audio Precision, Inc. Method and circuit for compensation of a multiplying digital-to-analog converter
US5055758A (en) 1990-03-30 1991-10-08 Jabil Circuit Company Smart fuel pump controller
US5233309A (en) * 1992-01-09 1993-08-03 Analog Devices, Inc. Programmable gain amplifier
US5262735A (en) 1991-07-19 1993-11-16 Fujitsu Limited Ring oscillator having outputs that are selectively combined to produce different frequencies
US5506441A (en) 1993-01-25 1996-04-09 Mitsumi Electric Co., Ltd. Semiconductor device having pair of transistors
US5901105A (en) * 1995-04-05 1999-05-04 Ong; Adrian E Dynamic random access memory having decoding circuitry for partial memory blocks
US6020785A (en) 1998-10-23 2000-02-01 Maxim Integrated Products, Inc. Fixed gain operational amplifiers
US6147558A (en) * 1998-04-15 2000-11-14 Ess Technology, Inc. Attenuating volume control
US20010019288A1 (en) 2000-03-02 2001-09-06 Sanyo Electric Co., Ltd. Variable resistance circuit, operational amplification curcuit, semiconductor integrated circuit, time constant switching circuit and waveform shaping circuit
US6353343B1 (en) * 1999-06-30 2002-03-05 Texas Instruments Incorporated ISI-rejecting differential receiver
US6359505B1 (en) * 2000-12-19 2002-03-19 Adtran, Inc. Complementary pair-configured telecommunication line driver having synthesized output impedance
US6407630B1 (en) 2001-01-04 2002-06-18 Silicon Integrated Systems Corporation DC offset cancelling circuit applied in a variable gain amplifier
US6646509B2 (en) 2002-01-23 2003-11-11 Broadcom Corporation Layout technique for matched resistors on an integrated circuit substrate
US6693491B1 (en) * 2000-04-17 2004-02-17 Tripath Technology, Inc. Method and apparatus for controlling an audio signal level
US7171346B1 (en) * 2000-09-01 2007-01-30 Freescale Semiconductor, Inc. Mismatch modeling tool

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3506481A (en) * 1965-10-13 1970-04-14 Monsanto Co Closely matched sinusoidal shaped resistor elements and method of making

Patent Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3452291A (en) * 1965-11-26 1969-06-24 Ibm Differential amplifier
US4591801A (en) 1982-12-10 1986-05-27 Tokyo Shibaura Denki Kabushiki Kaisha Differential amplifier circuit
US4509019A (en) 1983-01-27 1985-04-02 At&T Bell Laboratories Tunable active filter
US4631522A (en) 1985-04-12 1986-12-23 Audio Precision, Inc. Method and circuit for compensation of a multiplying digital-to-analog converter
US5055758A (en) 1990-03-30 1991-10-08 Jabil Circuit Company Smart fuel pump controller
US5262735A (en) 1991-07-19 1993-11-16 Fujitsu Limited Ring oscillator having outputs that are selectively combined to produce different frequencies
US5233309A (en) * 1992-01-09 1993-08-03 Analog Devices, Inc. Programmable gain amplifier
US5486791A (en) 1992-01-09 1996-01-23 Analog Devices, Inc. Programmable gain amplifier
US5506441A (en) 1993-01-25 1996-04-09 Mitsumi Electric Co., Ltd. Semiconductor device having pair of transistors
US5999480A (en) * 1995-04-05 1999-12-07 Micron Technology, Inc. Dynamic random-access memory having a hierarchical data path
US5901105A (en) * 1995-04-05 1999-05-04 Ong; Adrian E Dynamic random access memory having decoding circuitry for partial memory blocks
US6147558A (en) * 1998-04-15 2000-11-14 Ess Technology, Inc. Attenuating volume control
US6020785A (en) 1998-10-23 2000-02-01 Maxim Integrated Products, Inc. Fixed gain operational amplifiers
US6353343B1 (en) * 1999-06-30 2002-03-05 Texas Instruments Incorporated ISI-rejecting differential receiver
US20010019288A1 (en) 2000-03-02 2001-09-06 Sanyo Electric Co., Ltd. Variable resistance circuit, operational amplification curcuit, semiconductor integrated circuit, time constant switching circuit and waveform shaping circuit
US6693491B1 (en) * 2000-04-17 2004-02-17 Tripath Technology, Inc. Method and apparatus for controlling an audio signal level
US7171346B1 (en) * 2000-09-01 2007-01-30 Freescale Semiconductor, Inc. Mismatch modeling tool
US6359505B1 (en) * 2000-12-19 2002-03-19 Adtran, Inc. Complementary pair-configured telecommunication line driver having synthesized output impedance
US6407630B1 (en) 2001-01-04 2002-06-18 Silicon Integrated Systems Corporation DC offset cancelling circuit applied in a variable gain amplifier
US20020084842A1 (en) 2001-01-04 2002-07-04 Chi-Tai Yao Dc offset canceling circuit applied in a variable gain amplifier
US6646509B2 (en) 2002-01-23 2003-11-11 Broadcom Corporation Layout technique for matched resistors on an integrated circuit substrate
US6958654B2 (en) 2002-01-23 2005-10-25 Broadcom Corporation Layout technique for matched resistors on an integrated circuit substrate
US7157973B2 (en) 2002-01-23 2007-01-02 Broadcom Corporation Layout technique for matched resistors on an integrated circuit substrate

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
European Search Report issued Dec. 21, 2004 for European Appln. No. EP 03 00 1573.2 pages.

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8674743B1 (en) * 2010-06-14 2014-03-18 Marvell International Ltd. Asymmetric correction circuit with negative resistance

Also Published As

Publication number Publication date
US20040078771A1 (en) 2004-04-22
US20030140320A1 (en) 2003-07-24
EP1331740A3 (en) 2005-02-09
EP1331740B1 (en) 2009-03-25
US7157973B2 (en) 2007-01-02
US20050179497A1 (en) 2005-08-18
DE60326785D1 (en) 2009-05-07
US6646509B2 (en) 2003-11-11
EP1331740A2 (en) 2003-07-30
US6958654B2 (en) 2005-10-25

Similar Documents

Publication Publication Date Title
US7026875B2 (en) System and method for a programmable gain amplifier
USRE43776E1 (en) Layout technique for matched resistors on an integrated circuit substrate
US7061318B2 (en) System and method for a startup circuit for a differential CMOS amplifier
US7800449B2 (en) Single-ended-to-differential converter with common-mode voltage control
KR100946815B1 (en) Programmable low noise amplifier and method
US20080094110A1 (en) Transconductor Circuits
US6316997B1 (en) CMOS amplifiers with multiple gain setting control
US20080079474A1 (en) Signal conditioning circuit, a comparator including such a conditioning circuit and a successive approximation converter including such a circuit
KR20100058412A (en) Method and system for variable-gain amplifier
Carrillo et al. 1-V rail-to-rail bulk-driven CMOS OTA with enhanced gain and gain-bandwidth product
Fischer et al. A rail-to-rail amplifier input stage with/spl plusmn/0.35% g/sub m/fluctuation
US4947135A (en) Single-ended chopper stabilized operational amplifier
US20100295594A1 (en) Source Follower Attenuator
US20050264360A1 (en) Resistor and switch-minimized variable analog gain circuit
JPH04323907A (en) Low-offset, high-speed cmos amplifier which separates noise in supplied electric power
Schlögl et al. Low-voltage operational amplifier in 0.12 μm digital CMOS technology
Bahmani et al. A rail-to-rail 1-volt CMOS opamp

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

AS Assignment

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001

Effective date: 20160201

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001

Effective date: 20160201

AS Assignment

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001

Effective date: 20170120

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001

Effective date: 20170120

AS Assignment

Owner name: BROADCOM CORPORATION, CALIFORNIA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001

Effective date: 20170119

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY