USRE43765E1 - Method for fabricating semiconductor device having trench isolation layer - Google Patents
Method for fabricating semiconductor device having trench isolation layer Download PDFInfo
- Publication number
- USRE43765E1 USRE43765E1 US13/363,073 US201213363073A USRE43765E US RE43765 E1 USRE43765 E1 US RE43765E1 US 201213363073 A US201213363073 A US 201213363073A US RE43765 E USRE43765 E US RE43765E
- Authority
- US
- United States
- Prior art keywords
- oxide layer
- nitride layer
- pad nitride
- layer
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000002955 isolation Methods 0.000 title claims abstract description 17
- 239000004065 semiconductor Substances 0.000 title claims abstract description 17
- 238000000034 method Methods 0.000 title claims abstract description 16
- 150000004767 nitrides Chemical class 0.000 claims abstract description 49
- 239000000758 substrate Substances 0.000 claims abstract description 14
- 238000005530 etching Methods 0.000 claims abstract description 12
- 238000005498 polishing Methods 0.000 claims abstract description 7
- 229910052581 Si3N4 Inorganic materials 0.000 claims abstract description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims abstract description 6
- 229920002120 photoresistant polymer Polymers 0.000 claims description 12
- 238000004140 cleaning Methods 0.000 claims description 9
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 claims description 5
- 229910052698 phosphorus Inorganic materials 0.000 claims description 5
- 239000011574 phosphorus Substances 0.000 claims description 5
- 230000002093 peripheral effect Effects 0.000 description 6
- KRHYYFGTRYWZRS-UHFFFAOYSA-N hydrofluoric acid Substances F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- 238000005108 dry cleaning Methods 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 238000001039 wet etching Methods 0.000 description 3
- 238000009413 insulation Methods 0.000 description 2
- QPJSUIGXIBEQAC-UHFFFAOYSA-N n-(2,4-dichloro-5-propan-2-yloxyphenyl)acetamide Chemical compound CC(C)OC1=CC(NC(C)=O)=C(Cl)C=C1Cl QPJSUIGXIBEQAC-UHFFFAOYSA-N 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
Definitions
- the invention relates to a method for fabricating a semiconductor device and, more specifically, to a method for fabricating a semiconductor device having a trench isolation layer.
- General device isolation layers serve to insulate adjacent devices from each other.
- trench isolation layers are currently used. Methods for forming the trench isolation layers are well-known in the art. For example, as shown in FIG. 1A , a pad oxide layer and a pad nitride layer are sequentially formed on a substrate 100 . Then, the resulting structure is subjected to patterning using a hard mask layer pattern, to form a structure in which a pad oxide pattern 110 and a pad nitride pattern 120 are sequentially laminated, in this order. A trench isolation region in the surface of the substrate 100 , on which a trench isolation layer is to be formed, is exposed through the pad oxide pattern 110 and the pad nitride pattern 120 .
- An exposed region of the substrate 100 is etched to a predetermined depth, to form a trench 130 .
- Side walls of the trench 130 are damaged during the etching. Accordingly, in order to repair the etching damage, a side wall oxide layer 140 is formed, and a liner nitride layer 150 is then formed on the side wall oxide layer 140 .
- a nitride layer 160 is formed such that the trench 130 is filled with the nitride layer 160 , and the hard mask layer pattern is removed, thereby exposing the surface of the pad nitride pattern 120 .
- the exposed pad nitride pattern 120 and the pad oxide layer pattern 110 are sequentially removed.
- the removal of the hard mask layer pattern to expose the surface of the pad nitride pattern 120 is carried out by chemical mechanical polishing (CMP). Also, the removal of the pad nitride layer pattern 120 is carried out by wet etching using a phosphorus solution.
- the substrate 100 may include a dummy region and a cell region.
- the dummy region corresponds to a wafer peripheral portion.
- the dummy region may be an incompletely polished region after CMP, rather than the wafer peripheral portion.
- the CMP is conducted to remove the hard mask layer pattern
- the wafer peripheral portion tends to be polished incompletely, as compared to a wafer central portion. This is the reason that the size of a dummy pattern formed in the dummy region is relatively larger than that of a cell pattern formed in the cell region, and the CMP is made based on the cell pattern.
- the surface of the pad nitride layer pattern 120 in the cell region is exposed by CMP, but the surface of the pad nitride layer pattern 120 in the dummy region may not be exposed by CMP.
- the sidewall oxide layer 140 may remain on the pad nitride layer pattern 120 after the CMP.
- the pad nitride layer pattern 120 may not be removed due to the presence of the sidewall oxide layer 140 during the subsequent wet etching for removal of the pad nitride layer pattern 120 .
- a method for fabricating a device isolation structure of a semiconductor device includes the steps of forming a pad oxide layer and a pad nitride layer over a semiconductor substrate including a cell region and a dummy region; etching a portion of the pad nitride layer, the pad oxide layer and the semiconductor substrate to form a trench; forming a sidewall oxide layer over the sidewalls of the trench; removing the sidewall oxide layer in the dummy region; forming a silicon nitride layer over the sidewalls of the sidewall oxide layer both in the cell region and in the dummy region; filling the trench with an insulating layer; polishing the insulating layer to expose the pad nitride layer; and removing the pad nitride layer.
- the removing the sidewall oxide layer in the dummy region preferably further includes forming a photoresist pattern over the sidewall oxide layer in the cell region such that the dummy region is exposed; cleaning the sidewall oxide layer in the exposed dummy region to remove the sidewall oxide layer; and removing the photoresist pattern.
- the cleaning is preferably performed by wet cleaning using an oxide layer etching solution.
- the wet cleaning solution is preferably HF or BOE.
- the cleaning is preferably performed by dry cleaning using a spin or marangoni technique.
- the dry cleaning is preferably performed at a temperature of 25° C. or below.
- the photoresist pattern is preferably deposited to a thickness of 2 ⁇ m or below.
- the pad nitride layer is preferably removed using a phosphorus solution.
- a device isolation structure of a semiconductor device comprising a semiconductor substrate including cell region and dummy region; a trench in the semiconductor substrate; a sidewall oxide layer over the sidewall of the trench in the cell region; and a silicon nitride layer over the sidewall of the trench in the dummy region and over the sidewall oxide layer in the cell region.
- FIGS. 1A and 1B are cross-sectional views illustrating a conventional method for fabricating a semiconductor device
- FIGS. 2 to 5 are cross-sectional views illustrating a method for fabricating a semiconductor device according to the invention.
- FIG. 6 is a plan view illustrating a wafer, on which a photoresist pattern is formed, such that dummy regions are exposed according to an embodiment of the invention.
- the sidewall oxide layer which remains on a pad nitride layer pattern in a dummy region is selectively removed. Accordingly, the pad nitride layer pattern in a dummy region can be readily exposed during subsequent chemical mechanical polishing (CMP) for surface exposure of the pad nitride layer pattern. As a result, it is possible to prevent the pad nitride layer pattern from remaining in the dummy region.
- CMP chemical mechanical polishing
- a pad oxide layer and a pad nitride layer are sequentially formed on a substrate 200 including a cell region C and a dummy region D.
- the cell region C is disposed in a central portion of a wafer
- the dummy region D is disposed in a peripheral portion of the wafer.
- the dummy region D is where a dummy pattern is to be formed.
- patterns for checking devices arranged in the cell region C are formed, rather than actual circuit devices.
- the pad oxide layer and pad nitride layer are subjected to patterning, thereby forming a pad oxide layer 210 and a pad nitride layer 220 used as a device isolation mask, respectively.
- the device isolation mask including the pad oxide layer 210 and the pad nitride layer 220 laminated in this order allows the surface of a device isolation region to be exposed.
- the substrate 200 is etched using the device isolation mask as an etching mask, to form a trench 230 to a predetermined depth.
- a sidewall oxide layer 240 is formed on the surface of the trench 230 .
- the sidewall oxide layer 240 is preferably a thermal oxide layer. At this time, the sidewall oxide layer 240 is preferably also formed in a small thickness on the surface of the pad nitride layer 220 .
- a photoresist pattern 270 is formed in the cell region C, such that the dummy region D is exposed through the photoresist pattern 270 . That is, as shown in FIG. 6 , the photoresist pattern 270 is formed in the cell region C (i.e., the wafer central region), preferably at a thickness of 2 ⁇ m or less, thereby exposing the dummy region D (i.e., the wafer peripheral region).
- the sidewall oxide layer 240 in the exposed dummy region D is removed using an oxide layer etching solution such as a wet etching solution (i.e., preferably a hydrofluoric acid (HF) solution and a buffered oxide etchant (BOE)), or by dry cleaning by using a spin or marangoni technique, preferably at 25° C. or below.
- a wet etching solution i.e., preferably a hydrofluoric acid (HF) solution and a buffered oxide etchant (BOE)
- a spin or marangoni technique preferably at 25° C. or below.
- the photoresist pattern 270 is removed. Then, a silicon nitride liner 250 is formed on the surface of the resulting structure. As shown in FIG. 5 , an insulation layer 260 is formed such that the trench 230 is filled with the insulation layer 260 . The resulting structure is subjected to planarization by chemical mechanical polishing (CMP) such that the pad nitride layer pattern is exposed in both the cell region C and the dummy region D.
- CMP chemical mechanical polishing
- the dummy region D is incompletely planarized, as compared to the cell region C, since the sidewall oxide layer 210 arranged on the pad nitride layer pattern 220 in the dummy region D has been already removed, non-exposure of the pad nitride layer pattern 220 in the dummy region does not occur.
- the exposed pad nitride layer pattern 220 is removed using a phosphorus solution, thereby forming a trench isolation layer.
- the pad nitride layer pattern 220 in the dummy region D is also exposed, the pad nitride layer pattern 220 in the dummy region D as well as the cell region C is removed by etching using the phosphorus solution.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Element Separation (AREA)
Abstract
A method for fabricating a device isolation structure of a semiconductor device includes the steps of forming a pad oxide layer and a pad nitride layer over a semiconductor substrate including a cell region and a dummy region, etching a portion of the pad nitride layer, the pad oxide layer and the semiconductor substrate to form a trench, forming a sidewall oxide layer over the sidewalls of the trench; removing the sidewall oxide layer in the dummy region, forming a silicon nitride layer over the sidewalls of the sidewall oxide layer both in the cell region and in the dummy region, filling the trench with an insulating layer, polishing the insulating layer to expose the pad nitride layer, and removing the pad nitride layer.
Description
The priority of Korean patent application number 10-2006-0061497 filed Jun. 30, 2006, which is incorporated by reference in its entirety, is hereby claimed.
1. Field of the Invention
The invention relates to a method for fabricating a semiconductor device and, more specifically, to a method for fabricating a semiconductor device having a trench isolation layer.
2. Related Technology
General device isolation layers serve to insulate adjacent devices from each other. In particular, trench isolation layers are currently used. Methods for forming the trench isolation layers are well-known in the art. For example, as shown in FIG. 1A , a pad oxide layer and a pad nitride layer are sequentially formed on a substrate 100. Then, the resulting structure is subjected to patterning using a hard mask layer pattern, to form a structure in which a pad oxide pattern 110 and a pad nitride pattern 120 are sequentially laminated, in this order. A trench isolation region in the surface of the substrate 100, on which a trench isolation layer is to be formed, is exposed through the pad oxide pattern 110 and the pad nitride pattern 120. An exposed region of the substrate 100 is etched to a predetermined depth, to form a trench 130. Side walls of the trench 130 are damaged during the etching. Accordingly, in order to repair the etching damage, a side wall oxide layer 140 is formed, and a liner nitride layer 150 is then formed on the side wall oxide layer 140.
Next, as shown in FIG. 1B , a nitride layer 160 is formed such that the trench 130 is filled with the nitride layer 160, and the hard mask layer pattern is removed, thereby exposing the surface of the pad nitride pattern 120. The exposed pad nitride pattern 120 and the pad oxide layer pattern 110 are sequentially removed. The removal of the hard mask layer pattern to expose the surface of the pad nitride pattern 120 is carried out by chemical mechanical polishing (CMP). Also, the removal of the pad nitride layer pattern 120 is carried out by wet etching using a phosphorus solution.
In the process of forming a trench isolation layer, as described above, the substrate 100 may include a dummy region and a cell region. The dummy region corresponds to a wafer peripheral portion. In some cases, the dummy region may be an incompletely polished region after CMP, rather than the wafer peripheral portion. When the CMP is conducted to remove the hard mask layer pattern, the wafer peripheral portion tends to be polished incompletely, as compared to a wafer central portion. This is the reason that the size of a dummy pattern formed in the dummy region is relatively larger than that of a cell pattern formed in the cell region, and the CMP is made based on the cell pattern. Accordingly, the surface of the pad nitride layer pattern 120 in the cell region is exposed by CMP, but the surface of the pad nitride layer pattern 120 in the dummy region may not be exposed by CMP. As a result, in the dummy region, the sidewall oxide layer 140 may remain on the pad nitride layer pattern 120 after the CMP. When the sidewall oxide layer 140 remains on the pad nitride layer pattern 120, the pad nitride layer pattern 120 may not be removed due to the presence of the sidewall oxide layer 140 during the subsequent wet etching for removal of the pad nitride layer pattern 120.
A method for fabricating a device isolation structure of a semiconductor device includes the steps of forming a pad oxide layer and a pad nitride layer over a semiconductor substrate including a cell region and a dummy region; etching a portion of the pad nitride layer, the pad oxide layer and the semiconductor substrate to form a trench; forming a sidewall oxide layer over the sidewalls of the trench; removing the sidewall oxide layer in the dummy region; forming a silicon nitride layer over the sidewalls of the sidewall oxide layer both in the cell region and in the dummy region; filling the trench with an insulating layer; polishing the insulating layer to expose the pad nitride layer; and removing the pad nitride layer.
The removing the sidewall oxide layer in the dummy region preferably further includes forming a photoresist pattern over the sidewall oxide layer in the cell region such that the dummy region is exposed; cleaning the sidewall oxide layer in the exposed dummy region to remove the sidewall oxide layer; and removing the photoresist pattern.
The cleaning is preferably performed by wet cleaning using an oxide layer etching solution.
The wet cleaning solution is preferably HF or BOE.
The cleaning is preferably performed by dry cleaning using a spin or marangoni technique.
The dry cleaning is preferably performed at a temperature of 25° C. or below.
The photoresist pattern is preferably deposited to a thickness of 2 μm or below.
The pad nitride layer is preferably removed using a phosphorus solution.
A device isolation structure of a semiconductor device comprising a semiconductor substrate including cell region and dummy region; a trench in the semiconductor substrate; a sidewall oxide layer over the sidewall of the trench in the cell region; and a silicon nitride layer over the sidewall of the trench in the dummy region and over the sidewall oxide layer in the cell region.
According to one embodiment of the invention, prior to forming a silicon nitride liner after a trench and a sidewall oxide layer are sequentially formed, the sidewall oxide layer which remains on a pad nitride layer pattern in a dummy region is selectively removed. Accordingly, the pad nitride layer pattern in a dummy region can be readily exposed during subsequent chemical mechanical polishing (CMP) for surface exposure of the pad nitride layer pattern. As a result, it is possible to prevent the pad nitride layer pattern from remaining in the dummy region.
In more detail, as shown in FIG. 2 , a pad oxide layer and a pad nitride layer are sequentially formed on a substrate 200 including a cell region C and a dummy region D. At this time, the cell region C is disposed in a central portion of a wafer, and the dummy region D is disposed in a peripheral portion of the wafer. As well-known in the art, the dummy region D is where a dummy pattern is to be formed. In the dummy region D, patterns for checking devices arranged in the cell region C are formed, rather than actual circuit devices.
Next, the pad oxide layer and pad nitride layer are subjected to patterning, thereby forming a pad oxide layer 210 and a pad nitride layer 220 used as a device isolation mask, respectively. The device isolation mask including the pad oxide layer 210 and the pad nitride layer 220 laminated in this order allows the surface of a device isolation region to be exposed. The substrate 200 is etched using the device isolation mask as an etching mask, to form a trench 230 to a predetermined depth. In order to repair a trench sidewall damaged from the etching for the formation of the trench 230, a sidewall oxide layer 240 is formed on the surface of the trench 230. The sidewall oxide layer 240 is preferably a thermal oxide layer. At this time, the sidewall oxide layer 240 is preferably also formed in a small thickness on the surface of the pad nitride layer 220.
Referring to FIG. 3 , to remove the sidewall oxide layer 240 formed on the surface of the pad nitride layer 220 in the dummy region D, (i.e., the wafer peripheral region), a photoresist pattern 270 is formed in the cell region C, such that the dummy region D is exposed through the photoresist pattern 270. That is, as shown in FIG. 6 , the photoresist pattern 270 is formed in the cell region C (i.e., the wafer central region), preferably at a thickness of 2 μm or less, thereby exposing the dummy region D (i.e., the wafer peripheral region). Next, the sidewall oxide layer 240 in the exposed dummy region D is removed using an oxide layer etching solution such as a wet etching solution (i.e., preferably a hydrofluoric acid (HF) solution and a buffered oxide etchant (BOE)), or by dry cleaning by using a spin or marangoni technique, preferably at 25° C. or below. At this time, since the cell region C is covered with the photoresist pattern 270, it is hardly affected by etching.
Referring to FIG. 4 , the photoresist pattern 270 is removed. Then, a silicon nitride liner 250 is formed on the surface of the resulting structure. As shown in FIG. 5 , an insulation layer 260 is formed such that the trench 230 is filled with the insulation layer 260. The resulting structure is subjected to planarization by chemical mechanical polishing (CMP) such that the pad nitride layer pattern is exposed in both the cell region C and the dummy region D. At this time, although the dummy region D is incompletely planarized, as compared to the cell region C, since the sidewall oxide layer 210 arranged on the pad nitride layer pattern 220 in the dummy region D has been already removed, non-exposure of the pad nitride layer pattern 220 in the dummy region does not occur.
Next, the exposed pad nitride layer pattern 220 is removed using a phosphorus solution, thereby forming a trench isolation layer. As described above, since the pad nitride layer pattern 220 in the dummy region D is also exposed, the pad nitride layer pattern 220 in the dummy region D as well as the cell region C is removed by etching using the phosphorus solution.
Although the invention has been described herein in detail with reference to preferred embodiments, these embodiments do not serve to limit the invention, and various changes and modifications may be made thereto without departing from the spirit and scope of the invention as defined in the appended claims.
Claims (6)
1. A method for fabricating a device isolation structure of a semiconductor device comprising:
forming a pad oxide layer and a pad nitride layer over a semiconductor substrate including a cell region and a dummy region, wherein a pattern in the dummy region is larger than a pattern in the cell region;
etching a portion of the pad nitride layer, the pad oxide layer, and the semiconductor substrate to form a trench;
forming a sidewall oxide layer over the pad nitride layer and the sidewalls of the trench;
removing the sidewall oxide layer in the dummy region;
forming a silicon nitride layer over the pad nitride layer and the sidewalls of the trench in the dummy region, and over the sidewalls of the sidewall oxide layer in the cell region;
filling the trench with an insulating layer;
polishing the insulating layer and the sidewall oxide layer on the pad nitride layer in the cell region, to expose the pad nitride layer, wherein the polishing is performed based on the pattern in the cell region; and
removing the pad nitride layer.
2. The method according to claim 1 , wherein the removing the sidewall oxide layer in the dummy region further includes:
forming a photoresist pattern over the sidewall oxide layer in the cell region such that the dummy region is exposed;
cleaning the sidewall oxide layer in the exposed dummy region to remove the sidewall oxide layer; and
removing the photoresist pattern.
3. The method according to claim 2 , comprising performing the cleaning step by wet cleaning using an oxide layer etching solution.
4. The method according to claim 3 , wherein the wet cleaning solution is HF or BOE.
5. The method according to claim 2 , wherein a thickness of the photoresist pattern to a thickness of 2 μm or less.
6. The method according to claim 1 , comprising removing the pad nitride layer using a phosphorus solution.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/363,073 USRE43765E1 (en) | 2006-06-30 | 2012-01-31 | Method for fabricating semiconductor device having trench isolation layer |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020060061497A KR100831676B1 (en) | 2006-06-30 | 2006-06-30 | Method of manufacturing isolation layers in semiconductor device |
KR10-2006-0061497 | 2006-06-30 | ||
US11/647,929 US7655535B2 (en) | 2006-06-30 | 2006-12-29 | Method for fabricating semiconductor device having trench isolation layer |
US13/363,073 USRE43765E1 (en) | 2006-06-30 | 2012-01-31 | Method for fabricating semiconductor device having trench isolation layer |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/647,929 Reissue US7655535B2 (en) | 2006-06-30 | 2006-12-29 | Method for fabricating semiconductor device having trench isolation layer |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE43765E1 true USRE43765E1 (en) | 2012-10-23 |
Family
ID=38877212
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/647,929 Ceased US7655535B2 (en) | 2006-06-30 | 2006-12-29 | Method for fabricating semiconductor device having trench isolation layer |
US13/363,073 Expired - Fee Related USRE43765E1 (en) | 2006-06-30 | 2012-01-31 | Method for fabricating semiconductor device having trench isolation layer |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/647,929 Ceased US7655535B2 (en) | 2006-06-30 | 2006-12-29 | Method for fabricating semiconductor device having trench isolation layer |
Country Status (2)
Country | Link |
---|---|
US (2) | US7655535B2 (en) |
KR (1) | KR100831676B1 (en) |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001015618A (en) | 1999-06-30 | 2001-01-19 | Toshiba Corp | Nonvolatile semiconductor memory device and manufacture thereof |
US20020142616A1 (en) * | 2001-03-30 | 2002-10-03 | International Business Machines Corporation | Method for improved fabrication of salicide structures |
US6486517B2 (en) * | 2000-12-01 | 2002-11-26 | Samsung Electronics Co., Ltd. | Semiconductor device having shallow trench isolation structure and manufacturing method thereof |
US20030220708A1 (en) * | 2001-11-28 | 2003-11-27 | Applied Materials, Inc. | Integrated equipment set for forming shallow trench isolation regions |
US20040126972A1 (en) * | 2002-12-26 | 2004-07-01 | Hynix Semiconductor Inc. | Method of manufacturing flash memory device |
KR20050010251A (en) | 2003-07-18 | 2005-01-27 | 주식회사 하이닉스반도체 | A method for forming a field oxide of semiconductor device |
KR20050052006A (en) | 2003-11-28 | 2005-06-02 | 주식회사 하이닉스반도체 | Semiconductor device with trench type isolation and method for making the same |
US20050136618A1 (en) * | 2003-12-19 | 2005-06-23 | Lee Tae H. | Method for forming isolation layer of semiconductor device |
US20050250298A1 (en) * | 2004-04-23 | 2005-11-10 | Matthias Bauer | In situ doped epitaxial films |
US20060043521A1 (en) | 2004-08-24 | 2006-03-02 | Trivedi Jigish D | Liner for shallow trench isolation |
US7064072B1 (en) | 2005-04-21 | 2006-06-20 | United Microelectronics Corp. | Method for fabricating trench isolation |
-
2006
- 2006-06-30 KR KR1020060061497A patent/KR100831676B1/en not_active IP Right Cessation
- 2006-12-29 US US11/647,929 patent/US7655535B2/en not_active Ceased
-
2012
- 2012-01-31 US US13/363,073 patent/USRE43765E1/en not_active Expired - Fee Related
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001015618A (en) | 1999-06-30 | 2001-01-19 | Toshiba Corp | Nonvolatile semiconductor memory device and manufacture thereof |
US6486517B2 (en) * | 2000-12-01 | 2002-11-26 | Samsung Electronics Co., Ltd. | Semiconductor device having shallow trench isolation structure and manufacturing method thereof |
US20020142616A1 (en) * | 2001-03-30 | 2002-10-03 | International Business Machines Corporation | Method for improved fabrication of salicide structures |
US20030220708A1 (en) * | 2001-11-28 | 2003-11-27 | Applied Materials, Inc. | Integrated equipment set for forming shallow trench isolation regions |
US20040126972A1 (en) * | 2002-12-26 | 2004-07-01 | Hynix Semiconductor Inc. | Method of manufacturing flash memory device |
KR20050010251A (en) | 2003-07-18 | 2005-01-27 | 주식회사 하이닉스반도체 | A method for forming a field oxide of semiconductor device |
KR20050052006A (en) | 2003-11-28 | 2005-06-02 | 주식회사 하이닉스반도체 | Semiconductor device with trench type isolation and method for making the same |
US20050136618A1 (en) * | 2003-12-19 | 2005-06-23 | Lee Tae H. | Method for forming isolation layer of semiconductor device |
US20050250298A1 (en) * | 2004-04-23 | 2005-11-10 | Matthias Bauer | In situ doped epitaxial films |
US20060043521A1 (en) | 2004-08-24 | 2006-03-02 | Trivedi Jigish D | Liner for shallow trench isolation |
US7064072B1 (en) | 2005-04-21 | 2006-06-20 | United Microelectronics Corp. | Method for fabricating trench isolation |
Also Published As
Publication number | Publication date |
---|---|
US7655535B2 (en) | 2010-02-02 |
KR20080002599A (en) | 2008-01-04 |
KR100831676B1 (en) | 2008-05-22 |
US20080003769A1 (en) | 2008-01-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101205066B1 (en) | Method for isolation in semiconductor device | |
US6682987B2 (en) | Methods of forming a trench isolation region in a substrate by removing a portion of a liner layer at a boundary between a trench etching mask and an oxide layer in a trench and integrated circuit devices formed thereby | |
KR100649872B1 (en) | Method of fabricating the trench isolation layer in semiconductor device | |
KR20060109055A (en) | Method for forming isolation layer of semiconductor device | |
USRE43765E1 (en) | Method for fabricating semiconductor device having trench isolation layer | |
KR100703836B1 (en) | Method for forming trench type isolation layer in semiconductor device | |
KR101024335B1 (en) | A method for forming an isolation layer in semiconductor device and a method for a gate oxide using the same | |
US7122428B2 (en) | Device isolation method of semiconductor memory device and flash memory device fabricating method using the same | |
US20180033633A1 (en) | Method for planarizing material layer | |
KR100509811B1 (en) | Method for manufacturing sti | |
KR100632034B1 (en) | Method for fabricating a field oxide in a semiconductor device | |
KR100792709B1 (en) | Manufacturing method for semiconductor device | |
JP4516445B2 (en) | Manufacturing method of semiconductor device | |
KR100652288B1 (en) | Method for fabricating a field oxide in a semiconductor device | |
KR100661722B1 (en) | Method of fabricating the trench isolation layer in semiconductor device | |
KR20100008966A (en) | Method for fabricating semiconductor device | |
KR100561524B1 (en) | Method for fabricating shallow trench isolation | |
JP5674304B2 (en) | Manufacturing method of SOI wafer | |
KR100973094B1 (en) | Method for forming gate of nonvolatile memory device | |
JP2006108423A (en) | Manufacturing method of isolation structure | |
KR100707592B1 (en) | Method of forming trench isolation layer of semiconductor device | |
US7435642B2 (en) | Method of evaluating the uniformity of the thickness of the polysilicon gate layer | |
KR20100025782A (en) | Method for forming a isolation structure of semiconductor device | |
KR20060068224A (en) | Method of forming an isolation layer in a flash memory device | |
KR20050093219A (en) | Method for forming an isolation in a semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees |