USRE40061E1 - Multi-chip stacked devices - Google Patents
Multi-chip stacked devices Download PDFInfo
- Publication number
- USRE40061E1 USRE40061E1 US10/346,860 US34686003A USRE40061E US RE40061 E1 USRE40061 E1 US RE40061E1 US 34686003 A US34686003 A US 34686003A US RE40061 E USRE40061 E US RE40061E
- Authority
- US
- United States
- Prior art keywords
- die
- bonding pads
- lead
- lead fingers
- low
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/40—Leadframes
- H10W70/421—Shapes or dispositions
- H10W70/424—Cross-sectional shapes
- H10W70/427—Bent parts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/811—Multiple chips on leadframes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/50—Bond wires
- H10W72/531—Shapes of wire connectors
- H10W72/536—Shapes of wire connectors the connected ends being ball-shaped
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/50—Bond wires
- H10W72/531—Shapes of wire connectors
- H10W72/5363—Shapes of wire connectors the connected ends being wedge-shaped
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/50—Bond wires
- H10W72/541—Dispositions of bond wires
- H10W72/5445—Dispositions of bond wires being orthogonal to a side surface of the chip, e.g. parallel arrangements
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/50—Bond wires
- H10W72/551—Materials of bond wires
- H10W72/552—Materials of bond wires comprising metals or metalloids, e.g. silver
- H10W72/5522—Materials of bond wires comprising metals or metalloids, e.g. silver comprising gold [Au]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/50—Bond wires
- H10W72/551—Materials of bond wires
- H10W72/552—Materials of bond wires comprising metals or metalloids, e.g. silver
- H10W72/5524—Materials of bond wires comprising metals or metalloids, e.g. silver comprising aluminium [Al]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/20—Configurations of stacked chips
- H10W90/231—Configurations of stacked chips the stacked chips being on both top and bottom sides of an auxiliary carrier having no electrical connection structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/751—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires
- H10W90/754—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires between a chip and a stacked insulating package substrate, interposer or RDL
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/751—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires
- H10W90/756—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires between a chip and a stacked lead frame, conducting package substrate or heat sink
Definitions
- This invention relates to a multiple die module that has a thickness the same or less than a standard package but has two or more stacked die, thereby increasing device density.
- Semiconductor devices are typically constructed en masse on a silicon or gallium arsenide wafer through a process which comprises a number of deposition, masking, diffusion, etching, and implanting steps. When the devices are sawed into individual rectangular units, each takes the form of an integrated circuit (IC) die. In order to interface a die with other circuitry, it is (using contemporary conventional packaging technology) mounted on a lead frame paddle of a lead-frame strip which consists of a series of interconnected lead frames, typically ten in a row. The die-mounting paddle of a standard lead frame is larger than the die itself, and it is surrounded by multiple lead fingers of individual leads.
- IC integrated circuit
- the bonding pads of the die are then connected one by one in a wire-bonding operation to the lead frame's lead finger pads with extremely fine gold or aluminum wire.
- a protective layer to the face of the die, it, and a portion of the lead frame to which it is attached, is encapsulated in a plastic material, as are all other die/lead-frame assemblies on the lead-frame strip.
- a trim-and-form operation then separates the resultant interconnected packages and bends the leads of each package into the proper configuration.
- IC package density is primarily limited by the area available for die mounting and the height of the package.
- Typical computer-chip heights in the art are about 0.110 inches inch.
- a method of increasing density is to stack die or chips vertically.
- An upper, smaller die is back-bonded to the upper surface of the lead fingers of the lead frame via a first adhesively coated, insulated film layer.
- the lower, slightly larger die is face-bonded to the lower surface of the lead extensions within the lower lead-frame die-bonding region via a second, adhesively coated, insulative, film layer.
- the wire-bonding pads on both upper die and lower die are interconnected with the ends of their associated lead extensions with gold or aluminum wires.
- the lower die needs to be slightly larger in order that the die pads are accessible from above so that gold wire connections can be made to the lead extensions (fingers).
- U.S. Pat. No. 4,996,587 shows a semiconductor chip package which uses a chip carrier to support the chips within a cavity.
- the chip carrier as shown in the figures has a slot that permits connection by wires to bonding pads which, in turn, connect to the card connector by conductors.
- An encapsulation material is placed only on the top surface of the chip in order to provide heat dissipation from the bottom surface when carriers are stacked.
- a Japanese Patent No. 56-62351(A) issued to Sano in 1981 discloses three methods of mounting two chips on a lead frame and attaching the pair of semiconductor chips (pellets) to a common lead frame consisting of:
- the invention generally stated is a multiple-die low-profile semiconductor device comprising:
- FIG. 1 is a partial plan view of the stacked die, lead fingers, and bonded wires of the present invention.
- FIG. 2 is a side elevation taken through lines 2 — 2 of FIG. 1 showing a four die stacking.
- the stacked die device 10 is shown prior to encapsulation disclosing the top die 12 mounted upon to the paddle 14 and other dies 16 , 18 , and 20 ( FIG. 2 ) which are adhesively connected to each other by a controlled-thickness thermoplastic-adhesive layer at 22 .
- Thermoplastic indicating “Thermoplastic” indicates that the adhesive sets at an elevated temperature.
- the group of four dies are attached to the paddle 14 by a controlled thin-adhesive layer 24 .
- Each of the die bonding pads 26 in double rows are electrically connected to multiple lead fingers 28 A, 28 B, 28 C . . . 28 N by thin (0.001 inch) gold or aluminum wires 30 A, 30 B, 30 C . . . 30 N; gold being the preferred metal.
- the critical bonding method used at the die end pad 26 is an ultrasonic ball bond bond, as named by the shape of the bond as at 32 . This first-installed bond and formed gold wire are low-loop wire bonds as seen at critical dimension 34 , as will be described later.
- the other end of gold wires 30 are attached to the lead fingers by a wedge bond 36 , which is also an ultrasonic bond, indicating the use of ultrasonic energy to heat the wire 30 as it is compressed against the lead finger 28 .
- the wedge bond is not used on the die because the bonding machine contacts the bonding surface and could damage this critical surface.
- the lead fingers may be formed upward as at 38 to permit the use of shorter wires 30 .
- Paddle 14 which supports the stack is attached to the lead frame typically at four corners as at 40 and also typically, in this application, would have a downset from the lead frame and lead fingers 28 as at dimension 42 .
- the stack is finally encapsulated by a plastic or ceramic at 44 .
- a dimensional analysis is provided by referring to FIG. 2 .
- the encapsulation thickness 48 is between 0.010 and 0.012 inches inch.
- the paddle 74 14 thickness 50 can be between 0.005 and 0.010 inches inch and is a matter of choice.
- the controlled adhesive-layer thickness 52 can be from 0.001 to 0.005 inches inch.
- the individual dies 20 , 18 , 16 , and 12 each have a thickness 54 of 0.012 inches inch and the critical controlled, adhesive-layer thicknesses 56 between each die are between 0.008 and 0.010 inches inch. These thin layers have to be slightly greater than the low-loop wire dimension 34 , which is about 0.006 inches inch.
- the top encapsulation thickness 58 is between 0.010 and 0.012 inches inch so as to cover the top loop.
- the height at 60 would be between 0.058 and 0.073 inches inch and for a three-die stack it would be from 0.078 to 0.100 inches inch.
- the die pads 26 of each die can be each connected to an individual lead finger 28 or the dies can be wired in parallel.
- the final packages can be in the form of a small outline J-leaded (SOJ) package, a dual in-line package (DIP), a single in-line package (SIP), a plastic leaded chip carrier (PLCC), and a zig-zag in-line package (ZIP).
- SOJ small outline J-leaded
- DIP dual in-line package
- SIP single in-line package
- PLCC plastic leaded chip carrier
- ZIP zig-zag in-line package
Landscapes
- Wire Bonding (AREA)
Abstract
Description
- method 1 two chips mounted on two paddles;
-
method 2 one chip mounted over a paddle and one below not attached to the paddle; and - method 3 one chip attached above and one chip attached below a common paddle.
The chips are apparently wired in parallel as stated in the “PURPOSE” of Sano.
- a lead-frame paddle supported by a lead frame;
- a controlled, first, thin-adhesive layer affixing a first die above the paddle;
- a plurality of thin wires having a first low-loop wire bond to a plurality of first die-bonding pads and a second wire bond to a plurality of adjacent lead-frame lead fingers;
- a second thin-adhesive layer affixing a second die above the first die;
- a second plurality of thin wires having low-loop wire bonds to a plurality of second die-bonding pads and second wire bonds to the plurality of lead fingers;
- additional dies affixed above the second die, by additional subsequent layers of adhesive and having additional thin wires bonded to addition additional bonding pads and lead fingers; and
- an encapsulated layer surrounding all dies, adhesive layers, and thin wires.
Claims (12)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/346,860 USRE40061E1 (en) | 1993-04-06 | 2003-01-16 | Multi-chip stacked devices |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/043,503 US5291061A (en) | 1993-04-06 | 1993-04-06 | Multi-chip stacked devices |
| US08/610,127 USRE36613E (en) | 1993-04-06 | 1996-02-29 | Multi-chip stacked devices |
| US42712399A | 1999-10-21 | 1999-10-21 | |
| US10/346,860 USRE40061E1 (en) | 1993-04-06 | 2003-01-16 | Multi-chip stacked devices |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/043,503 Reissue US5291061A (en) | 1993-04-06 | 1993-04-06 | Multi-chip stacked devices |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| USRE40061E1 true USRE40061E1 (en) | 2008-02-12 |
Family
ID=26720496
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/346,860 Expired - Lifetime USRE40061E1 (en) | 1993-04-06 | 2003-01-16 | Multi-chip stacked devices |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | USRE40061E1 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080122113A1 (en) * | 2006-08-17 | 2008-05-29 | Corisis David J | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device and methods for forming the same |
| US20080142942A1 (en) * | 2006-12-19 | 2008-06-19 | Yong Du | Method and apparatus for multi-chip packaging |
| US20090146278A1 (en) * | 2006-09-12 | 2009-06-11 | Chipmos Technologies Inc. | Chip-stacked package structure with asymmetrical leadframe |
| US8384228B1 (en) * | 2009-04-29 | 2013-02-26 | Triquint Semiconductor, Inc. | Package including wires contacting lead frame edge |
Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5662351A (en) | 1979-10-26 | 1981-05-28 | Hitachi Ltd | Semiconductor device for memory |
| JPS60182731A (en) | 1984-02-29 | 1985-09-18 | Toshiba Corp | Semiconductor device |
| US4567643A (en) | 1983-10-24 | 1986-02-04 | Sintra-Alcatel | Method of replacing an electronic component connected to conducting tracks on a support substrate |
| JPS62126661A (en) | 1985-11-27 | 1987-06-08 | Nec Corp | Hybrid integrated circuit device |
| JPS63128736A (en) | 1986-11-19 | 1988-06-01 | Olympus Optical Co Ltd | Semiconductor element |
| JPS6428856A (en) | 1987-07-23 | 1989-01-31 | Mitsubishi Electric Corp | Multilayered integrated circuit |
| JPH0128856B2 (en) | 1980-12-16 | 1989-06-06 | Yoo Bairanto Gmbh Unto Co | |
| US4984059A (en) | 1982-10-08 | 1991-01-08 | Fujitsu Limited | Semiconductor device and a method for fabricating the same |
| US4996587A (en) | 1989-04-10 | 1991-02-26 | International Business Machines Corporation | Integrated semiconductor chip package |
| US5012323A (en) | 1989-11-20 | 1991-04-30 | Micron Technology, Inc. | Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe |
| JPH03169062A (en) | 1989-11-28 | 1991-07-22 | Nec Kyushu Ltd | Semiconductor device |
| US5049976A (en) | 1989-01-10 | 1991-09-17 | National Semiconductor Corporation | Stress reduction package and process |
| JPH0456262A (en) | 1990-06-25 | 1992-02-24 | Matsushita Electron Corp | Semiconductor integrated circuit device |
| USRE36613E (en) | 1993-04-06 | 2000-03-14 | Micron Technology, Inc. | Multi-chip stacked devices |
-
2003
- 2003-01-16 US US10/346,860 patent/USRE40061E1/en not_active Expired - Lifetime
Patent Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5662351A (en) | 1979-10-26 | 1981-05-28 | Hitachi Ltd | Semiconductor device for memory |
| JPH0128856B2 (en) | 1980-12-16 | 1989-06-06 | Yoo Bairanto Gmbh Unto Co | |
| US4984059A (en) | 1982-10-08 | 1991-01-08 | Fujitsu Limited | Semiconductor device and a method for fabricating the same |
| US4567643A (en) | 1983-10-24 | 1986-02-04 | Sintra-Alcatel | Method of replacing an electronic component connected to conducting tracks on a support substrate |
| JPS60182731A (en) | 1984-02-29 | 1985-09-18 | Toshiba Corp | Semiconductor device |
| JPS62126661A (en) | 1985-11-27 | 1987-06-08 | Nec Corp | Hybrid integrated circuit device |
| JPS63128736A (en) | 1986-11-19 | 1988-06-01 | Olympus Optical Co Ltd | Semiconductor element |
| JPS6428856A (en) | 1987-07-23 | 1989-01-31 | Mitsubishi Electric Corp | Multilayered integrated circuit |
| US5049976A (en) | 1989-01-10 | 1991-09-17 | National Semiconductor Corporation | Stress reduction package and process |
| US4996587A (en) | 1989-04-10 | 1991-02-26 | International Business Machines Corporation | Integrated semiconductor chip package |
| US5012323A (en) | 1989-11-20 | 1991-04-30 | Micron Technology, Inc. | Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe |
| JPH03169062A (en) | 1989-11-28 | 1991-07-22 | Nec Kyushu Ltd | Semiconductor device |
| JPH0456262A (en) | 1990-06-25 | 1992-02-24 | Matsushita Electron Corp | Semiconductor integrated circuit device |
| USRE36613E (en) | 1993-04-06 | 2000-03-14 | Micron Technology, Inc. | Multi-chip stacked devices |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080122113A1 (en) * | 2006-08-17 | 2008-05-29 | Corisis David J | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device and methods for forming the same |
| US7888185B2 (en) * | 2006-08-17 | 2011-02-15 | Micron Technology, Inc. | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device |
| US20090146278A1 (en) * | 2006-09-12 | 2009-06-11 | Chipmos Technologies Inc. | Chip-stacked package structure with asymmetrical leadframe |
| US20080142942A1 (en) * | 2006-12-19 | 2008-06-19 | Yong Du | Method and apparatus for multi-chip packaging |
| US7691668B2 (en) * | 2006-12-19 | 2010-04-06 | Spansion Llc | Method and apparatus for multi-chip packaging |
| US20100164124A1 (en) * | 2006-12-19 | 2010-07-01 | Yong Du | Method and apparatus for multi-chip packaging |
| US8324716B2 (en) * | 2006-12-19 | 2012-12-04 | Spansion Llc | Method and apparatus for multi-chip packaging |
| US8384228B1 (en) * | 2009-04-29 | 2013-02-26 | Triquint Semiconductor, Inc. | Package including wires contacting lead frame edge |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5291061A (en) | Multi-chip stacked devices | |
| US6051886A (en) | Angularly offset stacked die multichip device and method of manufacture | |
| US5963794A (en) | Angularly offset stacked die multichip device and method of manufacture | |
| US6563205B1 (en) | Angularly offset and recessed stacked die multichip device and method of manufacture | |
| US6673650B2 (en) | Multi chip semiconductor package and method of construction | |
| US8049342B2 (en) | Semiconductor device and method of fabrication thereof | |
| US7199458B2 (en) | Stacked offset semiconductor package and method for fabricating | |
| US6087722A (en) | Multi-chip package | |
| US7381593B2 (en) | Method and apparatus for stacked die packaging | |
| US7084490B2 (en) | Leads under chip IC package | |
| US7968996B2 (en) | Integrated circuit package system with supported stacked die | |
| US6483181B2 (en) | Multi-chip package | |
| JP2000058743A (en) | Semiconductor device | |
| US8759954B2 (en) | Integrated circuit package system with offset stacked die | |
| US20070052079A1 (en) | Multi-chip stacking package structure | |
| US6884657B1 (en) | Angularly offset stacked die multichip device and method of manufacture | |
| US6552418B2 (en) | Resin-encapsulated semiconductor device | |
| JP3670853B2 (en) | Semiconductor device | |
| JPH07153904A (en) | Stacked semiconductor device manufacturing method and semiconductor package using the same | |
| USRE40061E1 (en) | Multi-chip stacked devices | |
| JP3497775B2 (en) | Semiconductor device | |
| JPH05183010A (en) | Stacked semiconductor package | |
| JPS6370532A (en) | Semiconductor device | |
| JPH06163801A (en) | Resin-sealed semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: ROUND ROCK RESEARCH, LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416 Effective date: 20091223 Owner name: ROUND ROCK RESEARCH, LLC,NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416 Effective date: 20091223 |