USRE36670E - Flat panel display attribute generator - Google Patents
Flat panel display attribute generator Download PDFInfo
- Publication number
- USRE36670E USRE36670E US08/833,269 US83326994A USRE36670E US RE36670 E USRE36670 E US RE36670E US 83326994 A US83326994 A US 83326994A US RE36670 E USRE36670 E US RE36670E
- Authority
- US
- United States
- Prior art keywords
- character
- attribute
- flat panel
- code
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 230000015654 memory Effects 0.000 claims abstract description 69
- 239000004973 liquid crystal related substance Substances 0.000 claims abstract description 5
- 230000004044 response Effects 0.000 claims 12
- 239000011159 matrix material Substances 0.000 claims 6
- 239000000872 buffer Substances 0.000 description 11
- 238000000034 method Methods 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 230000000007 visual effect Effects 0.000 description 5
- 230000004397 blinking Effects 0.000 description 3
- 239000004020 conductor Substances 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 238000004891 communication Methods 0.000 description 2
- 239000013589 supplement Substances 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- 230000003466 anti-cipated effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 239000003550 marker Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/22—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of characters or indicia using display control signals derived from coded signals representing the characters or indicia, e.g. with a character-code memory
- G09G5/24—Generation of individual character patterns
- G09G5/26—Generation of individual character patterns for modifying the character dimensions, e.g. double width, double height
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/22—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of characters or indicia using display control signals derived from coded signals representing the characters or indicia, e.g. with a character-code memory
- G09G5/30—Control of display attribute
Definitions
- This invention relates to electronic systems having flat planel displays and more particularly to a flat panel display that employs a full range of attributes.
- attributes for liquid crystal displays have been formed by recreating a character set for each attribute or combination of attributes desired. These are not truly attributes, but rather character sets that emulate the attributes for character presentations. This arrangement of displaying character attributes is expensive for each character in terms of hardware, specifically storage.
- Another prior art method is to employ a very fast processor for real time storing of a modified character font into a character generator.
- this system is expensive since the processor, memory speed, and support logic must be very fast to store characters, modify characters, and display characters as fast as the communication link is providing presentation protocol commands. Further, since size and power is of consideration, the power required for such a system is not readily available.
- This invention allows the user of a small terminal having an LCD display to employ host protocols defining the display attributes and having the same visual presentation of the characters affected in the same manner as a desk top cathode ray tube (CRT) terminal.
- the invention eliminates this major drawback to the use of the flat panel technology for computers and terminals.
- Desk top terminals are designed with high quality CRT displays using host-to-terminal presentation protocols that enhance the readability of the characters displayed on the CRT. These protocols define video attributes that affect the visual presentation of the displayed characters on the CRT.
- the CRT uses a raster scan technology and the generation of individual attributes and combinations of these attributes is straightforward.
- the LCD display technology was developed to provide a CRT type display within the portable environment.
- the liquid crystal display has become very popular as a flat panel display for the portable terminals.
- the display devices to date have had a limitation as to the quality of the display and the quality of the characters displayed.
- This invention provides for the generation of the necessary attributes for commonly used CRT display terminals on a flat panel display. It provides for both character-by-character mode attribute displays and for field mode displays. Both nodes of display may be resident within the memory and may be display controlled.
- the invention provides for "N" number of attributes, dependent only on the available amount of storage for the attribute flag (bit) associated with the affected visual display. If the field attribute is on, only one bit of information is needed to describe the visual presentation for the entire field. If the character mode is on, only one bit of information per character is needed to describe the visual presentation for the character.
- This invention provides for a method of display and attribute definition to define either combined character and attribute flags within the same device, or separate display character and attribute memory. Only the method of decoding the attribute flags changes with the storage technique.
- the implementation of the screen and attribute memory is in separate memories to enhance the number of communication terminal protocols that can be supported without major logic changes, but this is an engineering design choice.
- the LCD is driven by and LCD controller, specifically a HITACHI Model HD63645.
- This controller is also appropriate for driving an electroluminescent display.
- the selection of this particular controller is, of course, an engineering choice.
- Other flat panel displays that may be used include the gas discharge or plasma display.
- the terminal of this invention employs a character memory that is a random access memory (RAM) and an attribute memory which is also a RAM.
- a character memory that is a random access memory (RAM)
- an attribute memory which is also a RAM.
- a character generator memory is employed and it too is a RAM.
- the character generator memory is down loaded with the bit map definition (font) of each character set.
- the microprocessor employed in this invention is the HITACHI Model 64180, obviously an engineering choice. This microprocessor is used for initializing the character RAM and the character generator RAM, as outlined above. It also communicates with the LCD which, in this preferred embodiment, is manufactured by the Optrex Company, for setting parameters such as the size of the field.
- the microprocessor sends the code for a selected character together with the attribute desired for that character, the character code being applied to the character RAM and the attribute code being applied to the attribute RAM.
- the character code is supplied as an address to the character RAM and results in the contents of the particular address being sent to the character generator RAM as still another address.
- the desired font is found at that address in the character generator RAM.
- the attribute code from the attribute RAM is further decoded by attribute circuitry and ultimately applied to the font of the desired character which is sent from the character generator RAM to the controller for ultimate display as modified by the attribute.
- the principal object of this invention is to provide the flat panel display of a terminal with the ability to display all the attributes normally associated with a CRT display. This and other objects will be made evident in the detailed description that follows.
- FIG. 1 is a prespective drawing of the terminal and flat panel display of this invention.
- FIG. 2a illustrates a normal character
- FIGS. 2b-2d illustrate characters modified by available attributes.
- FIG. 3 is a block diagram of the character generation and attribute circuitry.
- FIG. 4 is a detailed block diagram of the attribute circuitry.
- FIG. 5 is a schematic diagram of the double wide and underline circuitry of this invention.
- FIG. 6 is a schematic diagram of the ciruitry for implementing the intensity, underline, and invert attributes.
- FIG. 7 is a schematic diagram illustrating the circuitry of the field mode attribute.
- This invention enables a terminal (or computer having a flat panel display to provide all of the attributes to the characters displayed on such panel that are ordinarily displayed on CRT displays associated with terminal or computers. Following is a detailed description of the circuitry and method used to provide such attributes.
- terminal 10 is shown having a keyboard 12 and having a flat panel display 11.
- the flat panel display in this preferred embodiment is an LCD display, but could also be an electroluminiscent display without any significant alteration. That is, the same controller 14 (FIG. 3) would be used. Also contemplated is the use of a gas discharge or plasma flat panel display. As a gas discharge system, a different controller would have to be selected.
- FIG. 2a illustrates the font of an ordinary letter A.
- FIG. 2b illustrates the letter A, underlined as caused by the underline attribute.
- FIG. 2c illustrates a double wide font for the letter A.
- FIG. .[.2b.]. .Iadd.2d .Iaddend. illustrates a double high font for the letter A.
- a reverse character attribute causes the letter A to become white and the backgroung to become dark.
- the light intensity attribute causes the letter A to appear brighter.
- FIG. 3 is a block diagram illustrating the character and attribute generation.
- Microprocessor 16 is shown with an output of address bits A0-A15 which are selectively applied to character RAM 20 and attribute RAM 18.
- Microprocessor 16 also has data output lines which are applied to buffers 23, 24 and 25, selected through the simple decoder 21. When buffer 23 is enabled, then data is passed through to attribute RAM 18 at the address specified by lines A0-A15. An attribute code is thereby written in at a specified address.
- buffer 24 When buffer 24 is enabled, then data is applied to character RAM 20 at address A0-A15, such data defining a character code at the particular address. Attribute is associated with the character when the address is the same for both RAMs.
- the output from micorprocessor 16 to character generator RAM 30 When buffer is selected by decode 21, then the output from micorprocessor 16 to character generator RAM 30.
- the data coming from microprocessor 16 in this case is a particular character font which corresponds to the character code stored in character RAM 20.
- the characters are eight pixels wide and eight pixels high. Therefore, to form a character on the flat panel display, eight .[.pytes.]. .Iadd.bytes .Iaddend.of pixel data are required. All eight bytes of any other characters displayed in the same area will also be read out. Then, a second raster is selected and the procress repeated for all characters. This procedure is repeated until all eight rasters have been completed, thereby completing each of the characters.
- the successive addresses of the selected letters in the rasters is accomplished by using three bits as a tag on the address to thereby provide a total of eight additional byte addresses to complete each character.
- Buffer 26 and decoder 28 are used in a graphics mode of display which will not be discussed here.
- Controller 14 has a data input from microprocessor 16 (not shown) for establishing the starting and ending addresses, size of screen, smooth scrolling, etc. Controller 14 addresses character RAM 20 and attribute RAM 18 through mux 22, starting with the starting address and causing the character code from character RAM 20 at the starting address to reference character generator RAM 30 to provide the font as described above.
- the attribute RAM yields an attribute code as follows:
- Controller 14 has a very limited repertoire of attributes, including blinking and reverse video. Other attributes, including double wide, double high, underline, screen invert and intensity are applied to character enhance 34 which received the font output from character generator RAM 30 through mux 36. The characters are enhanced as called for by the particular attributes and sent into controller 14.
- Controller 14 sends appropriate signals to display 11 for proper display of the characters as modified by the attributes.
- FIG. 4 illustrates attribute logic 32 and character enhance 34 in detailed block form.
- Character generator RAM 30 is shown with an input from mux 38 which has raster 0-2 input, the addressing mechanism for the font as described.
- Mux 28 also has signal top/bot attribute providing raster signal 1-2 for use with double high attribute.
- Character generator RAM 30 is shown with a font select attribute for selecting a font different from the font in use for alternate or simultaneous presentation.
- Router 40 receives the font output from character generator RAM 30.
- Router 40 (see FIG. 5) essentially splits the input signals by providing two conductors for each conductor input.
- the left half output of router 40 therefore, has eight conductors as does the right half output, both applied to mux 42.
- Gate 41 is shown having the double wide attribute as one input and the display timing signal as another input for enabling mux 42.
- the double wide input when selected, is applied to mux 42 and to mux 43.
- Mux 43 is shown having the character font as one input and the character code at another.
- the graphics signal enables the character code.
- the output from mux 42 and from mux 43 are combined into logic 45.
- Logic 45 has a screen invert attribute, the intensity attribute and the underline attribute as additional inputs.
- the output from logic 45 is applied to buffer 47 and inverter 48 whose outputs are combined into controller 14.
- the attributes are applied to logic 60 which, in the presence of a field mode, passes the latched attributes as inputs to controller 14. Logic 60 retains the information until such time as it is dropped, thereby enabling the same attribute or attributes to be applied to a succession of characters.
- FIG. 5 illustrates buffers 42 and 43 from FIG. 4 as 42a and 42b, and 43b, respectively. Buffers 43a and 43b are used in the graphics mode which will not be described.
- the underline attribute signal is shown gated into the disabling controls of buffers 42a and 42b. At the proper time, such disabling provides the high impedance output which then diverts the voltage through resistor bank 53 to driver 52, either inverted or not inverted, to provide underline information to controller 14.
- flip flop 49 toggles and sets flip flop 48 which presents a "1" output to the S inputs of buffers 42a and 42b, enabling signals BCGD4, BCGD5, BCGD5, BCGD6 and BCGD7 to be sent, in pairs as indicated, to logic 45 (FIG. 4).
- the character first designated to be double wide must be sent at which time the Q-output of flip flop 48 will be a "0", enabling the passage of signals BCGD0, BCGD1, BCGD2 and BCGD3, the right half of the desired double wide character, thus forming the two double wide halves to form a font such as shown in FIG. 2c.
- FIG. 6 illustrates the intensity attribute being gated with the output from flip flop 56 which is clocked by the first line marker signal (FLM) from controller 14 to provide signal LINTNS which is the low intensity signal.
- the eighth row signal generated as indicated earlier, is gated by the graphic signal as the underline signal, which in turn is gated with the LINTNS signal, to produce signal UNDRLN/LINTNS.
- signal LINTNS is low and signal UNDRLN/LINTNS is low, causing the selected font to be activated on display 11. Every time that signal FLM occurs, as long as the intensity attribute line is high, the selected character will be activated.
- the eighth raster signal and graphics signal is provided to eliminate any underline from the graphics mode.
- Flip flop 57 is selectively set by a signal from the microprocessor 16 for a screen invert, resulting in signal SINVRT--which is gated as shown to provide an inverted screen so long as the signal is output from flip flop 57.
- FIG. 7 illustrates logic 60, which includes attribute RAM 18 having outputs D0-D7 applied to buffer 59 which is used in the graphics mode and will not be described here. Outputs D0-D7 are also applied to attribute logic 32 whose outputs are applied to controller 14. Attribute logic 32 is controlled by flip flop 58 which in turn is controlled by a field mask attribute (FLDMSK) and the signal FLDON-from microprocessor 16 for causing the output from attribute logic 32 to remain constant until changed by the output of flip flop 58, thus latching the selected attribute for any number of successive characters.
- FLDMSK field mask attribute
- microprocessor 14 If it is desired to display the double wide character A as shown in FIG. 2c, then microprocessor 14 must store the character code for A in character RAM 20 and must also store the desired font for A in character generator RAM 30. Further, the double width attribute is stored by microprocessor 16 in attribute RAM 18. Controller 14 reads out the font for A as described above and also the double wide attribute from attribute RAM 18. Then, as shown in FIGS. 4 and 5, the two halves of A are doubled to provide a double wide A.
- the character code for A must be stored and the font for A stored as indicated for double wide. As in double wide. A must be referenced twice to provide a double high character.
- the double high attribute is shown applied to mux 38 with an input for top/bottom attribute, with raster 1, 2. In this instance, bit 0 of the raster bits 0, 1 and 2 is held constant so that bits 1 and 2 determine the raster count. The raster count is thereby simply repeated each time. With reference to FIG. 2d, it can be seen that on the first raster, a single dot is displayed and on the second raster, another single dot is displayed.
- this invention enables all desired attributes of a CRT display to be available in the flat panel display.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Controls And Circuits For Display Device (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Digital Computer Display Output (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
An electronic terminal employs a liquid crystal display for displaying desired characters. The terminal has circuitry for providing attributes to the characters, on a character-by-character basis or on a plurality of characters basis. These attributes include double width, double height, underline, inversion and intensity control. These attributes are formed using minimal additional memory and circuitry.
Description
This application is a continuation of application Ser. No. 07/214,230 filed Jul. 1, 1988, entitled "FLAT PANEL DISPLAY ATTRIBUTE GENERATOR" by LaVaughn F. Watts, Jr. and Mark A. Rendon, now abandoned.
1. Field of the Invention
This invention relates to electronic systems having flat planel displays and more particularly to a flat panel display that employs a full range of attributes.
2. Description of the Prior Art
In the past, attributes for liquid crystal displays have been formed by recreating a character set for each attribute or combination of attributes desired. These are not truly attributes, but rather character sets that emulate the attributes for character presentations. This arrangement of displaying character attributes is expensive for each character in terms of hardware, specifically storage.
Another prior art method is to employ a very fast processor for real time storing of a modified character font into a character generator. However, this system is expensive since the processor, memory speed, and support logic must be very fast to store characters, modify characters, and display characters as fast as the communication link is providing presentation protocol commands. Further, since size and power is of consideration, the power required for such a system is not readily available.
This invention allows the user of a small terminal having an LCD display to employ host protocols defining the display attributes and having the same visual presentation of the characters affected in the same manner as a desk top cathode ray tube (CRT) terminal. The invention eliminates this major drawback to the use of the flat panel technology for computers and terminals.
Desk top terminals are designed with high quality CRT displays using host-to-terminal presentation protocols that enhance the readability of the characters displayed on the CRT. These protocols define video attributes that affect the visual presentation of the displayed characters on the CRT. The CRT uses a raster scan technology and the generation of individual attributes and combinations of these attributes is straightforward.
With the increased need for small display terminals, or lap top terminals, the LCD display technology was developed to provide a CRT type display within the portable environment. The liquid crystal display has become very popular as a flat panel display for the portable terminals. The display devices to date, however, have had a limitation as to the quality of the display and the quality of the characters displayed.
Host presentation protocols were not implemented as those on standard desk top CRT units. In many cases, the LCD display was able to generate one attribute, but lacked the ability to generate multiple attributes with the same quality as the CRT. The ability to provide underlining, reverse image, blinking, double wide and double high characters on the display was not available.
This invention provides for the generation of the necessary attributes for commonly used CRT display terminals on a flat panel display. It provides for both character-by-character mode attribute displays and for field mode displays. Both nodes of display may be resident within the memory and may be display controlled.
The invention provides for "N" number of attributes, dependent only on the available amount of storage for the attribute flag (bit) associated with the affected visual display. If the field attribute is on, only one bit of information is needed to describe the visual presentation for the entire field. If the character mode is on, only one bit of information per character is needed to describe the visual presentation for the character.
This invention provides for a method of display and attribute definition to define either combined character and attribute flags within the same device, or separate display character and attribute memory. Only the method of decoding the attribute flags changes with the storage technique. In this preferred embodiment, the implementation of the screen and attribute memory is in separate memories to enhance the number of communication terminal protocols that can be supported without major logic changes, but this is an engineering design choice.
In this preferred embodiment, the LCD is driven by and LCD controller, specifically a HITACHI Model HD63645. This controller is also appropriate for driving an electroluminescent display. The selection of this particular controller is, of course, an engineering choice. Other flat panel displays that may be used include the gas discharge or plasma display.
The terminal of this invention employs a character memory that is a random access memory (RAM) and an attribute memory which is also a RAM.
A character generator memory is employed and it too is a RAM. The character generator memory is down loaded with the bit map definition (font) of each character set.
The microprocessor employed in this invention is the HITACHI Model 64180, obviously an engineering choice. This microprocessor is used for initializing the character RAM and the character generator RAM, as outlined above. It also communicates with the LCD which, in this preferred embodiment, is manufactured by the Optrex Company, for setting parameters such as the size of the field.
The microprocessor sends the code for a selected character together with the attribute desired for that character, the character code being applied to the character RAM and the attribute code being applied to the attribute RAM. The character code is supplied as an address to the character RAM and results in the contents of the particular address being sent to the character generator RAM as still another address. The desired font is found at that address in the character generator RAM. The attribute code from the attribute RAM is further decoded by attribute circuitry and ultimately applied to the font of the desired character which is sent from the character generator RAM to the controller for ultimate display as modified by the attribute.
The principal object of this invention is to provide the flat panel display of a terminal with the ability to display all the attributes normally associated with a CRT display. This and other objects will be made evident in the detailed description that follows.
FIG. 1 is a prespective drawing of the terminal and flat panel display of this invention.
FIG. 2a illustrates a normal character and FIGS. 2b-2d illustrate characters modified by available attributes.
FIG. 3 is a block diagram of the character generation and attribute circuitry.
FIG. 4 is a detailed block diagram of the attribute circuitry.
FIG. 5 is a schematic diagram of the double wide and underline circuitry of this invention.
FIG. 6 is a schematic diagram of the ciruitry for implementing the intensity, underline, and invert attributes.
FIG. 7 is a schematic diagram illustrating the circuitry of the field mode attribute.
This invention enables a terminal (or computer having a flat panel display to provide all of the attributes to the characters displayed on such panel that are ordinarily displayed on CRT displays associated with terminal or computers. Following is a detailed description of the circuitry and method used to provide such attributes.
Turning first to FIG. 1, terminal 10 is shown having a keyboard 12 and having a flat panel display 11. As indicated earlier, the flat panel display in this preferred embodiment is an LCD display, but could also be an electroluminiscent display without any significant alteration. That is, the same controller 14 (FIG. 3) would be used. Also contemplated is the use of a gas discharge or plasma flat panel display. As a gas discharge system, a different controller would have to be selected.
FIG. 2a illustrates the font of an ordinary letter A.
FIG. 2b illustrates the letter A, underlined as caused by the underline attribute.
FIG. 2c illustrates a double wide font for the letter A.
FIG. .[.2b.]. .Iadd.2d .Iaddend.illustrates a double high font for the letter A.
A reverse character attribute causes the letter A to become white and the backgroung to become dark.
The light intensity attribute causes the letter A to appear brighter.
FIG. 3 is a block diagram illustrating the character and attribute generation. Microprocessor 16 is shown with an output of address bits A0-A15 which are selectively applied to character RAM 20 and attribute RAM 18. Microprocessor 16 also has data output lines which are applied to buffers 23, 24 and 25, selected through the simple decoder 21. When buffer 23 is enabled, then data is passed through to attribute RAM 18 at the address specified by lines A0-A15. An attribute code is thereby written in at a specified address.
When buffer 24 is enabled, then data is applied to character RAM 20 at address A0-A15, such data defining a character code at the particular address. Attribute is associated with the character when the address is the same for both RAMs.
When buffer is selected by decode 21, then the output from micorprocessor 16 to character generator RAM 30. The data coming from microprocessor 16 in this case is a particular character font which corresponds to the character code stored in character RAM 20. In this preferred embodiment, the characters are eight pixels wide and eight pixels high. Therefore, to form a character on the flat panel display, eight .[.pytes.]. .Iadd.bytes .Iaddend.of pixel data are required. All eight bytes of any other characters displayed in the same area will also be read out. Then, a second raster is selected and the procress repeated for all characters. This procedure is repeated until all eight rasters have been completed, thereby completing each of the characters. The successive addresses of the selected letters in the rasters is accomplished by using three bits as a tag on the address to thereby provide a total of eight additional byte addresses to complete each character.
Buffer 26 and decoder 28 are used in a graphics mode of display which will not be discussed here.
______________________________________ Bit ______________________________________ CHARACTER-BY-CHARACTER 0 Supplement Character Code onHigh 1 Double High 11 - Double High Bottom Half 10 - DoubleHigh Top Half 2 OX -User Configurable 3 Reverse Video Character on High 4 Underline Character on High 5 Bold Character on Low (or hide on high if bold mode disabled) 6 Bold Character on Low 7 Double Wide Character on High FIELD FORMAT 0 Supplement Character Code onHigh 1Software Control 2Software Control 3 Reverse Video Character on High 4 Underline Character on High 5 Blinking Character on High 6 Bold Character on Low 7 Latch Current Attribute Data on High ______________________________________
These attribute codes are sent into attribute logic 32 for direct application to controller 14 or to character enhance 34. Controller 14 has a very limited repertoire of attributes, including blinking and reverse video. Other attributes, including double wide, double high, underline, screen invert and intensity are applied to character enhance 34 which received the font output from character generator RAM 30 through mux 36. The characters are enhanced as called for by the particular attributes and sent into controller 14.
FIG. 4 illustrates attribute logic 32 and character enhance 34 in detailed block form.
The attributes are applied to logic 60 which, in the presence of a field mode, passes the latched attributes as inputs to controller 14. Logic 60 retains the information until such time as it is dropped, thereby enabling the same attribute or attributes to be applied to a succession of characters.
FIG. 5 illustrates buffers 42 and 43 from FIG. 4 as 42a and 42b, and 43b, respectively. Buffers 43a and 43b are used in the graphics mode which will not be described.
The underline attribute signal is shown gated into the disabling controls of buffers 42a and 42b. At the proper time, such disabling provides the high impedance output which then diverts the voltage through resistor bank 53 to driver 52, either inverted or not inverted, to provide underline information to controller 14.
When the double wide signal, CHRWD, is gated into flip flop 49, flip flop 49 toggles and sets flip flop 48 which presents a "1" output to the S inputs of buffers 42a and 42b, enabling signals BCGD4, BCGD5, BCGD5, BCGD6 and BCGD7 to be sent, in pairs as indicated, to logic 45 (FIG. 4). To provide a double wide character, the character first designated to be double wide must be sent at which time the Q-output of flip flop 48 will be a "0", enabling the passage of signals BCGD0, BCGD1, BCGD2 and BCGD3, the right half of the desired double wide character, thus forming the two double wide halves to form a font such as shown in FIG. 2c.
FIG. 6 illustrates the intensity attribute being gated with the output from flip flop 56 which is clocked by the first line marker signal (FLM) from controller 14 to provide signal LINTNS which is the low intensity signal. The eighth row signal, generated as indicated earlier, is gated by the graphic signal as the underline signal, which in turn is gated with the LINTNS signal, to produce signal UNDRLN/LINTNS. When the intensity attribute is high, then signal LINTNS is low and signal UNDRLN/LINTNS is low, causing the selected font to be activated on display 11. Every time that signal FLM occurs, as long as the intensity attribute line is high, the selected character will be activated. When the intensity attribute is low, then every other time that signal FLM sets flip flop 56, signal LINTNS will be high, causing the character to not be activated and to blend with the background. In this way, the average appearance is of a character having lower intensity than when the intensity attribute is present.
The eighth raster signal and graphics signal is provided to eliminate any underline from the graphics mode.
FIG. 7 illustrates logic 60, which includes attribute RAM 18 having outputs D0-D7 applied to buffer 59 which is used in the graphics mode and will not be described here. Outputs D0-D7 are also applied to attribute logic 32 whose outputs are applied to controller 14. Attribute logic 32 is controlled by flip flop 58 which in turn is controlled by a field mask attribute (FLDMSK) and the signal FLDON-from microprocessor 16 for causing the output from attribute logic 32 to remain constant until changed by the output of flip flop 58, thus latching the selected attribute for any number of successive characters.
If it is desired to display the double wide character A as shown in FIG. 2c, then microprocessor 14 must store the character code for A in character RAM 20 and must also store the desired font for A in character generator RAM 30. Further, the double width attribute is stored by microprocessor 16 in attribute RAM 18. Controller 14 reads out the font for A as described above and also the double wide attribute from attribute RAM 18. Then, as shown in FIGS. 4 and 5, the two halves of A are doubled to provide a double wide A.
If a double high character, such as shown in FIG. 2d is desired, then the character code for A must be stored and the font for A stored as indicated for double wide. As in double wide. A must be referenced twice to provide a double high character. Referring to FIG. 4, the double high attribute is shown applied to mux 38 with an input for top/bottom attribute, with raster 1, 2. In this instance, bit 0 of the raster bits 0, 1 and 2 is held constant so that bits 1 and 2 determine the raster count. The raster count is thereby simply repeated each time. With reference to FIG. 2d, it can be seen that on the first raster, a single dot is displayed and on the second raster, another single dot is displayed. On the third raster, a pair of dots is displayed and on the fourth raster, the same pair of dots is displayed again and so on to ultimately form the top of the letter A. The bottom is then selected and the same procedure is done with the letter A. Together then, a double high A is formed.
The operation of the other attributes such as underline, screen invert, and intensity have been described.
In summary, this invention enables all desired attributes of a CRT display to be available in the flat panel display.
It is anticipated that those with ordinary skill in the art can select other components and provide different circuitry, without departing from the scope of this invention which is limited only by the appended claims.
Claims (12)
1. An attribute generator for a flat panel .[.liquid crystal.]. system, said flat panel display system capable of displaying pixels representative of characters on a flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, the attribute generator comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed; and
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and receiving said character code from said character generating circuit, said received raster code bits forming most significant address bits and combining with said received character code forming least significant address bits, said combined address bits accessing said character cell generator memory for retrieving a character font .[.having a predetermined matrix of a predetermined number of rows and columns of pixels representing said character.]., .Iadd.and .Iaddend.said pixels being further modified for display on said flat panel in response to said attribute codes from said attribute memory.
2. .[.The flat panel attribute generator, as set forth in claim 1,.]. .Iadd.An attribute generator for a flat panel system, said flat panel display system capable of displaying pixels representative of characters on a flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed;
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and receiving said character code from said character generating circuit, said bits accessing said character cell generator memory for retrieving a character font, and said pixels being further modified for display on said flat panel in response to said attribute codes from said attribute memory; and .Iaddend.
wherein said microprocessor produces a double high attribute and a top and bottom attribute, said attributes being stored in said attribute memory, said character cell generating memory receives a top and bottom attribute bit from said attribute memory as the most significant bit of said address in response to said double high attribute, said character cell generating memory producing a top character cell having a pixel pattern correlative to a character font half duplicated along each row, and bottom character cell having a pixel pattern correlative to a bottom character font half duplicated along each row.
3. .[.The flat panel attribute generator, as set forth in claim 1,.]. .Iadd.An attribute generator for a flat panel display system, said flat panel display system capable of displaying pixels representative of characters on flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed;
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and receiving said character code from said character generating circuit, said bits accessing said character cell generator memory for retrieving a character font, and said pixels being further modified for display on said flat panel in response to said attribute codes from said attribute memory; and .Iaddend.
wherein said microprocessor further produces a double wide attribute stored by said attribute memory, further comprising:
a router coupled to said character cell generating memory and receiving therefrom said character font, said router separating said received character font into a left and right half in response to the presence of said double wide attribute; and
a double wide logic circuit coupled to said router and receiving said left and right character font halves, producing a first character cell having a pixel pattern correlative to said left character font half duplicated along each column, and a second character cell having a pixel pattern correlative to said right character font half duplicated along each column.
4. .[.The flat panel attribute generator, as set forth in claim 1,.]. wherein said microprocessor produces an underline attribute, said attribute being stored in said attribute memory, further comprising underline logic circuitry coupled to said character cell generator memory and receiving said character font, said underline logic circuitry manipulating said pixels in a last row of .[.said.]. .Iadd.a .Iaddend.matrix .Iadd.of a number of rows and columns of pixels representing said character, .Iaddend.to effect underlining in response to said underline attribute being received from said attribute memory.
5. The flat panel attribute generator, as set forth in claim 4, wherein said underline logic circuitry inverts said pixels in said last row of said matrix.
6. The flat panel attribute generator, as set forth in claim 5, wherein said underline logic circuitry inverts said pixels in said last row of a bottom matrix in a double high character.
7. The flat panel attribute generator, as set forth in claim 5, wherein said underline logic circuitry inverts said pixels in said last rows of both the left and right half matrices in a double wide character.
8. .[.The flat panel attribute generator, as set forth in claim 1,.]. .Iadd.An attribute generator for a flat panel display system, said flat panel display system capable of displaying pixels representative of characters on a flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed;
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and receiving said character code from said character generating circuit, said bits accessing said character cell generator memory for retrieving a character font, and said pixels being further modified for display on said flat panel in response to said attribute codes from said attribute memory; and .Iaddend.
wherein said microprocessor produces an intensify attribute, said attribute being stored in said attribute memory, further comprising an intensify logic circuit coupled to said character cell generator memory and receiving said character font, said intensify logic circuit causing said controller to display pixels in .[.said.]. .Iadd.a .Iaddend.matrix .Iadd.of a number of rows and columns of pixels representing said character, .Iaddend.to be turned on at a higher refresh rate in response to said intensify attribute being received from said attribute memory.
9. The flat panel attribute generator, as set forth in claim 1, wherein said microprocessor produces an inverse attribute, said attribute being stored in said attribute memory, further comprising an inverse logic coupled to said character cell generator memory and receiving said character font, said inverse logic circuit inverting every pixel in .[.said.]. .Iadd.a .Iaddend.matrix .Iadd.of a number of rows and columns of pixels representing said character, .Iaddend.in response to said inverse attribute being received from said attribute memory.
10. The flat panel attribute generator, as set forth in claim 1, wherein said microprocessor produces a field mode attribute, said attribute being stored in said attribute memory, further comprising a field mode logic circuit coupled to said character cell generator memory and receiving said character font, said field mode logic circuit causing an attribute to modify more than one character. .Iadd.
11. The flat panel attribute generator, as set forth in claim 1, wherein said flat panel display system is a flat panel liquid crystal display system..Iaddend..Iadd.12. An attribute generator for a flat panel display system, said flat panel display system capable of displaying pixels representative of characters on a flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed; and
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and receiving said character code from said character generating circuit, said received raster code bits forming least significant address bits and combining with said received character code forming most significant address bits, said combined address bits accessing said character cell generator memory for retrieving a character font, and said pixels being further modified for display on said flat panel in response to said attribute codes from said attribute memory..Iaddend..Iadd.13. An attribute generator for a flat panel display system, said flat panel display system capable of displaying pixels representative of characters on a flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed; and
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and receiving said character code from said character generating circuit, said received raster code bits forming one of most significant address bits and least significant address bits and combining with said received character code forming the other of said most significant address bits and least significant address bits, said combined address bits accessing said character cell generator memory for retrieving a character font, and said pixels being further modified for display on said flat panel in response
to said attribute codes from said attribute memory..Iaddend..Iadd.14. An attribute generator for a flat panel display system, said flat panel display system capable of displaying pixels representative of characters on a flat panel and having a character generating circuit for generating a plurality of character codes representing a plurality of characters displayable by said flat panel, and further having a flat panel controller coupled to said flat panel, comprising:
a microprocessor producing an attribute code having a predetermined number of bits, said attribute code indicative of the manner in which a character is to be displayed on said flat panel;
an attribute memory coupled to said microprocessor, said attribute memory being adapted for receiving said attribute code from said microprocessor and storing said received attribute code;
a raster generating circuit for generating a raster code indicative of a pixel pattern representative of said character to be displayed; and
a character cell generator memory coupled to said raster generating circuit and said character generating circuit, said character cell generator memory operable for receiving a predetermined number of bits of said raster code from said raster generating circuit and character code from said character generating circuit combined in a single word, said combined bits accessing said character cell generator memory for retrieving a character font, and said pixels being further modified for display on said flat panel in response to said attribute codes from said attribute memory..Iaddend.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/833,269 USRE36670E (en) | 1988-07-01 | 1994-08-31 | Flat panel display attribute generator |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US21423088A | 1988-07-01 | 1988-07-01 | |
US08/833,269 USRE36670E (en) | 1988-07-01 | 1994-08-31 | Flat panel display attribute generator |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US21423088A Continuation | 1988-07-01 | 1988-07-01 | |
US07/717,186 Reissue US5153575A (en) | 1988-07-01 | 1991-06-18 | Flat panel display attribute generator |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE36670E true USRE36670E (en) | 2000-04-25 |
Family
ID=22798287
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/717,186 Ceased US5153575A (en) | 1988-07-01 | 1991-06-18 | Flat panel display attribute generator |
US08/833,269 Expired - Lifetime USRE36670E (en) | 1988-07-01 | 1994-08-31 | Flat panel display attribute generator |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/717,186 Ceased US5153575A (en) | 1988-07-01 | 1991-06-18 | Flat panel display attribute generator |
Country Status (6)
Country | Link |
---|---|
US (2) | US5153575A (en) |
EP (1) | EP0349145B1 (en) |
JP (1) | JP3803367B2 (en) |
KR (1) | KR0134967B1 (en) |
CA (1) | CA1335215C (en) |
DE (1) | DE68922029T2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6281876B1 (en) * | 1999-03-03 | 2001-08-28 | Intel Corporation | Method and apparatus for text image stretching |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2993276B2 (en) * | 1992-06-11 | 1999-12-20 | セイコーエプソン株式会社 | Printer |
JPH07181928A (en) * | 1993-12-22 | 1995-07-21 | Nikon Corp | Dot lcd display system |
KR100238260B1 (en) * | 1994-03-11 | 2000-01-15 | 윤종용 | On-screen character generating circuit, tv receiver and video tape recorder |
US5990858A (en) * | 1996-09-04 | 1999-11-23 | Bloomberg L.P. | Flat panel display terminal for receiving multi-frequency and multi-protocol video signals |
JPH10105556A (en) * | 1996-09-27 | 1998-04-24 | Sharp Corp | Electronic dictionary and information display method |
US6674436B1 (en) * | 1999-02-01 | 2004-01-06 | Microsoft Corporation | Methods and apparatus for improving the quality of displayed images through the use of display device and display condition information |
JP4486498B2 (en) * | 2002-09-03 | 2010-06-23 | ブルームバーグ・ファイナンス・エル・ピー | Bezelless electronic display |
US6919678B2 (en) * | 2002-09-03 | 2005-07-19 | Bloomberg Lp | Bezel-less electric display |
US7607620B2 (en) * | 2002-09-03 | 2009-10-27 | Bloomberg Finance L.P. | Support for one or more flat panel displays |
JP2004302324A (en) * | 2003-04-01 | 2004-10-28 | Matsushita Electric Ind Co Ltd | On-screen display device |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4646077A (en) * | 1984-01-16 | 1987-02-24 | Texas Instruments Incorporated | Video display controller system with attribute latch |
US4716405A (en) * | 1984-10-31 | 1987-12-29 | Kabushiki Kaisha Toshiba | Flat panel display control apparatus |
US4742344A (en) * | 1984-12-20 | 1988-05-03 | International Business Machines Corp. | Digital display system with refresh memory for storing character and field attribute data |
US4745561A (en) * | 1983-12-28 | 1988-05-17 | Hitachi, Ltd. | Character font pattern editing system for modification of font patterns |
US4751508A (en) * | 1985-02-05 | 1988-06-14 | Tokyo Electric Co., Ltd. | Dot character display apparatus |
US4757311A (en) * | 1983-09-16 | 1988-07-12 | Sharp Kabushiki Kaisha | Dot matrix panel display control |
US4783650A (en) * | 1983-09-01 | 1988-11-08 | U.S. Philips Corp. | Data display arrangement |
US4849747A (en) * | 1985-05-07 | 1989-07-18 | Panafacom Limited | Display data transfer control apparatus applicable for display unit |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4937565A (en) * | 1986-06-24 | 1990-06-26 | Hercules Computer Technology | Character generator-based graphics apparatus |
JPS6311991A (en) * | 1986-07-03 | 1988-01-19 | 株式会社東芝 | Display controller |
-
1989
- 1989-06-12 CA CA000602417A patent/CA1335215C/en not_active Expired - Fee Related
- 1989-06-13 DE DE68922029T patent/DE68922029T2/en not_active Expired - Fee Related
- 1989-06-13 EP EP89305947A patent/EP0349145B1/en not_active Expired - Lifetime
- 1989-06-30 JP JP16720689A patent/JP3803367B2/en not_active Expired - Fee Related
- 1989-07-01 KR KR1019890009438A patent/KR0134967B1/en not_active IP Right Cessation
-
1991
- 1991-06-18 US US07/717,186 patent/US5153575A/en not_active Ceased
-
1994
- 1994-08-31 US US08/833,269 patent/USRE36670E/en not_active Expired - Lifetime
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4783650A (en) * | 1983-09-01 | 1988-11-08 | U.S. Philips Corp. | Data display arrangement |
US4757311A (en) * | 1983-09-16 | 1988-07-12 | Sharp Kabushiki Kaisha | Dot matrix panel display control |
US4745561A (en) * | 1983-12-28 | 1988-05-17 | Hitachi, Ltd. | Character font pattern editing system for modification of font patterns |
US4646077A (en) * | 1984-01-16 | 1987-02-24 | Texas Instruments Incorporated | Video display controller system with attribute latch |
US4716405A (en) * | 1984-10-31 | 1987-12-29 | Kabushiki Kaisha Toshiba | Flat panel display control apparatus |
US4742344A (en) * | 1984-12-20 | 1988-05-03 | International Business Machines Corp. | Digital display system with refresh memory for storing character and field attribute data |
US4751508A (en) * | 1985-02-05 | 1988-06-14 | Tokyo Electric Co., Ltd. | Dot character display apparatus |
US4849747A (en) * | 1985-05-07 | 1989-07-18 | Panafacom Limited | Display data transfer control apparatus applicable for display unit |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6281876B1 (en) * | 1999-03-03 | 2001-08-28 | Intel Corporation | Method and apparatus for text image stretching |
Also Published As
Publication number | Publication date |
---|---|
JPH0277932A (en) | 1990-03-19 |
DE68922029T2 (en) | 1995-08-03 |
EP0349145A3 (en) | 1991-06-05 |
DE68922029D1 (en) | 1995-05-11 |
KR0134967B1 (en) | 1998-04-25 |
US5153575A (en) | 1992-10-06 |
JP3803367B2 (en) | 2006-08-02 |
EP0349145A2 (en) | 1990-01-03 |
KR900002181A (en) | 1990-02-28 |
EP0349145B1 (en) | 1995-04-05 |
CA1335215C (en) | 1995-04-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0327119B2 (en) | ||
US5430457A (en) | CRT/flat panel display control system | |
USRE36670E (en) | Flat panel display attribute generator | |
US4203102A (en) | Character display system | |
KR910001564B1 (en) | A computer display system for producing color text and graphics | |
US4910505A (en) | Graphic display apparatus with combined bit buffer and character graphics store | |
US4201983A (en) | Addressing circuitry for a vertical scan dot matrix display apparatus | |
US4937565A (en) | Character generator-based graphics apparatus | |
JPH0141993B2 (en) | ||
US5699498A (en) | Technique and apparatus for color expansion into a non-aligned 24 bit RGB color-space format | |
JPS60208795A (en) | Display unit | |
JP3017882B2 (en) | Display control system | |
JPH06342337A (en) | Computer display system | |
JPS61113092A (en) | Computer display system | |
JP2943067B1 (en) | Display control method and device | |
JPS645314B2 (en) | ||
KR940011657B1 (en) | Image synthesizer and method thereof | |
JPS6024586A (en) | Display data processing circuit | |
JP2709474B2 (en) | Character / pattern information display | |
KR100207453B1 (en) | Apparatus for on screen displaying put on the edge osd character | |
KR890006224Y1 (en) | Large size imagine displaying system for computer | |
JPS6216430B2 (en) | ||
JPS587999B2 (en) | display device | |
WO1991000587A1 (en) | Video image controller for low power computer | |
JPH04348679A (en) | Framing signal generating circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 12 |