USRE35483E - Switching matrix crosspoint - Google Patents

Switching matrix crosspoint Download PDF

Info

Publication number
USRE35483E
USRE35483E US08/269,326 US26932694A USRE35483E US RE35483 E USRE35483 E US RE35483E US 26932694 A US26932694 A US 26932694A US RE35483 E USRE35483 E US RE35483E
Authority
US
United States
Prior art keywords
transistors
input
differential
iadd
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/269,326
Inventor
Michel Harrand
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SA
Original Assignee
SGS Thomson Microelectronics SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by SGS Thomson Microelectronics SA filed Critical SGS Thomson Microelectronics SA
Priority to US08/269,326 priority Critical patent/USRE35483E/en
Application granted granted Critical
Publication of USRE35483E publication Critical patent/USRE35483E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
    • H03K17/693Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors

Definitions

  • the present invention relates to a switching matrix and more particularly to a broadband digital switching matrix liable to operate at very high frequencies, higher than 100 megabits per second, usable for example for switching digital TV channels.
  • a switching matrix is a circuit having n input channels and m output channels and permitting to independently apply on any of the m output channels any of the n input channels (or its complement).
  • Each input channel can be connected to a chosen number of outputs. However, an output channel can only be connected to one input channel.
  • CMOS technology that is, a technology comprising N-channel and P-channel MOS transistors: .[.indeed, one knows.]. .Iadd.indeed, it is known .Iaddend.a priori that such a technology is liable to reduce current consumption and the surface of the circuit.
  • the present crosspoint realizations using CMOS transistors exhibit, on the one hand, the drawback of a lack of rapidity, and, on the other hand, the drawback of being incompatible as regards their control voltage with the adjacent circuits for processing high frequency signals, which generally use ECL technology.
  • An object of the invention is to provide for a switching matrix crosspoint permitting complete .[.insertion.]. .Iadd.resolution .Iaddend.of the above problems of ECL/CMOS compatibility and of operation rate.
  • the invention provides for a switching matrix crosspoint having n input lines (rows) and m output lines (columns), each line comprising a differential pair of conductors, this crosspoint being constituted by P-channel and N-channel enhanced MOS transistors.
  • this crosspoint being constituted by P-channel and N-channel enhanced MOS transistors.
  • each input line conductor is connected to an input of a first differential amplifier, each leg of which is associated through a current mirror circuit to a first current source enabled by a selection input of the crosspoint,
  • the outputs of the differential amplifier are connected to a second differential amplifier fed by a second current source common to all crosspoints of a same column, and
  • the outputs of the differential pair are connected to the pair of conductors of an output column, an extremity of this column being connected to the high voltage source through a resistor.
  • means are provided for setting the voltage at the differential amplifier output when the memory point is not selected.
  • the differential amplifier comprises, in parallel, two legs constituted by a first P-channel transistor and a first N-channel transistor and by a second P-channel transistor and second N-channel transistor, respectively, the drains of the P-channel transistors being connected to a high supply source and the sources of the first and second N-channel transistors being connected to a low supply terminal through a third N-channel MOS transistor, said current source comprising between the high supply source and the low supply source a series circuit comprising a third P-channel transistor, the drain of which is connected to the gate, a fourth N-channel transistor, the gate of which receives the crosspoint selection signal, and a fifth N-channel transistor, the drain of which is connected to the gate; the current mirror circuit being formed by interconnecting the gates of the first, second and third P-channel transistors and by interconnecting the gates of the third and fifth N-channel transistors; the gates of the first and second N-channel transistors being respectively connected to each of the input channel conductors and the drains of those transistor
  • the means for setting the voltage comprise a sixth N-channel transistor parallel connected to the third N-channel transistor and receiving the reverse selection signal.
  • each column comprises, in series with each resistor, a bipolar transistor, the collector of which is connected to the resistor, the emitter is connected to the column and the base is connected to the high supply source, the column being connected to a third current source.
  • FIG. 1 is a general and schematic representation of a switching matrix
  • FIG. 2 shows the basic element of a CMOS crosspoint according to the prior art
  • FIG. 3 shows a crosspoint according to the invention
  • FIG. 4 illustrates a variant of an aspect of the invention.
  • switching matrix is designed to establish connections between input lines I1 . . . Ii . . . In and selected output line connections O1 . . . Oj . . . Om, the connections being determined by selection signals Sij controlling the switches arranged at the crosspoints of each line and each column (the selection signals are generally generated by a memory).
  • selection signals Sij controlling the switches arranged at the crosspoints of each line and each column (the selection signals are generally generated by a memory).
  • FIG. 2 A conventional embodiment of a crosspoint realized according to CMOS technology is illustrated in FIG. 2 and corresponds for example to a portion of the crosspoint described in the above-mentioned article.
  • FIG. 2 are shown a portion of a row Ii and a portion of a column Oj.
  • a high voltage source Vdd and a low voltage source Vss are connected in series four enhanced MOS transistors, namely: two P-channel MOS transistors 11 and 12 and two N-channel MOS transistors 13 and 14, successively.
  • the gates of MOS transistors 11 and 14 are connected to row Ii.
  • the gate of the N-channel MOS transistor 13 is connected to the selection signal Sij and the gate of the P-channel MOS transistor 12 is connected to the complement Sij* of selection signal Sij.
  • Sij if Sij is at a low level, transistors 12 and 13 are blocked and the connection point is inhibited. If Sij is set to 1, transistors 12 and 13 are conductive and the complement of signal Ii (Vdd if Ii is at a low level and Vss if Ii is at a high level) appears on line Oj.
  • FIG. 3 schematically illustrates an embodiment of a circuit according to the invention.
  • An input channel Ii is realized in the form of two differential conductors Ii1 and Ii2 and an output channel is constituted by a pair of differential conductors Oj1 and Oj2.
  • the columns, that is, conductors Oj1 and Oj2 are connected to the high voltage source Vdd through resistors R.
  • resistors R resistors
  • the crosspoint comprises an output stage constituted by a differential amplifier, M1 and M2.
  • the drains of those transistors are connected to each column Oj1 and Oj2 and the sources of those transistors are interconnected to an additional column connected to the low voltage supply Vss through a current source I.
  • line Oj1 and Oj2 will be at a low logic level.
  • the current source I is common to all crosspoints of a same column, as well as resistors R.
  • the gates of transistors M1 and M2 of the output amplifier are driven by a differential stage comprising N-channel MOS transistors, M3 and M4, the sources of which are interconnected and the gates are respectively connected to conductors Ii1 and Ii2 of the input channel Ii.
  • the drains of transistors M3 and M4 are connected to the high voltage source Vdd through P-channel MOS transistors, M5 and M6, and the common source of transistors M3 and M4 is connected to the low supply source Vss through an N-channel MOS transistor, M7, arranged in parallel with an N-channel MOS transistor, M8, the gate of which receives the complement Sij* of the selection signal of this crosspoint.
  • the crosspoint also comprises, between the low supply source Vss and the high supply source Vdd, an N-channel MOS transistor, M9, an N-channel MOS transistor, M10, and a P-channel MOS transistor, M11.
  • the gate of transistor M9 is connected to its drain and the gate of transistor M11 is connected to its drain.
  • the gate of transistor M10 receives the selection signal Sij.
  • Transistors M5 and M6 have their gate connected to the gate of transistor M11 and transistor M7 has .[.tis.]. .Iadd.its .Iaddend.gate connected to the gate of transistor M9.
  • transistors M5 and M6 form with transistor M11 a current mirror, and similarly transistor M7 with transistor M9.
  • This crosspoint operates as follows.
  • transistor M10 When signal Sij is at a high level, that is, when the crosspoint is selected, transistor M10 is conductive and .[.transistor.]. .Iadd.input signal .Iaddend.M8 is blocked.
  • the transistor Ii1 or Ii2 with the highest level determines .[.if.]. .Iadd.whether .Iaddend.transistor M3 or M4 is .Iadd.more .Iaddend.conductive, and therefore a current equal to that determined by the current source M9-M10-11 will flow through the leg M5-M3-M7 or through the leg M6-M4-M7, the other leg being blocked.
  • transistor M1 or M2 of the output stage will be rendered conductive; therefore, column output conductor Oj1 or Oj2 will change its state. It will be noted that, except for selection signals, all the other signals cause the crosspoint to operate if they exhibit a level difference of about only a few hundred millivolts, which is compatible with the levels necessary for an ECL circuit to operate.
  • one of the advantages of the invention is that the load of the input signals is independent of the state (selected or not) of the switches. Therefore, changing the selection on the output channel does not impair the other channels. Hence, the signal propagation time is substantially constant and crosstalk phenomena associated with current fluctuations are avoided.
  • FIG. 4 illustrates an exemplary variant wherein have been added on output columns Oj NPN-type bipolar transistors Q, the collector of which is connected to resistors R and the emitter is connected to the respective column Oj1, Oj2. Those emitters are also connected to current sources i. This permits to maintain at a constant voltage the drains of transistors M1 and M2. In that case, the column output is taken on the collectors of transistors Q. Owing to the fact the voltages are constant on the drains of transistors M1 and M2, and also on their sources, the capacitances on lines Oj1 and Oj2 have practically no effect on the circuit operation rate.

Landscapes

  • Electronic Switches (AREA)
  • Logic Circuits (AREA)

Abstract

A crosspoint for a switching matrix constituted by enhanced P-channel and N-channel MOS transistors. Each input line conductor (Ii1 and Ii2) is connected to an input of a first differential amplifier (M3, M4), each leg of which is associated by a current mirror circuit to a first current source (M9, M10, M11) enabled by a selection input (Sij) of the crosspoint. The outputs of the first differential amplifier are connected to a second differential amplifier (M1, M2) fed by a second current source (I) common to all the crosspoints of a same column. The outputs of the second differential amplifier are connected to the pair of conductors (Oj1, Oj2) of an output column, an extremity of this column being connected to the high voltage source (Vdd) through a resistor (R).

Description

BACKGROUND OF THE INVENTION
The present invention relates to a switching matrix and more particularly to a broadband digital switching matrix liable to operate at very high frequencies, higher than 100 megabits per second, usable for example for switching digital TV channels.
A switching matrix is a circuit having n input channels and m output channels and permitting to independently apply on any of the m output channels any of the n input channels (or its complement). Each input channel can be connected to a chosen number of outputs. However, an output channel can only be connected to one input channel.
For realizing such a switching matrix, one tries to reach the following objectives:
high operation frequency or low propagation time according to the application (asynchronous or synchronous system),
low current consumption,
crosstalk ratio,
small size of the circuit when integrated in a silicon wafer.
In the prior art, to obtain the above mentioned very high operation frequencies, a bipolar technology, for example of the ECL type, which permits reaching such frequencies, is first envisaged. However, with such a technology, the circuit surface is unavoidably .[.important.]. .Iadd.significant .Iaddend.as well as its current consumption.
Thus, .[.one.]. .Iadd.the inventor .Iaddend.has devised various means for realizing such circuits by using a CMOS technology, that is, a technology comprising N-channel and P-channel MOS transistors: .[.indeed, one knows.]. .Iadd.indeed, it is known .Iaddend.a priori that such a technology is liable to reduce current consumption and the surface of the circuit. However, the present crosspoint realizations using CMOS transistors exhibit, on the one hand, the drawback of a lack of rapidity, and, on the other hand, the drawback of being incompatible as regards their control voltage with the adjacent circuits for processing high frequency signals, which generally use ECL technology.
For controlling MOS transistors, it is generally necessary that the difference between .[.thigh.]. .Iadd.the high .Iaddend.level and low level is several volts while control levels in ECL technology vary only a few hundred millivolts. Thus, to solve this compatibility problem, it has been necessary to provide circuits for converting the ECL control levels into CMOS control levels and CMOS control levels into ECL control levels. The ECL circuits exhibit the drawback, on the one hand, of requiring a large surface and therefore cancelling part of the advantages expected from CMOS technology and, on the other hand, of adding an important propagation time to the signals, which is particularly impairing when using signal transmission in the synchronous mode.
Moreover, using logic levels having a large difference for controlling MOS transistors causes switching times to be unavoidably long since it is necessary to charge the input capacitors of those MOS transistors and the charging time (dt) is directly proportional to the voltage difference (dV) between high and low levels (dT=CdV/i) for capacitive charges constituted by the gates of the MOS transistors.
An .[.exemplar.]. .Iadd.exemplary .Iaddend.embodiment of an MOS transistor crosspoint is given in the article by Hyun J. Shin and David A. Hodges issued in IEEE Journal of Solid State Circuits, vol. 24, No. 2, Apr. 1988, entitled "A 250-Mbit/s CMOS Crosspoint Switch". In this article, a few problems associated with the use of MOS transistors are solved as regards the output dispersion of the control signals. By using a specific output amplifier represented in FIG. 7, page 482, of this article, the output voltage dispersion is limited and is compatible with ECL technology. However, the problem concerning the input control of .[.ht.]. .Iadd.the .Iaddend.MOS transistors is not solved and, as shown in FIG. 8 of this article, one uses for each matrix line an input buffer permitting conversion of ECL logic signals into CMOS logic signals.
An object of the invention is to provide for a switching matrix crosspoint permitting complete .[.insertion.]. .Iadd.resolution .Iaddend.of the above problems of ECL/CMOS compatibility and of operation rate.
BRIEF SUMMARY OF THE INVENTION
To achieve this object and others, the invention provides for a switching matrix crosspoint having n input lines (rows) and m output lines (columns), each line comprising a differential pair of conductors, this crosspoint being constituted by P-channel and N-channel enhanced MOS transistors. In this crosspoint:
each input line conductor is connected to an input of a first differential amplifier, each leg of which is associated through a current mirror circuit to a first current source enabled by a selection input of the crosspoint,
the outputs of the differential amplifier are connected to a second differential amplifier fed by a second current source common to all crosspoints of a same column, and
the outputs of the differential pair are connected to the pair of conductors of an output column, an extremity of this column being connected to the high voltage source through a resistor.
According to an embodiment of the invention, means are provided for setting the voltage at the differential amplifier output when the memory point is not selected.
According to an embodiment of the invention, the differential amplifier comprises, in parallel, two legs constituted by a first P-channel transistor and a first N-channel transistor and by a second P-channel transistor and second N-channel transistor, respectively, the drains of the P-channel transistors being connected to a high supply source and the sources of the first and second N-channel transistors being connected to a low supply terminal through a third N-channel MOS transistor, said current source comprising between the high supply source and the low supply source a series circuit comprising a third P-channel transistor, the drain of which is connected to the gate, a fourth N-channel transistor, the gate of which receives the crosspoint selection signal, and a fifth N-channel transistor, the drain of which is connected to the gate; the current mirror circuit being formed by interconnecting the gates of the first, second and third P-channel transistors and by interconnecting the gates of the third and fifth N-channel transistors; the gates of the first and second N-channel transistors being respectively connected to each of the input channel conductors and the drains of those transistors being respectively connected to the control gates of the differential pair.
According to an embodiment of the invention, the means for setting the voltage comprise a sixth N-channel transistor parallel connected to the third N-channel transistor and receiving the reverse selection signal.
According to an embodiment of the invention, each column comprises, in series with each resistor, a bipolar transistor, the collector of which is connected to the resistor, the emitter is connected to the column and the base is connected to the high supply source, the column being connected to a third current source.
BRIEF DISCLOSURE OF THE DRAWINGS
The foregoing and other objects, features and advantages of the invention will be apparent from the following detailed description of preferred embodiments as illustrated in the accompanying drawings wherein:
FIG. 1 is a general and schematic representation of a switching matrix;
FIG. 2 shows the basic element of a CMOS crosspoint according to the prior art;
FIG. 3 shows a crosspoint according to the invention; and
FIG. 4 illustrates a variant of an aspect of the invention.
DETAILED DESCRIPTION OF THE INVENTION
As shown in FIG. 1, switching matrix is designed to establish connections between input lines I1 . . . Ii . . . In and selected output line connections O1 . . . Oj . . . Om, the connections being determined by selection signals Sij controlling the switches arranged at the crosspoints of each line and each column (the selection signals are generally generated by a memory). Here, the specific case of a column to be connected to one row only (but where a given row can be connected to several columns) will be considered.
A conventional embodiment of a crosspoint realized according to CMOS technology is illustrated in FIG. 2 and corresponds for example to a portion of the crosspoint described in the above-mentioned article. In FIG. 2, are shown a portion of a row Ii and a portion of a column Oj. Between a high voltage source Vdd and a low voltage source Vss are connected in series four enhanced MOS transistors, namely: two P-channel MOS transistors 11 and 12 and two N- channel MOS transistors 13 and 14, successively. The gates of MOS transistors 11 and 14 are connected to row Ii. The gate of the N-channel MOS transistor 13 is connected to the selection signal Sij and the gate of the P-channel MOS transistor 12 is connected to the complement Sij* of selection signal Sij. Thus, if Sij is at a low level, transistors 12 and 13 are blocked and the connection point is inhibited. If Sij is set to 1, transistors 12 and 13 are conductive and the complement of signal Ii (Vdd if Ii is at a low level and Vss if Ii is at a high level) appears on line Oj.
The drawbacks of such a circuit are mentioned above. It will be noted that the improvement brought by the above document to this circuit consists in adding behind line Oj an amplification and amplitude limitation circuit for signals on this line.
FIG. 3 schematically illustrates an embodiment of a circuit according to the invention. An input channel Ii is realized in the form of two differential conductors Ii1 and Ii2 and an output channel is constituted by a pair of differential conductors Oj1 and Oj2. The columns, that is, conductors Oj1 and Oj2, are connected to the high voltage source Vdd through resistors R. Thus, if a current I is extracted from one of conductors Oj1 and Oj2, the voltage on this conductor drops to a value Vdd--RI, while the other conductor is at a voltage Vdd. By properly choosing the values of R and I, it will then be possible to obtain on those lines ECL compatible levels.
The crosspoint comprises an output stage constituted by a differential amplifier, M1 and M2. The drains of those transistors are connected to each column Oj1 and Oj2 and the sources of those transistors are interconnected to an additional column connected to the low voltage supply Vss through a current source I. Thus, depending on whether transistor M1 or M2 is conductive, line Oj1 and Oj2 will be at a low logic level. It will be noted that the current source I is common to all crosspoints of a same column, as well as resistors R.
The gates of transistors M1 and M2 of the output amplifier are driven by a differential stage comprising N-channel MOS transistors, M3 and M4, the sources of which are interconnected and the gates are respectively connected to conductors Ii1 and Ii2 of the input channel Ii. The drains of transistors M3 and M4 are connected to the high voltage source Vdd through P-channel MOS transistors, M5 and M6, and the common source of transistors M3 and M4 is connected to the low supply source Vss through an N-channel MOS transistor, M7, arranged in parallel with an N-channel MOS transistor, M8, the gate of which receives the complement Sij* of the selection signal of this crosspoint.
The crosspoint also comprises, between the low supply source Vss and the high supply source Vdd, an N-channel MOS transistor, M9, an N-channel MOS transistor, M10, and a P-channel MOS transistor, M11. The gate of transistor M9 is connected to its drain and the gate of transistor M11 is connected to its drain. The gate of transistor M10 receives the selection signal Sij. Thus, when crosspoint ij is selected, that is, when signal Sij is at 1, the whole set of transistors M9, M10 and M11 constitutes a constant current source, practically independent of the dispersions of characteristics resulting from the N-channel and P-channel manufacturing process.
Transistors M5 and M6 have their gate connected to the gate of transistor M11 and transistor M7 has .[.tis.]. .Iadd.its .Iaddend.gate connected to the gate of transistor M9. Thus, transistors M5 and M6 form with transistor M11 a current mirror, and similarly transistor M7 with transistor M9.
This crosspoint operates as follows.
When signal Sij is at a high level, that is, when the crosspoint is selected, transistor M10 is conductive and .[.transistor.]. .Iadd.input signal .Iaddend.M8 is blocked. The transistor Ii1 or Ii2 with the highest level determines .[.if.]. .Iadd.whether .Iaddend.transistor M3 or M4 is .Iadd.more .Iaddend.conductive, and therefore a current equal to that determined by the current source M9-M10-11 will flow through the leg M5-M3-M7 or through the leg M6-M4-M7, the other leg being blocked. As a result, transistor M1 or M2 of the output stage will be rendered conductive; therefore, column output conductor Oj1 or Oj2 will change its state. It will be noted that, except for selection signals, all the other signals cause the crosspoint to operate if they exhibit a level difference of about only a few hundred millivolts, which is compatible with the levels necessary for an ECL circuit to operate.
However, if signal Sij is at a low level for inhibiting .[.ht.]. .Iadd.the .Iaddend.crosspoint, there is no current flowing through supply source M9-M10-M11, transistors M5, M6 and M7 are blocked and transistor M8 becomes conductive, setting to low voltage (Vss) the sources of transistors M3 and M4 as well as their drains since those transistors remain substantially conductive. As a result, transistors M1 and M2 are blocked and no current is extracted from the output conductors Oj1 and Oj2 by the supply source I.
It will be noted that one of the advantages of the invention is that the load of the input signals is independent of the state (selected or not) of the switches. Therefore, changing the selection on the output channel does not impair the other channels. Hence, the signal propagation time is substantially constant and crosstalk phenomena associated with current fluctuations are avoided.
Of course, the invention .[.si.]. .Iadd.is .Iaddend.liable of numerous variants which will appear to those skilled in the art.
FIG. 4 illustrates an exemplary variant wherein have been added on output columns Oj NPN-type bipolar transistors Q, the collector of which is connected to resistors R and the emitter is connected to the respective column Oj1, Oj2. Those emitters are also connected to current sources i. This permits to maintain at a constant voltage the drains of transistors M1 and M2. In that case, the column output is taken on the collectors of transistors Q. Owing to the fact the voltages are constant on the drains of transistors M1 and M2, and also on their sources, the capacitances on lines Oj1 and Oj2 have practically no effect on the circuit operation rate.

Claims (12)

I claim:
1. A crosspoint for a switching matrix having n input lines .[.(rows).]. and m output lines .[.(columns).]., each line comprising a pair of conductors, said crosspoint comprising .[.enhanced.]. P-channel and N-channel MOS transistors, wherein:
each input line conductor .[.(Ii1 and Ii2).]. is connected to an input of a first differential amplifier .[.(M3, M4).]., each leg of which is associated by a current mirror circuit to a first current source .[.(M9, M10, M11).]. enabled by a selection input .[.(Sij).]. of said crosspoint.
the outputs of the first differential amplifier are connected to a second differential amplifier .[.(M1, M2).]. fed by a second current source .[.(I).]. common to all the crosspoints of a selected output line, and
the outputs of the second differential amplifier are connected to said selected output line, an extremity of which is connected to a high voltage source .[.(Vdd).]. through a .[.resistor (R).]. .Iadd.load element.Iaddend..
2. A crosspoint according to claim 1, further comprising means .[.(M8, Sij).]. for setting the voltage at the output of said first differential amplifier when said crosspoint is not selected.
3. A crosspoint according to claim 2, wherein said means for setting the voltage comprises a fourth N-channel transistor .[.(M8).]. connected in parallel to the third N-channel transistor .[.(M7).]. for receiving the reverse selection signal .[.(Sij*).]..
4. A crosspoint according to claim 1, wherein each of said columns comprises, in series with a resistor .[.(R).]., a bipolar transistor .[.(Q).]., the collector of which is connected to said resistor, the emitter of which is connected to one of said pair of conductors of said column, and the base of which is connected to a high voltage supply source.
5. A crosspoint according to claim 1, wherein said first differential amplifier comprises, in parallel, two legs respectively comprising a first P-channel transistor .[.(M5).]. and a first N-channel transistor .[.(M3).]., and a second P-channel transistor .[.(M6).]. and a second N-channel transistor .[.(M4).]., the drains of said P-channel transistors being connected to said high voltage source and the sources of said N-channel transistors being connected to a low voltage supply terminal .[.(Vss).]. through a third N-channel transistor .[.(M7).]..
6. A crosspoint according to claim 5, herein said means for setting the voltage comprises a fifth N-channel transistor .[.(M8).]. connected in parallel to said third N-channel transistor and receiving the reverse selection signal .[.(Sij*).]..
7. A crosspoint according to claim 5, wherein said first current source comprises a third P-channel transistor .[.(M11).]., the drain of which is connected to the gate thereof, a sixth N-channel transistor .[.(M10).]., the gate of which receives a selection signal .[.(Sij).]. of said crosspoint, and a seventh N-channel transistor .[.(M9).]., the drain of which is connected to the gate thereof, said current mirror circuit being implemented by the gate interconnection of said first, second and third N-channel transistors, the gates of said first and second N-channel transistors being connected respectively to each input conductor and the gates of said first and second N-channel transistors being connected respectively to the control gates of said second differential amplifier. .Iadd.
8. A switching matrix crosspoint circuit, comprising:
a plurality of differential input signal connections,
a plurality of differential output signal connections, and
a plurality of selectable switch elements each having a differential input operatively connected to a particular respective one of said differential input signal connections and having a differential output operatively connected to a particular respective one of said output signal connections;
individual ones of said switch elements each being connected to receive a respective selection signal, and comprising
at least one pair of field-effect input transistors having respective gates connected to receive respective portions of said input signal,
current-generation circuitry connected to pass a substantially constant current through said input transistors when said selection signal is active, and
disabling circuitry connected to bias said input transistors so that said input transistors effectively hold both sides of said differential output off, when said selection signal is inactive. .Iaddend..Iadd.9. The circuit of claim 8, wherein each said differential output signal connection is connected to a positive supply voltage through a pair of load elements.
.Iaddend..Iadd.10. The circuit of claim 8, wherein said input transistors are N-channel field-effect transistors, and said disabling circuitry is connected to selectively pull down the sources of said input transistors, and said input transistors have drains thereof connected to drive gates of an additional pair of N-channel field-effect transistors, and said additional pair of N-channel field-effect transistors are operatively connected to drive said differential output signal connections. .Iadd.11. The circuit of claim 8, wherein said input transistors are N-channel field-effect transistors. .Iaddend..Iadd.12. The circuit of claim 8, wherein said current-generation circuitry includes at least two current
mirrors. .Iaddend..Iadd.13. A switching matrix crosspoint circuit, comprising:
a plurality of differential input signal connections,
a plurality of differential output signal connections,
a plurality of switch elements each having a differential input operatively connected to a particular respective one of said differential input signal connections, and each having a differential output operatively connected to a particular respective one of said output signal connections, and each being connected to receive a respective selection signal, and each comprising
at least one pair of field-effect input transistors having respective gates connected to receive respective portions of said input signal,
an additional pair of transistors connected to be driven by said pair of input transistors,
disabling circuitry connected to bias said input transistors so that said additional transistors are turned off, whenever said selection signal is inactive;
wherein multiple ones of said additional pairs of transistors each have first current-carrying terminals thereof differentially connected to a common one of said differential outputs, and have second current-carrying terminals thereof connected in common to a single shared current sink. .Iaddend..Iadd.14. The circuit of claim 13, wherein each said differential output signal connection is connected to a positive supply voltage through
a pair of load elements. .Iaddend..Iadd.15. The circuit of claim 13, wherein said input and additional transistors are all N-channel field-effect transistors. .Iaddend..Iadd.16. The circuit of claim 13, wherein said input transistors are N-channel field-effect transistors, and said disabling circuitry is connected to selectively pull down the sources of said input transistors. .Iaddend..Iadd.17. A switching matrix crosspoint circuit, comprising:
a plurality of differential input signal connections,
a plurality of differential output signal connections, and
a plurality of selectable switch elements each having a differential input operatively connected to a particular respective one of said differential input signal connections and having a differential output operatively connected to a particular respective one of said output signal connections;
each said switch element comprising at least two differential amplifier stages cascaded together. .Iaddend..Iadd.18. The circuit of claim 17, further comprising a respective complementary pair of control lines connected to operate each of said switch elements. .Iaddend..Iadd.19. The circuit of claim 17, wherein each said differential output signal connection is connected to a positive supply voltage through a pair of
load elements. .Iaddend..Iadd.20. The circuit of claim 17, wherein each said differential amplifier stage includes a balanced pair of N-channel field-effect transistors having gates connected to receive inputs. .Iaddend..Iadd.21. A switching matrix crosspoint circuit, comprising:
a plurality of differential input signal connections,
a plurality of output signal connections, and
a plurality of selectable switch elements each having a differential input connected to a particular respective one of said differential input signal connections and having an output connected to a particular respective one of said output signal connections;
each said switch element comprising at least one amplifier and also at least one level shifter circuit portion. .Iaddend..Iadd.22. The circuit of claim 21, further comprising a respective complementary pair of control lines connected to operate each of said switch elements. .Iaddend..Iadd.23. The circuit of claim 21, wherein said amplifier and said level shifter portion both include N-channel field-effect transistors. .Iaddend..Iadd.24. The circuit of claim 21, wherein each said output signal connection is a differential connection. .Iaddend..Iadd.25. The circuit of claim 21, wherein each said output signal connection is connected to a positive supply voltage through a load element. .Iaddend.
US08/269,326 1989-07-27 1994-06-30 Switching matrix crosspoint Expired - Lifetime USRE35483E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/269,326 USRE35483E (en) 1989-07-27 1994-06-30 Switching matrix crosspoint

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
FR8910384 1989-07-27
FR8910384A FR2650452B1 (en) 1989-07-27 1989-07-27 CROSSING POINT FOR SWITCHING MATRIX
US07/557,718 US5126734A (en) 1989-07-27 1990-07-26 Switching matrix crosspoint
US08/269,326 USRE35483E (en) 1989-07-27 1994-06-30 Switching matrix crosspoint

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US07/557,718 Reissue US5126734A (en) 1989-07-27 1990-07-26 Switching matrix crosspoint

Publications (1)

Publication Number Publication Date
USRE35483E true USRE35483E (en) 1997-03-25

Family

ID=9384378

Family Applications (2)

Application Number Title Priority Date Filing Date
US07/557,718 Ceased US5126734A (en) 1989-07-27 1990-07-26 Switching matrix crosspoint
US08/269,326 Expired - Lifetime USRE35483E (en) 1989-07-27 1994-06-30 Switching matrix crosspoint

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US07/557,718 Ceased US5126734A (en) 1989-07-27 1990-07-26 Switching matrix crosspoint

Country Status (6)

Country Link
US (2) US5126734A (en)
EP (1) EP0410908B1 (en)
JP (1) JP3041900B2 (en)
KR (1) KR910003936A (en)
DE (1) DE69007570T2 (en)
FR (1) FR2650452B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2000059113A1 (en) * 1999-03-27 2000-10-05 Evangelos Arkas Pulse clock/signal delay apparatus and method

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2871902B2 (en) * 1991-07-31 1999-03-17 日本電気アイシーマイコンシステム株式会社 Current cell circuit
JPH05199255A (en) * 1992-01-18 1993-08-06 Mitsubishi Electric Corp Electronic cross point switch device
US5790048A (en) * 1994-11-02 1998-08-04 I-Cube, Inc. Crosspoint switch with bank-switched memory
US5818261A (en) * 1996-08-08 1998-10-06 Hewlett Packard Company Pseudo differential bus driver/receiver for field programmable devices
US5910780A (en) * 1996-11-13 1999-06-08 Analog Devices, Inc. Switched-transconductance multiplexer circuit with integrated T-switches
US6040732A (en) * 1997-04-09 2000-03-21 Analog Devices, Inc. Switched-transconductance circuit within integrated T-switches
EP1038351A1 (en) * 1998-07-20 2000-09-27 Koninklijke Philips Electronics N.V. High-speed current switch with complementary stages
US6771162B1 (en) * 2000-10-12 2004-08-03 Fairchild Semiconductor Corporation Active cell crosspoint switch

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2422136A1 (en) * 1973-08-03 1975-02-20 Nat Semiconductor Corp MEMORY CIRCUIT WITH SINGLE TRANSISTOR MEMORY CELLS
US3963872A (en) * 1974-06-03 1976-06-15 North Electric Company Non-symmetric folded four-stage switching network
DE2608119A1 (en) * 1975-03-05 1976-09-16 Teletype Corp CIRCUIT FOR SCANNING AND REFRESHING A SEMI-CONDUCTOR MEMORY
US4346381A (en) * 1979-08-10 1982-08-24 Siemens Aktiengesellschaft Broad band coupling arrangement
US4443773A (en) * 1981-01-22 1984-04-17 Licentia Patent-Verwaltungs-Gmbh Switching network for megahertz frequency signals
US4577190A (en) * 1983-04-11 1986-03-18 At&T Bell Laboratories Programmed logic array with auxiliary pull-up means to increase precharging speed
EP0262479A1 (en) * 1986-09-17 1988-04-06 Siemens Aktiengesellschaft Switching device for broad-band signals
EP0264046A1 (en) * 1986-10-07 1988-04-20 Siemens Aktiengesellschaft Switching device for broad-band signals
US4746921A (en) * 1985-11-04 1988-05-24 Siemens Aktiengesellschaft Broadband signal space switching apparatus
US4839643A (en) * 1986-06-19 1989-06-13 Siemens Aktiengesellschaft Broadband signal switching equipment
US4866432A (en) * 1986-04-25 1989-09-12 Exel Microelectronics, Inc. Field programmable matrix circuit for EEPROM logic cells
US4870301A (en) * 1988-09-06 1989-09-26 Motorola, Inc. Differential emitter-coupled-logic bus driver
US4949086A (en) * 1988-06-08 1990-08-14 Siemens Aktiengesellschaft Broadband signal switching equipment

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2422136A1 (en) * 1973-08-03 1975-02-20 Nat Semiconductor Corp MEMORY CIRCUIT WITH SINGLE TRANSISTOR MEMORY CELLS
US3963872A (en) * 1974-06-03 1976-06-15 North Electric Company Non-symmetric folded four-stage switching network
DE2608119A1 (en) * 1975-03-05 1976-09-16 Teletype Corp CIRCUIT FOR SCANNING AND REFRESHING A SEMI-CONDUCTOR MEMORY
US4346381A (en) * 1979-08-10 1982-08-24 Siemens Aktiengesellschaft Broad band coupling arrangement
US4443773A (en) * 1981-01-22 1984-04-17 Licentia Patent-Verwaltungs-Gmbh Switching network for megahertz frequency signals
US4577190A (en) * 1983-04-11 1986-03-18 At&T Bell Laboratories Programmed logic array with auxiliary pull-up means to increase precharging speed
US4746921A (en) * 1985-11-04 1988-05-24 Siemens Aktiengesellschaft Broadband signal space switching apparatus
US4866432A (en) * 1986-04-25 1989-09-12 Exel Microelectronics, Inc. Field programmable matrix circuit for EEPROM logic cells
US4839643A (en) * 1986-06-19 1989-06-13 Siemens Aktiengesellschaft Broadband signal switching equipment
EP0262479A1 (en) * 1986-09-17 1988-04-06 Siemens Aktiengesellschaft Switching device for broad-band signals
EP0264046A1 (en) * 1986-10-07 1988-04-20 Siemens Aktiengesellschaft Switching device for broad-band signals
US4949086A (en) * 1988-06-08 1990-08-14 Siemens Aktiengesellschaft Broadband signal switching equipment
US4870301A (en) * 1988-09-06 1989-09-26 Motorola, Inc. Differential emitter-coupled-logic bus driver

Non-Patent Citations (6)

* Cited by examiner, † Cited by third party
Title
"A 250-MBIT/s CMOS Crosspoint Switch", (Shin and Hodges) pp. 479-486 vol. 24 No. 2, Apr. 1989.
A 250 MBIT/s CMOS Crosspoint Switch , (Shin and Hodges) pp. 479 486 vol. 24 No. 2, Apr. 1989. *
Hayward et al. "CMOS VLSI Applications in Broadband Circuit Switching", IEEE Journal on Selected Areas in Communications, vol. SAC-5, No. 8 (Oct. 1987) pp. 1231-1241.
Hayward et al. CMOS VLSI Applications in Broadband Circuit Switching , IEEE Journal on Selected Areas in Communications, vol. SAC 5, No. 8 (Oct. 1987) pp. 1231 1241. *
Scott et al. "A CMOS Slope Adaptive Delta Modulator", 1986 IEEE International Solid State Circuits Conference. Digest of Technical Papers (Feb. 1986) pp. 130-131.
Scott et al. A CMOS Slope Adaptive Delta Modulator , 1986 IEEE International Solid State Circuits Conference. Digest of Technical Papers (Feb. 1986) pp. 130 131. *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2000059113A1 (en) * 1999-03-27 2000-10-05 Evangelos Arkas Pulse clock/signal delay apparatus and method
US6696875B1 (en) 1999-03-27 2004-02-24 Daidalos, Inc. Pulse clock/signal delay apparatus and method

Also Published As

Publication number Publication date
US5126734A (en) 1992-06-30
JPH03205913A (en) 1991-09-09
FR2650452B1 (en) 1991-11-15
KR910003936A (en) 1991-02-28
EP0410908A1 (en) 1991-01-30
FR2650452A1 (en) 1991-02-01
DE69007570D1 (en) 1994-04-28
EP0410908B1 (en) 1994-03-23
JP3041900B2 (en) 2000-05-15
DE69007570T2 (en) 1994-10-20

Similar Documents

Publication Publication Date Title
US4883988A (en) Current mirror switching circuit
CA1257344A (en) Dual domino cmos logic circuit, including complementary vectorization and integration
US5656948A (en) Null convention threshold gate
US4667178A (en) Digital to analog converter
US6437627B1 (en) High voltage level shifter for switching high voltage in non-volatile memory intergrated circuits
GB2156614A (en) A switching circuit
US6239646B1 (en) High-speed, multiple-input multiplexer scheme
US5045730A (en) Electrical circuitry providing compatibility between different logic levels
EP0110060B1 (en) Fet voltage level shift circuitry
KR930009432B1 (en) Digital/analog converter current unit
US6009021A (en) MOS logic circuit with hold operation
EP0225249B1 (en) Cmos current switching circuit
USRE35483E (en) Switching matrix crosspoint
US5664211A (en) Null convention threshold gate
US4897645A (en) Broadband signal switching equipment
EP0569127A2 (en) CMOS ECL translator with incorporated latch
EP0334545B1 (en) Single-level multiplexer
US5684423A (en) Variable delay circuit
EP0511711A2 (en) Programmable combinational logic circuit
GB1564011A (en) Integrated circuits
US5406142A (en) Level shifting low to high supply voltage interface circuit
US5136293A (en) Differential current source type d/a converter
US4601049A (en) Integrable semiconductor circuit for a frequency divider
JP2830509B2 (en) Multiplexer circuit
US6208193B1 (en) Multiplexer control scheme

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12