USRE29982E - Three output level logic circuit - Google Patents

Three output level logic circuit Download PDF

Info

Publication number
USRE29982E
USRE29982E US05/790,569 US79056977A USRE29982E US RE29982 E USRE29982 E US RE29982E US 79056977 A US79056977 A US 79056977A US RE29982 E USRE29982 E US RE29982E
Authority
US
United States
Prior art keywords
output
signal
output terminal
transistor
receiving input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US05/790,569
Inventor
Edward M. Aoki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Signetics Corp
Original Assignee
Signetics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Signetics Corp filed Critical Signetics Corp
Application granted granted Critical
Publication of USRE29982E publication Critical patent/USRE29982E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/082Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
    • H03K19/0823Multistate logic
    • H03K19/0826Multistate logic one of the states being the high impedance or floating state

Definitions

  • the present invention is directed to a three-output level logic circuit and more particularly to a circuit in which the third logic level has no affect on a driven circuit.
  • a three-output level logic circuit having first and second input means.
  • First switching means are responsive to applied signals on the first input means for selectively switching an output terminal of the logic circuit to first or second output levels.
  • Second switching means are provided which are responsive to an applied signal on the second input means for causing the first switching means to assume a third condition to provide a third output level at the output terminal which exhibits a high impedance relative to the first and second output levels.
  • FIG. 1 is a circuit schematic embodying the present invention
  • FIGS. 2A, 2B and 2C are characteristic curves useful in understanding the present invention.
  • FIG. 3 is a block diagram showing a preferred use of the invention.
  • the logic circuit of the present invention generally includes a first switching circuit 10 having transistors Q1 through Q9 and a second switching circuit 11 including transistors Q10 through Q12.
  • First switching circuit 10 has four input terminals 12, 13, 14 and 15 designated E IN and an output terminal 17 designated E OUT .
  • the output terminal E OUT will be high; similarly if all input voltages on terminals 12 through 15 are low or binary zero, then the output voltage level on terminal 17 will also be low. More particularly, however, input terminals 12 and 13 are coupled to a dual emitter transistor Q1 which functions as a NAND gate. If the voltage signals on terminals 12 and 13 are both high, then current can flow through the collector of Q1 driving the remainder of the circuit. If either of the inputs 12 or 13 is low, then collector current is in essence robbed from Q1 and no drive function is performed. The same is true of Q2. Thus, a low signal input represents, in effect, a current sink and a high input a current source.
  • FIGS. 2A and 2B The zero and one logic levels are illustrated in FIGS. 2A and 2B respectively. These characteristic curves are typical of a binary logic element. Note that in both of the logic states the output impedance characteristic presented by output terminal 17 will have a significant effect on the driven circuit.
  • first switching circuit 10 absent any effect created by switching circuit 11 is as follows.
  • the transistors Q1 and Q2 will be in an on or saturation state.
  • any current through the base resistor R1 from the common voltage supply V CC which is a nominal +5 v., will be pulled from the base input of transistor Q4 and similarly current will be pulled from the base input of transistor Q3 by saturated transistor Q2.
  • both Q3 and Q4 will be in a nonconductive or zero state.
  • the collector of transistor Q4 since the transistor itself is not conductive, will be close to V CC through resistor R3, and its emitter will be close to ground. With no voltage applied between the base and emitter of transistor Q5 its collector will be in a high state.
  • Diode D1 coupling the collector of transistor Q5 to the collector of transistor Q4 is for antisaturation purposes in that it limits current to provide for faster switching.
  • transistor Q6 With the collector of Q5 high, current is allowed to flow from voltage source V CC through resistor R3 and diode D1 into the base of transistor Q6.
  • Q6 is thus activated into a saturated state with current going through resistor R4 to transistor Q6 through a second resistor R7 to ground.
  • the base of transistor Q7 will be pulled toward ground although not reaching it because of resistor R7.
  • transistor Q7 Because of the emitter resistor R8, transistor Q7 will not be activated and concomitantly transistor Q8 will remain in a nonconductive or inactive condition.
  • transistor Q9 since current is flowing to the emitter of Q6, transistor Q9 is activated into saturation and causes output terminal 17 to assume a current sink or zero logic level as shown in FIG. 2A.
  • the switching circuit represented by circuit portion 10 is a typical logic circuit having normal NAND, NOR and inverter functions. It is apparent from observation of the output characteristics of FIGS. 2A and 2B that in both of its logic levels or conditions the output terminal 17 has a definite .[.affect.]. .Iadd.effect .Iaddend.on any driven circuit.
  • the second switching means 11 is responsive to an applied signal on control input terminal 21 to cause output terminal 17 to assume a third logic level as shown in FIG. 2C. This is, in effect, an off condition where the output terminal presents a very high output impedance. In this condition, both of the output transistors Q8 and Q9 are nonconductive or inactivated. Thus, the output terminal 17 is, in effect, a floating terminal so that the entire logic circuit is effectively electrically disconnected from any common circuit to which it may be physically (as by wire) connected.
  • a "high" control signal on terminal 21 allows transistor Q11 to be activated which in turn activates transistor Q12 which has its collector coupled to a point 22 of first switching circuit 10. This point is the coupling point between the base input of transistor Q7 and the collector output of transistor Q6. With transistor Q12 in saturation, it effectively places a short to ground on the base of Q7 and the collector of Q6. This is a very low impedance condition. When this occurs the base collector diode of Q6 is forward biased and current flows from the base of Q6 through the collector, and then through saturated Q12 to ground. Therefore, all drive to the emitter of Q6 is shunted or eliminated.
  • the second switching circuit 11 places both transistors Q8 and Q9 in an inactivated or nonconductive condition irrespective of whether the switching circuit is in its zero or one condition.
  • second switching circuit 11 The actual operation of second switching circuit 11 is similar to the first stage of first switching circuit 10.
  • the present invention provides a three-level output logic circuit which in the third level of logic provides an off condition which effectively isolates the logic circuit from any common line. This allows for greater numbers of logic circuits 10, 11 to be tied on to a common line as illustrated in FIG. 3 where a driven logic circuit 23 is coupled to the line. When one of the logic circuits is not communicating binary information, it is placed in its third high impedance level. This preserves the high frequency switching performance of the overall system.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Logic Circuits (AREA)
  • Electronic Switches (AREA)

Abstract

A three-output level logic circuit in which in addition to zero and one binary logic levels a third off-logic level is provided in which the output impedance is relatively high to in effect isolate the switching circuit from a common line to which it is connected thereby allowing several switching circuits to be used in common without deleteriously affecting switching speed in an overall computer or calculator unit.

Description

BACKGROUND OF THE INVENTION
The present invention is directed to a three-output level logic circuit and more particularly to a circuit in which the third logic level has no affect on a driven circuit.
In a computer or calculator it is desired to common the outputs of several switching components onto a single data line. This reduces the necessary hardwire connections.
Normally, however, the common line is unduly loaded by the components and therefore the number of components must be limited. Where coupling units are used for isolating each component the switching speed of the computer is lowered; this is partially due to impedance mismatch problems relative to the positive and negative going edges of the logic pulses.
OBJECTS AND SUMMARY OF THE INVENTION
It is, therefore, a general object of the invention to provide a three-output level logic circuit where the third level provides effective isolation of the circuit from a common line.
It is another object of the invention to provide a circuit as above which allows the commoning of any number of such circuits on a single data line.
In accordance with the above objects there is provided a three-output level logic circuit having first and second input means. First switching means are responsive to applied signals on the first input means for selectively switching an output terminal of the logic circuit to first or second output levels. Second switching means are provided which are responsive to an applied signal on the second input means for causing the first switching means to assume a third condition to provide a third output level at the output terminal which exhibits a high impedance relative to the first and second output levels.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a circuit schematic embodying the present invention;
FIGS. 2A, 2B and 2C are characteristic curves useful in understanding the present invention; and
FIG. 3 is a block diagram showing a preferred use of the invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring first to FIG. 1, the logic circuit of the present invention generally includes a first switching circuit 10 having transistors Q1 through Q9 and a second switching circuit 11 including transistors Q10 through Q12. First switching circuit 10 has four input terminals 12, 13, 14 and 15 designated EIN and an output terminal 17 designated EOUT.
From an overall standpoint, if all of the input voltages EIN are high or a binary one, the output terminal EOUT will be high; similarly if all input voltages on terminals 12 through 15 are low or binary zero, then the output voltage level on terminal 17 will also be low. More particularly, however, input terminals 12 and 13 are coupled to a dual emitter transistor Q1 which functions as a NAND gate. If the voltage signals on terminals 12 and 13 are both high, then current can flow through the collector of Q1 driving the remainder of the circuit. If either of the inputs 12 or 13 is low, then collector current is in essence robbed from Q1 and no drive function is performed. The same is true of Q2. Thus, a low signal input represents, in effect, a current sink and a high input a current source.
The zero and one logic levels are illustrated in FIGS. 2A and 2B respectively. These characteristic curves are typical of a binary logic element. Note that in both of the logic states the output impedance characteristic presented by output terminal 17 will have a significant effect on the driven circuit.
The normal operation of first switching circuit 10 absent any effect created by switching circuit 11 is as follows. In the case where all EIN voltages on terminals 12 through 15 are near a zero state the transistors Q1 and Q2 will be in an on or saturation state. Thus, any current through the base resistor R1 from the common voltage supply VCC which is a nominal +5 v., will be pulled from the base input of transistor Q4 and similarly current will be pulled from the base input of transistor Q3 by saturated transistor Q2. Thus, both Q3 and Q4 will be in a nonconductive or zero state. The collector of transistor Q4, since the transistor itself is not conductive, will be close to VCC through resistor R3, and its emitter will be close to ground. With no voltage applied between the base and emitter of transistor Q5 its collector will be in a high state. Diode D1 coupling the collector of transistor Q5 to the collector of transistor Q4 is for antisaturation purposes in that it limits current to provide for faster switching.
With the collector of Q5 high, current is allowed to flow from voltage source VCC through resistor R3 and diode D1 into the base of transistor Q6. Q6 is thus activated into a saturated state with current going through resistor R4 to transistor Q6 through a second resistor R7 to ground. The base of transistor Q7 will be pulled toward ground although not reaching it because of resistor R7. However, because of the emitter resistor R8, transistor Q7 will not be activated and concomitantly transistor Q8 will remain in a nonconductive or inactive condition. However, since current is flowing to the emitter of Q6, transistor Q9 is activated into saturation and causes output terminal 17 to assume a current sink or zero logic level as shown in FIG. 2A.
With the EIN inputs on terminals 12 through 15 all high, the output terminal 17 is also high. This is the binary one logic state. In this condition the emitters of transistors Q1 and Q2 are effectively disabled and current now flows through R1 and R2 respectively into the bases of Q4 and Q3 placing them in a conductive condition. In this condition both of the emitters of Q3 and Q4 are conducting current through the resistor R6 to ground. This places Q5 in a conductive or active condition which pulls the current out of the base of Q6 to place it in an inactive condition. Transistors Q3 and Q4 thus serve the function of a NOR gate.
With Q6 in a nonconductive condition, current can now flow through resistor R4 into the base of Q7 placing Q7 in a conductive or saturated condition. Q8 is activated by Q7 to cause the output terminal 17 to be placed in a high or binary one state. In other words, the output terminal 17 can now source current through resistor R5. This resistor is a short circuit limiting resistor. Transistor Q7 serves as an emitter follower in the Darlington type configuration of transistors Q7 and Q8. At this high or binary one level transistor Q9 however remains inactivated or in a nonconductive condition since the emitter of Q6 is in a zero or close to ground state. Thus, no base input signal is supplied to Q9.
As thus far described, the switching circuit represented by circuit portion 10 is a typical logic circuit having normal NAND, NOR and inverter functions. It is apparent from observation of the output characteristics of FIGS. 2A and 2B that in both of its logic levels or conditions the output terminal 17 has a definite .[.affect.]. .Iadd.effect .Iaddend.on any driven circuit.
In accordance with the invention, the second switching means 11 is responsive to an applied signal on control input terminal 21 to cause output terminal 17 to assume a third logic level as shown in FIG. 2C. This is, in effect, an off condition where the output terminal presents a very high output impedance. In this condition, both of the output transistors Q8 and Q9 are nonconductive or inactivated. Thus, the output terminal 17 is, in effect, a floating terminal so that the entire logic circuit is effectively electrically disconnected from any common circuit to which it may be physically (as by wire) connected.
More particularly, a "high" control signal on terminal 21 allows transistor Q11 to be activated which in turn activates transistor Q12 which has its collector coupled to a point 22 of first switching circuit 10. This point is the coupling point between the base input of transistor Q7 and the collector output of transistor Q6. With transistor Q12 in saturation, it effectively places a short to ground on the base of Q7 and the collector of Q6. This is a very low impedance condition. When this occurs the base collector diode of Q6 is forward biased and current flows from the base of Q6 through the collector, and then through saturated Q12 to ground. Therefore, all drive to the emitter of Q6 is shunted or eliminated. Q6 is placed in a nonconductive condition and no current can drive Q9 thus also placing it in a nonconductive or inactivated condition. Similarly the base input drive to Q7 is also eliminated or shunted, thus placing Q8 in an inactivated or nonconductive condition. Thus, it is apparent that the second switching circuit 11 places both transistors Q8 and Q9 in an inactivated or nonconductive condition irrespective of whether the switching circuit is in its zero or one condition.
The actual operation of second switching circuit 11 is similar to the first stage of first switching circuit 10.
Thus, the present invention provides a three-level output logic circuit which in the third level of logic provides an off condition which effectively isolates the logic circuit from any common line. This allows for greater numbers of logic circuits 10, 11 to be tied on to a common line as illustrated in FIG. 3 where a driven logic circuit 23 is coupled to the line. When one of the logic circuits is not communicating binary information, it is placed in its third high impedance level. This preserves the high frequency switching performance of the overall system.

Claims (4)

I claim:
1. In a logic circuit having first and second signal-receiving input means and an output terminal, said output terminal being adapted to be connected to a driven logic circuit, first switching means connected to said first signal-receiving input means and to said output terminal for selectively switching between first and second conditions in response to application of a signal to the first signal-receiving input means to provide first or second output levels on said output terminal, and second switching means connected to said second signal-receiving input means and to said first switching means to cause said first switching means to assume a third condition in response to the application of a signal to said second signal-receiving input means to provide a third output level at said output terminal, said output terminal exhibiting a high impedance relative to said first and second output levels.
2. A logic circuit as in claim 1 where said output terminal at said first and second output levels serves as a current sink or current source and at said third output level said output terminal provides a high output impedance.
3. A logic circuit as in claim 1 in which said first switching means includes first and second output means coupled to said output terminal in which for one of said two output levels one of said output means is active and the other inactive and for said other of said two output levels the other of said output means is active and the one is inactive and in which for said third output level said second switching means inactivates both of said output means.
4. A logic circuit as in claim 3 in which said first and second output means includes first and second transistors respectively.Iadd., .Iaddend.said first transistor being coupled to a third transistor and said second transistor being coupled to a fourth transistor, said second switching means when said logic circuit is in said third output level providing a low impedance path-shunting current from an input terminal of said third transistor to inactivate said first transistor and in addition shunting current from an output terminal of said fourth transistor to inactivate said second transistor. .Iadd. 5. A system comprising a plurality of logic circuits as claimed in claim 1, a common line, and means connecting the respective output terminals of said plurality of logic circuits to said common line. .Iaddend. .Iadd. 6. In a logic circuit having first and second signal-receiving input means and an output terminal, said output terminal being adapted to be connected to a driven logic circuit, first switching means connected to said first signal-receiving input means and to said output terminal for selectively switching between first and second conditions in response to application of a signal to the first signal-receiving input means to provide first or second output levels respectively at said output terminal, and second switching means connected to said second signal-receiving input means and to said first switching means to cause said first switching means to assume a third condition in response to the application of a signal to said second signal-receiving input means to provide a third output level at said output terminal, said third output level at said output terminal exhibiting a high impedance relative to said first and second output levels, said first switching means including first and second output means coupled to said output terminal such that to provide one of said first and second output levels one of said output means is rendered active and the other rendered inactive and to provide the other of said first and second output levels the other of said output means is rendered active and the said one is rendered inactive and such that to provide said third output level said second switching means inactivates both of said output means..Iaddend. .Iadd. 7. A logic circuit as claimed in claim 6, in which said first and second output means includes respectively first and second transistors having their main current paths connected in series, a third transistor coupled to said first and second transistors for selectively activating and inactivating said first and second transistors respectively in response to application of a signal to the first signal-receiving input means and for inactivating and activating said first and second transistors respectively in response to application of a different signal to the first signal-receiving input means, and means coupling said second switching means to both said first and second transistors to inactivate both said first and second transistors simultaneously in response to a signal applied to said second signal-receiving input means to provide said third output level. .Iaddend..Iadd. 8. A logic circuit as claimed in claim 7 wherein said means coupling said second switching means to both said first and second transistors includes said third transistor. .Iaddend..Iadd. 9. A system comprising a plurality of logic circuits as claimed in claim 7, a common line, and means connecting the respective output terminals of said plurality of logic circuits to said common line..Iaddend.
US05/790,569 1969-04-16 1977-04-25 Three output level logic circuit Expired - Lifetime USRE29982E (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US81666269A 1969-04-16 1969-04-16

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US81666269A Reissue 1969-04-16 1969-04-16

Publications (1)

Publication Number Publication Date
USRE29982E true USRE29982E (en) 1979-05-01

Family

ID=25221294

Family Applications (2)

Application Number Title Priority Date Filing Date
US816662A Expired - Lifetime US3602733A (en) 1969-04-16 1969-04-16 Three output level logic circuit
US05/790,569 Expired - Lifetime USRE29982E (en) 1969-04-16 1977-04-25 Three output level logic circuit

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US816662A Expired - Lifetime US3602733A (en) 1969-04-16 1969-04-16 Three output level logic circuit

Country Status (1)

Country Link
US (2) US3602733A (en)

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3743855A (en) * 1971-06-10 1973-07-03 Allen Bradley Co Fault detecting and fault propagating logic gate
US3792292A (en) * 1972-06-16 1974-02-12 Nat Semiconductor Corp Three-state logic circuit
US3789245A (en) * 1972-12-26 1974-01-29 Bell Telephone Labor Inc Ternary memory cell
US3980898A (en) * 1975-03-12 1976-09-14 National Semiconductor Corporation Sense amplifier with tri-state bus line capabilities
US4002931A (en) * 1975-06-27 1977-01-11 Intel Corporation Integrated circuit bipolar bootstrap driver
US4042840A (en) * 1975-09-02 1977-08-16 Signetics Corporation Universal differential line driver integrated circuit
US4196360A (en) * 1978-01-24 1980-04-01 General Electric Company Interface driver circuit
US4194132A (en) * 1978-05-30 1980-03-18 National Semiconductor Corporation Tristate logic buffer circuit with reduced power consumption
US4194131A (en) * 1978-05-30 1980-03-18 National Semiconductor Corporation Tristate logic buffer circuit with enhanced dynamic response
JPS582437B2 (en) * 1978-11-25 1983-01-17 富士通株式会社 Three-state output circuit
US4311927A (en) * 1979-07-18 1982-01-19 Fairchild Camera & Instrument Corp. Transistor logic tristate device with reduced output capacitance
DE3003009C2 (en) * 1980-01-29 1982-02-18 Franz-Joachim 5300 Bonn Kauffels Logical circuit for the implementation of logic functions
JPS58166830A (en) * 1982-03-26 1983-10-03 Toshiba Corp Tri-state circuit
US4661727A (en) * 1984-07-19 1987-04-28 Fairchild Semiconductor Corporation Multiple phase-splitter TTL output circuit with improved drive characteristics
US4683383A (en) * 1984-07-19 1987-07-28 Tandem Computers Incorporated Driver circuit for a three-state gate array using low driving current
JPH06103837B2 (en) * 1985-03-29 1994-12-14 株式会社東芝 Tri-state output circuit
US5107507A (en) * 1988-05-26 1992-04-21 International Business Machines Bidirectional buffer with latch and parity capability
US5235221A (en) * 1992-04-08 1993-08-10 Micron Technology, Inc. Field programmable logic array with speed optimized architecture
US5384500A (en) * 1992-05-15 1995-01-24 Micron Semiconductor, Inc. Programmable logic device macrocell with an exclusive feedback and an exclusive external input line for a combinatorial mode and accommodating two separate programmable or planes
US5300830A (en) * 1992-05-15 1994-04-05 Micron Semiconductor, Inc. Programmable logic device macrocell with an exclusive feedback and exclusive external input lines for registered and combinatorial modes using a dedicated product term for control
US5220215A (en) * 1992-05-15 1993-06-15 Micron Technology, Inc. Field programmable logic array with two or planes
US5287017A (en) * 1992-05-15 1994-02-15 Micron Technology, Inc. Programmable logic device macrocell with two OR array inputs
US5331227A (en) * 1992-05-15 1994-07-19 Micron Semiconductor, Inc. Programmable logic device macrocell with an exclusive feedback line and an exclusive external input line
US5298803A (en) * 1992-07-15 1994-03-29 Micron Semiconductor, Inc. Programmable logic device having low power microcells with selectable registered and combinatorial output signals

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3207922A (en) * 1961-10-02 1965-09-21 Ibm Three-level inverter and latch circuits
US3212009A (en) * 1962-09-13 1965-10-12 Decca Ltd Digital register employing inhibiting means allowing gating only under preset conditions and in certain order
US3333113A (en) * 1964-09-03 1967-07-25 Bunker Ramo Switching circuit producing output at one of two outputs or both outputs
US3381088A (en) * 1964-08-12 1968-04-30 Bell Telephone Labor Inc Unipolar to bipolar pulse converter
US3431433A (en) * 1964-05-29 1969-03-04 Robert George Ball Digital storage devices using field effect transistor bistable circuits
US3467948A (en) * 1966-06-21 1969-09-16 Gen Electric Apparatus providing a unique decision signal for concurrent interrogation signals
US3492496A (en) * 1966-12-12 1970-01-27 Hughes Aircraft Co Tristable multivibrator

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3207922A (en) * 1961-10-02 1965-09-21 Ibm Three-level inverter and latch circuits
US3212009A (en) * 1962-09-13 1965-10-12 Decca Ltd Digital register employing inhibiting means allowing gating only under preset conditions and in certain order
US3431433A (en) * 1964-05-29 1969-03-04 Robert George Ball Digital storage devices using field effect transistor bistable circuits
US3381088A (en) * 1964-08-12 1968-04-30 Bell Telephone Labor Inc Unipolar to bipolar pulse converter
US3333113A (en) * 1964-09-03 1967-07-25 Bunker Ramo Switching circuit producing output at one of two outputs or both outputs
US3467948A (en) * 1966-06-21 1969-09-16 Gen Electric Apparatus providing a unique decision signal for concurrent interrogation signals
US3492496A (en) * 1966-12-12 1970-01-27 Hughes Aircraft Co Tristable multivibrator

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
Electronic Design, Jun. 6, 1968, p. 85. *
IBM Technical Disclosure Bulletin, J. B. Atkins, "Inhibited Logic Circuit" vol. 7, No. 9, Feb., 1965, p. 848. *
R. G. Short, "MOS FET Shift Register Element" IBM Technical Disclosure Bulletin, vol. 9, No. 8, Jan., 1967, pp. 1047-1049. *

Also Published As

Publication number Publication date
US3602733A (en) 1971-08-31

Similar Documents

Publication Publication Date Title
USRE29982E (en) Three output level logic circuit
US5107142A (en) Apparatus for minimizing the reverse bias breakdown of emitter base junction of an output transistor in a tristate bicmos driver circuit
GB1358193A (en) Integrated control circuit
EP0085569A2 (en) Gallium arsenide logic circuit
US2964653A (en) Diode-transistor switching circuits
US3766406A (en) Ecl-to-ttl converter
US3660675A (en) Transmission line series termination network for interconnecting high speed logic circuits
US3914628A (en) T-T-L driver circuitry
US3699355A (en) Gate circuit
US4346381A (en) Broad band coupling arrangement
EP0055551A2 (en) Output buffer circuit
US3381144A (en) Transistor switch
GB1008255A (en) Digital data transmission system
US4649297A (en) TTL circuits generating complementary signals
KR890017904A (en) Digital Data Buffering and Parity Checking Device
US3566160A (en) Simplified race-preventing flip-flop having a selectable noise immunity threshold
US3173023A (en) Input amplifier for a digital communications system
US4250407A (en) Multi function patch pin circuit
US3541466A (en) Gated differential amplifier
US3974403A (en) Digital data transmission system
US3440440A (en) Input-output circuit
GB1429847A (en) Logic circuit
GB1206657A (en) Input and output emitter-follower current mode logic circuitry
US3836789A (en) Transistor-transistor logic circuitry and bias circuit
US4996452A (en) ECL/TTL tristate buffer