US9460968B2 - Fin shape for fin field-effect transistors and method of forming - Google Patents
Fin shape for fin field-effect transistors and method of forming Download PDFInfo
- Publication number
- US9460968B2 US9460968B2 US14/696,090 US201514696090A US9460968B2 US 9460968 B2 US9460968 B2 US 9460968B2 US 201514696090 A US201514696090 A US 201514696090A US 9460968 B2 US9460968 B2 US 9460968B2
- Authority
- US
- United States
- Prior art keywords
- gate electrode
- fin
- dielectric layer
- layer
- recess
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000034 method Methods 0.000 title claims abstract description 97
- 230000005669 field effect Effects 0.000 title abstract description 7
- 230000008569 process Effects 0.000 claims description 65
- 239000007789 gas Substances 0.000 claims description 29
- 239000000758 substrate Substances 0.000 claims description 21
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 claims description 10
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 claims description 9
- 239000004065 semiconductor Substances 0.000 claims description 8
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 claims description 8
- SFZCNBIFKDRMGX-UHFFFAOYSA-N sulfur hexafluoride Chemical compound FS(F)(F)(F)(F)F SFZCNBIFKDRMGX-UHFFFAOYSA-N 0.000 claims description 7
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 claims description 2
- 239000012159 carrier gas Substances 0.000 claims 1
- 238000002955 isolation Methods 0.000 abstract description 2
- 239000010410 layer Substances 0.000 description 108
- 238000000059 patterning Methods 0.000 description 16
- 239000000463 material Substances 0.000 description 15
- 229920002120 photoresistant polymer Polymers 0.000 description 12
- 238000005530 etching Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 6
- 229920005591 polysilicon Polymers 0.000 description 6
- 150000004767 nitrides Chemical class 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 4
- 230000008901 benefit Effects 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 3
- -1 HfSiO2 Substances 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 239000003989 dielectric material Substances 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 239000005360 phosphosilicate glass Substances 0.000 description 3
- 239000002243 precursor Substances 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 229910020286 SiOxNy Inorganic materials 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 239000005388 borosilicate glass Substances 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 1
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 239000011241 protective layer Substances 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 229910000077 silane Inorganic materials 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
- XLOMVQKBTHCTTD-UHFFFAOYSA-N zinc oxide Inorganic materials [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823437—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823456—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different shapes, lengths or dimensions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42372—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
- H01L29/4238—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the surface lay-out
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7855—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with at least two independent gates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41791—Source or drain electrodes for field effect devices for transistors with a horizontal current flow in a vertical sidewall, e.g. FinFET, MuGFET
Definitions
- MOSFET metal-oxide-semiconductor field effect transistor
- Phenomena such as reduced gate control associated with transistors with short channel lengths are termed short-channel effects.
- Increased body doping concentration, reduced gate oxide thickness, and ultra-shallow source/drain junctions are ways to suppress short-channel effects.
- finFETs fin field-effect transistors
- finFETs comprise raised source/drain regions having one or more raised channel regions, referred to as a fin.
- a gate dielectric and a gate electrode are formed over the fin. It has been found that finFETs provide for improved scalability as design requirements shrink and better short-channel control.
- FIGS. 1A-1C, 2A-2C, 3A-3C, 4A-4C, and 5A-5C illustrate various views during various processing steps of forming a finFET in accordance with another embodiment of the present invention
- FIG. 6 illustrates an enlarged view of a notch formed in a gate electrode in accordance with an embodiment
- FIGS. 7A-7F illustrate various shapes of notches in accordance with embodiments
- FIGS. 8A-8F illustrate various shapes of recesses in accordance with embodiments.
- FIG. 9 is a flowchart illustrating a method of forming finFETs in accordance with an embodiment.
- Embodiments of the present invention provide several improved methods for the formation of semiconductor devices and the resulting structures. These embodiments are discussed below in the context of forming finFET transistors having a single fin or multiple fins on a bulk silicon substrate. One of ordinary skill in the art will realize that embodiments of the present invention may be used with other configurations, such as, for example, omega-FETs or structures having two or more fins.
- FIGS. 1A-5C illustrate a method of forming a finFET device in accordance with an embodiment of the present invention.
- FIG. 1C represents a top view of a wafer comprising a substrate 110 , fins 112 , a dielectric layer 114 , and a first mask layer 126 .
- FIGS. 1A and 1B wherein FIG. 1A is a cross-sectional view taken along the A-A line of FIG. 1C and FIG. 1B is a cross-sectional view taken along the B-B line of FIG. 1C , the first mask layer 126 is formed over a gate insulator layer 118 and a gate electrode layer 120 .
- the structure illustrated in FIGS. 1A-1C is provided for illustrative purposes only and may be formed by any suitable method for forming a finFET.
- the substrate 110 may be any semiconductor material and may comprise known structures including a graded layer or a buried oxide, for example.
- the substrate 110 comprises bulk silicon that may be undoped or doped (e.g., p-type, n-type, or a combination thereof).
- Other materials that are suitable for semiconductor device formation may be used.
- Other materials, such as germanium, quartz, sapphire, and glass could alternatively be used for the substrate 110 .
- the silicon substrate 110 may be an active layer of a semiconductor-on-insulator (SOI) substrate or a multi-layered structure such as a silicon-germanium layer formed on a bulk silicon layer.
- SOI semiconductor-on-insulator
- the fins 112 may be formed, for example, by patterning and etching the substrate 110 by using photolithography techniques. Generally, a layer of photoresist material is deposited over the substrate 110 . The layer of photoresist material is irradiated (exposed) in accordance with a desired pattern (the fins 112 in this case) and developed to remove a portion of the photoresist material. The remaining photoresist material protects the underlying material from subsequent processing steps, such as etching. It should be noted that other masks, such as an oxide or silicon nitride mask, may also be used in the etching process.
- the fins 112 may be epitaxially grown.
- exposed portions of an underlying material such as an exposed portion of the substrate 110 , may be used in an epitaxial process to form the fins 112 .
- a mask may be used to control the shape of the fins 112 during the epitaxial growth process.
- the dielectric layer 114 which acts as a shallow trench isolation (STI) around the fins 112 , may be formed by chemical vapor deposition (CVD) techniques using tetra-ethyl-ortho-silicate (TEOS) and oxygen as a precursor.
- TEOS tetra-ethyl-ortho-silicate
- the dielectric layer 114 may be formed by implanting ions, such as oxygen, nitrogen, carbon, or the like, into the silicon substrate 110 .
- the dielectric layer 114 is the insulator layer of a SOI wafer.
- the gate insulator layer 118 which prevents electron depletion, may be, for example, an oxide layer formed by any oxidation process, such as wet or dry thermal oxidation in an ambient comprising O 2 , H 2 O, NO, or a combination thereof, an in-situ steam generation (ISSG) process in an ambient environment of O 2 , H 2 O, NO, a combination thereof, or the like.
- oxidation process such as wet or dry thermal oxidation in an ambient comprising O 2 , H 2 O, NO, or a combination thereof, an in-situ steam generation (ISSG) process in an ambient environment of O 2 , H 2 O, NO, a combination thereof, or the like.
- Other materials including, high k dielectric materials, such as: HfO 2 , HfSiO 2 , ZnO, ZrO 2 , Ta 2 O 5 , Al 2 O 3 and the like, and other processes, such as Atomic Layer Deposition (ALD), Atomic Vapor Deposition (AVD
- the gate electrode layer 120 preferably comprises a semiconductor material such as polysilicon, amorphous silicon, or the like that has been deposited over the fins 112 as illustrated in FIG. 1A .
- the gate electrode layer 120 may be deposited doped or undoped.
- the gate electrode layer 120 comprises polysilicon deposited undoped by low-pressure chemical vapor deposition (LPCVD). Once applied, the polysilicon may be doped with, for example, phosphorous ions (or other P-type dopants) to form a PMOS device or boron (or other N-type dopants) to form an NMOS device.
- the polysilicon may also be deposited, for example, by furnace deposition of an in-situ doped polysilicon.
- the gate electrode layer 120 may comprise a polysilicon metal alloy or a metal gate comprising metals such as tungsten, nickel, aluminum, tantalum, and titanium, for example.
- the first mask layer 126 is a protective layer that will be subsequently patterned to prevent the underlying structures (e.g., the gate electrode layer 120 ) from being removed during subsequent processes, such as etching or implanting steps.
- One such suitable first mask layer 126 comprises an oxide mask layer 122 and a nitride mask layer 124 as illustrated in FIGS. 1A-1B .
- the oxide mask layer 122 may be a silicon oxide layer formed by CVD techniques using TEOS and oxygen as a precursor.
- the nitride layer may be a silicon nitride formed using CVD techniques using silane and ammonia as precursor gases, and deposition temperatures ranging from 550° to 900° C.
- the nitride layer may comprise other nitrogen containing layers, such as silicon oxynitride SiO x N y , silicon oxime SiO x N y :H z , or a combination thereof.
- first mask layer 126 may be used to form the first mask layer 126 .
- other materials, a single layer, three or more layers, or the like may be used.
- FIGS. 1A-1C further illustrate a first patterned mask 230 formed over the first mask layer 126 and patterned to define gate electrode lines.
- the first patterned mask 230 is a photoresist mask formed by depositing, exposing, and developing a layer of photoresist material.
- the patterned mask 230 is patterned to form gate electrode lines in subsequent processing steps as discussed in greater detail below.
- FIGS. 2A-2C wherein FIGS. 2A and 2B are cross-sectional views along the A-A and B-B lines, respectively, of FIG. 2C , there is illustrated patterning of the first mask layer 126 to define gate electrode lines in accordance with an embodiment.
- the first mask layer 126 may be patterned using, for example, a wet dip in phosphoric acid (H 3 PO 4 ), hydrofluoric acid, and/or the like.
- the first patterned mask 230 e.g., the photoresist mask
- the photoresist mask, or portions thereof, may remain.
- the hardmask such as the first mask layer 126 , provides additional protection for the underlying regions during the etch process. As shown in FIG. 2B , the etching during the patterning of the first mask layer 126 may result in the gate electrode layer 120 being slightly over-etch.
- the gate electrodes are defined using two patterning steps.
- the first patterning step discussed above forms continuous gate lines.
- a second patterning step discussed below with reference to FIGS. 3A-4C performs a cutting process in which the gate lines defined above are “cut,” thereby defining the ends of the gate lines.
- FIGS. 3A-3C wherein FIGS. 3A and 3B are cross-sectional views along the A-A and B-B lines, respectively, of FIG. 3C , illustrate a second patterned mask 232 formed over the first mask layer 126 and patterned to define the gate electrode ends.
- the second patterned mask 232 is a photoresist mask formed by depositing, exposing, and developing a layer of photoresist material. The second patterned mask 232 is patterned to define the gate electrode ends in the first mask layer 126 as discussed in greater detail below.
- the second patterned mask 232 is patterned to form an opening in the shape of a line extending over multiple lines of the first mask layer 126 .
- the patterned formed by the second patterned mask 232 may be one or more openings, each opening extending over one or more of the lines formed by the first mask layer 126 .
- each of the lines formed by the first mask layer 126 has a circular, rectangular, or other shaped opening formed in the second patterned mask 232 , thereby defining the line ends.
- FIGS. 4A-4C wherein FIGS. 4A and 4B are cross-sectional views along the A-A and B-B lines, respectively, of FIG. 4C , illustrate a second patterning step of the first mask layer 126 to define the gate ends.
- the first mask layer 126 comprises the nitride mask layer 124 and the oxide mask layer 122
- the first mask layer 126 may be patterned using, for example, a wet dip in phosphoric acid (H 3 PO 4 ), hydrofluoric acid, and/or the like.
- H 3 PO 4 wet dip in phosphoric acid
- hydrofluoric acid hydrofluoric acid
- the first mask layer 126 was patterned using two patterning processes.
- the first patterning process described above with reference to FIGS. 1 and 2 patterned the first mask layer 126 to define the gate electrode lines
- the second patterning process described above with reference to FIGS. 3 and 4 cut the gate electrode line pattern of the first mask layer 126 to form the gate ends.
- an over-etch may be performed during the patterning of the gate line ends.
- the over-etch results in recesses 430 being formed in the gate electrode layer 120 .
- a depth T of the gate electrode layer 120 is from about 0 ⁇ to about 2,000 ⁇ .
- the recess 430 formed during the etching of the gate ends is greater than any recess that may be formed during etch to form the gate lines (see FIGS. 1 and 2 ). This recess 430 in the gate end region will aid in the formation of notches in the gate ends in subsequent processing steps and discussed below.
- the second patterned mask 232 e.g., the photoresist mask
- the hardmask such as the first mask layer 126 , provides additional protection for the underlying regions during the etch process.
- the second patterned mask 232 may be removed after patterning the first mask layer 126 .
- FIGS. 5A-5C wherein FIGS. 5A and 5B are cross-sectional views along the A-A and B-B lines, respectively, of FIG. 5C , there is illustrated results of a second etch process to complete etching of gate electrode layer 120 and forming notches 558 in the gate electrode line ends, thereby forming gate electrodes 432 in accordance with an embodiment.
- the gate electrode layer 120 is patterned using the patterned first mask layer 120 (see FIGS. 4A-4C ) as an etch mask.
- the profile of sides of the gate electrode 432 are relatively linear (within process variations).
- the recesses 430 formed in the gate electrode layer 120 (see FIG.
- FIG. 4A allows formation of notches 558 in the ends of the gate electrode 432 as illustrated in FIG. 5A .
- Such an arrangement as that illustrated in FIGS. 5A-5C provide for better control.
- the spacing between adjacent gate ends, illustrated in FIG. 5C as distance S 1 may be decreased and controlled while reducing the risk of bridging between the gate ends and gate leakage.
- FIGS. 5A and 5B further illustrate an inter-layer dielectric (ILD) 560 formed over the gate electrodes 432 and in the notches 558 .
- the ILD 560 is formed of an oxide such as phospho-silicate glass (PSG), boro-silicate glass (BSG), boron-doped phospho-silicate glass (BPSG), TEOS, or the like.
- FIG. 6 is an enlarged view of the indented region or notch at the end of the gate electrode 432 illustrated in FIG. 5A .
- FIG. 6 illustrates that FIG. 6 illustrates the mask 126 remaining on the gate electrode 432 .
- the mask 126 may optionally be removed, as illustrated in FIG. 5A , prior to forming the ILD 560 .
- the notch 558 exhibits a height H 1 , which in an embodiment is greater than zero and less than 2,000 nm.
- gate electrode 432 extends past the fin 112 a first distance D 1
- the notch 558 is offset from the fin 112 a second distance D 2 .
- a ratio of D 1 :D 2 is greater than 1.
- the second distance D 2 may be greater than zero and less than the first distance, thereby providing contact to the fin 112 , yet providing a notch to reduce bridging.
- a configuration such as this provides a larger distance of gate electrode line end to gate electrode line end, thereby increasing the process window and reducing leakage. Additionally, configurations such as these may also provide a larger process window for high-k metal gate gap filling.
- the notch areas further provide a smaller distance between the line ends while still maintaining sufficient backfilling with a dielectric material as discussed in greater detail below.
- FIGS. 7A-7F illustrate various shapes that may be used to form the notch 558 .
- the desired shape of the notch 558 may be obtained by varying the process conditions, such as the type of process gas, the concentration of the process gas, temperature, pressure, and the like.
- a triangular-shaped notch is formed.
- the triangular-shaped notch 558 is formed using a dry etch process using a process gas such as CHF 3 , CF 4 , CH 2 F 2 , SF 6 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 20 mtorr.
- FIG. 7B illustrates an embodiment in which an elliptical-shaped notch is formed.
- the elliptical-shaped notch 558 is formed using a dry etch process using a process gas such as CHF 3 , CF 4 , CH 2 F 2 , SF 6 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 3 mtorr to about 20 mtorr.
- FIG. 7C illustrates an embodiment in which a square-shaped notch is formed.
- the square-shaped notch 558 is formed using a dry etch process using a process gas such as CHF 3 , CF 4 , CH 2 F 2 , SF 6 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 20 mtorr.
- FIG. 7D illustrates an embodiment in which a round-shaped notch is formed.
- the round-shaped notch 558 is formed using a dry etch process using a process gas such as CHF 3 , CH 2 F 2 , SF 6 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 10 mtorr.
- FIG. 7E illustrates an embodiment in which a rough or ladder-shaped notch is formed.
- the rough or ladder-shaped notch 558 is formed using a dry etch process using a process gas such as CF 4 , CH 2 F 2 , SF 6 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 40° C. to about 80° C. and at a pressure from about 1 mtorr to about 10 mtorr.
- FIG. 7F illustrates an embodiment in which a cloud or smooth-shaped notch is formed.
- the cloud or smooth-shaped notch 558 is formed using a dry etch process using a process gas such as CF 4 , SF 6 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 40° C. to about 80° C. and at a pressure from about 1 mtorr to about 10 mtorr.
- FIGS. 8A-8F illustrate various shapes that may be used to form a recess in the underlying dielectric layer 114 in optional embodiments. It is believed that in some embodiments the notch 558 illustrated above may exhibit gap filling issues when attempting to fill the notch 558 with a dielectric material, such as the ILD layer 560 (see FIG. 5A ). In these embodiments, it may be desirable to form a recess in the dielectric layer 114 between the ends of the gate electrode 432 . FIGS. 8A-8F illustrates various shapes that may be used to form a recess 832 in the dielectric layer 114 . In an embodiment, the recess 832 has a depth from about 0 ⁇ to about 1,000 ⁇ .
- FIGS. 8A-8F illustrate the notch 558 as a triangular-shaped notch, but that other shapes of notches may be used, such as those discussed above with reference to FIGS. 7A-7F .
- the recess 832 in the dielectric layer 114 is limited to the area of the notches and the region near the gate electrode line ends.
- one or more masks such as a photoresist mask, may be used to protect other areas of the dielectric layer 114 while exposing the dielectric layer 114 near the gate electrode line ends.
- the square-shaped recess is formed by a dry etch process using a process gas such as CHF 3 , CF 4 , CH 2 F 2 , SF 6 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 20 mtorr.
- FIG. 8B illustrates an embodiment in which there is shown an anisotropic bottom rounded-shaped recess formed in the dielectric layer 114 .
- the bottom rounded-shaped recess is formed by a dry etch process using a process gas such as CHF 3 , CF 4 , SF 6 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 3 mtorr to about 20 mtorr.
- FIG. 8C illustrates an embodiment in which there is shown a diamond-shaped recess formed in the dielectric layer 114 .
- the diamond-shaped recess is formed by a dry etch process using a process gas such as CHF 3 , CF 4 , CH 2 F 2 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 3 mtorr to about 20 mtorr.
- FIG. 8D illustrates an embodiment in which there is shown a trapezoid or triangular-shaped recess formed in the dielectric layer 114 .
- the trapezoid or triangular-shaped recess is formed by a dry etch process using a process gas such as CHF 3 , CF 4 , CH 2 F 2 , O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 20 mtorr.
- FIG. 8E illustrates an embodiment in which there is shown an anisotripic sidewall rounding-shaped recess formed in the dielectric layer 114 .
- the sidewall rounding-shaped recess is formed by a dry etch process using a process gas such as CF 4 , CH 2 F 2 , SF 6 , CH 3 F, O 2 , or the like, and a carrying gas such as He, Ar, or the like.
- the dry etch process may be performed at a temperature from about 40° C. to about 80° C. and at a pressure from about 1 mtorr to about 10 mtorr.
- FIG. 8F illustrates an embodiment in which there is shown an isotropic-shaped recess formed in the dielectric layer 114 .
- the trapezoid or isotropic-shaped recess is formed by a dry etch process using a process gas such as HF, NH 3 , H 2 O, or the like, and a carrying gas such as N or the like.
- the dry etch process may be performed at a temperature from about 20° C. to about 300° C. and at 1 ATM.
- the gate electrode may be doped, spacers may be formed, portions of the gate electrode may be silicided, inter-layer dielectric (ILD) layers/and inter-metal dielectric (IMD) layers may be formed, metallization layers may be formed, and the like.
- ILD inter-layer dielectric
- IMD inter-metal dielectric
- FIG. 9 is a flowchart illustrating a method of forming a finFET in accordance with an embodiment.
- the process begins in step 902 wherein a substrate having fins, a dielectric layer between adjacent fins, and a gate electrode layer over the fins and the dielectric layer is provided, such as that discussed above with reference to FIGS. 1A-1C .
- a gate electrode layer is patterned to form gate electrodes having notches formed in the line ends, such as that discussed above with reference to FIGS. 2A-7F .
- recesses are formed in the dielectric layer under the recesses, as discussed above with reference to FIGS. 8A-8F .
- a method of forming a finFET includes providing a substrate having fins extending therefrom and forming a first dielectric layer between adjacent fins, and forming a gate electrode layer over the fins and the dielectric layer.
- the gate electrode layer is patterned to provide a plurality of gate electrodes, wherein ends of the plurality of gate electrodes have a notch along a bottom edge.
- the dielectric layer under the notch may be recessed.
- another method of forming a finFET includes providing a substrate having at least two fins aligned laterally, forming a first dielectric layer between ends of the two fins, and forming a first gate electrode over at least a first fin and a second gate electrode over at least a second fin such that the longitudinal axes of the first gate electrode and the second gate electrode being aligned.
- a first notch is formed in an end of the first gate electrode facing the second gate electrode, and a second notch is formed in an end of the second gate electrode facing the first gate electrode.
- the dielectric layer under the notches may be recessed.
- a finFET in yet another embodiment, includes a fin extending away from a substrate and a dielectric layer adjacent the fin.
- a gate electrode is positioned over the fin and the dielectric layer, wherein an end of the gate electrode has a notch at an interface of the gate electrode and the dielectric layer.
- the dielectric layer under the notch may be recessed.
- a device in yet still another embodiment, includes a substrate having a first fin and a first dielectric layer adjacent the first fin, the first fin extending above the first dielectric layer.
- a gate electrode extends over the first fin and the first dielectric layer, a notched end of the gate electrode having a slanted notch over and extending away from the first dielectric layer.
- a device in yet still another embodiment, includes a substrate having a first fin and a second fin, and a first dielectric layer extending between the first fin and the second fin.
- a first gate electrode extends over the first fin, the first gate electrode extending over the first dielectric layer.
- the device further includes a second gate electrode over the second fin, the second gate electrode extending over the first dielectric layer, the first gate electrode being aligned with the second gate electrode, the first gate electrode having a first notched end facing the second gate electrode, a surface of the first notched end being separated from the first dielectric layer.
- a method of forming a semiconductor device includes forming a first dielectric layer between a first fin and a second fin, the first fin and the second fin extending from a substrate, the first fin and the second fin protruding above the first dielectric layer.
- the method further includes forming a first gate electrode over the first fin and a second gate electrode over the second fin, a first end of the first gate electrode facing a second end of the second gate electrode, the first end of the first gate electrode having a first notch above an upper surface of the first dielectric layer, the first notch having a slanted sidewall.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
A fin field-effect transistor (finFET) and a method of forming are provided. A gate electrode is formed over one or more fins. Notches are formed in the ends of the gate electrode along a base of the gate electrode. Optionally, an underlying dielectric layer, such as a shallow trench isolation, may be recessed under the notch, thereby reducing gap fill issues.
Description
This application is continuation application of and claims the benefit of U.S. patent application Ser. No. 13/866,849, filed Apr. 19, 2013, entitled “Fin Shape For Fin Field-Effect Transistors And Method Of Forming,” which is a non-provisional application of and claims the benefit of U.S. Patent Application Ser. No. 61/776,515, filed on Mar. 11, 2013, entitled “Fin Shape For Fin Field-Effect Transistors And Method Of Forming,” and U.S. Patent Application Ser. No. 61/788,345, filed on Mar. 15, 2013, entitled “Fin Shape For Fin Field-Effect Transistors And Method Of Forming,” which applications are hereby incorporated herein by reference in their entirety.
The dominant semiconductor technology used for the manufacture of ultra-large scale integrated (ULSI) circuits is the metal-oxide-semiconductor field effect transistor (MOSFET) technology. Reduction in the size of MOSFETs has provided continued improvement in speed, performance, circuit density, and cost per unit function over the past few decades. As the gate length of the conventional bulk MOSFET is reduced, the source and drain increasingly interact with the channel and gain influence on the channel potential. Consequently, a transistor with a short gate length suffers from problems related to the inability of the gate to substantially control the on and off states of the channel.
Phenomena such as reduced gate control associated with transistors with short channel lengths are termed short-channel effects. Increased body doping concentration, reduced gate oxide thickness, and ultra-shallow source/drain junctions are ways to suppress short-channel effects. However, for device scaling well into the sub-30 nm regime, approaches involving the use of fin field-effect transistors (finFETs) are being investigated to improve the short channel effects.
Generally, finFETs comprise raised source/drain regions having one or more raised channel regions, referred to as a fin. A gate dielectric and a gate electrode are formed over the fin. It has been found that finFETs provide for improved scalability as design requirements shrink and better short-channel control.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred illustrative embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific illustrative embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Embodiments of the present invention provide several improved methods for the formation of semiconductor devices and the resulting structures. These embodiments are discussed below in the context of forming finFET transistors having a single fin or multiple fins on a bulk silicon substrate. One of ordinary skill in the art will realize that embodiments of the present invention may be used with other configurations, such as, for example, omega-FETs or structures having two or more fins.
Generally, the substrate 110 may be any semiconductor material and may comprise known structures including a graded layer or a buried oxide, for example. In an embodiment, the substrate 110 comprises bulk silicon that may be undoped or doped (e.g., p-type, n-type, or a combination thereof). Other materials that are suitable for semiconductor device formation may be used. Other materials, such as germanium, quartz, sapphire, and glass could alternatively be used for the substrate 110. Alternatively, the silicon substrate 110 may be an active layer of a semiconductor-on-insulator (SOI) substrate or a multi-layered structure such as a silicon-germanium layer formed on a bulk silicon layer.
The fins 112 may be formed, for example, by patterning and etching the substrate 110 by using photolithography techniques. Generally, a layer of photoresist material is deposited over the substrate 110. The layer of photoresist material is irradiated (exposed) in accordance with a desired pattern (the fins 112 in this case) and developed to remove a portion of the photoresist material. The remaining photoresist material protects the underlying material from subsequent processing steps, such as etching. It should be noted that other masks, such as an oxide or silicon nitride mask, may also be used in the etching process.
In other embodiments, the fins 112 may be epitaxially grown. For example, exposed portions of an underlying material, such as an exposed portion of the substrate 110, may be used in an epitaxial process to form the fins 112. A mask may be used to control the shape of the fins 112 during the epitaxial growth process.
The dielectric layer 114, which acts as a shallow trench isolation (STI) around the fins 112, may be formed by chemical vapor deposition (CVD) techniques using tetra-ethyl-ortho-silicate (TEOS) and oxygen as a precursor. In another embodiment, the dielectric layer 114 may be formed by implanting ions, such as oxygen, nitrogen, carbon, or the like, into the silicon substrate 110. In yet another embodiment, the dielectric layer 114 is the insulator layer of a SOI wafer.
The gate insulator layer 118, which prevents electron depletion, may be, for example, an oxide layer formed by any oxidation process, such as wet or dry thermal oxidation in an ambient comprising O2, H2O, NO, or a combination thereof, an in-situ steam generation (ISSG) process in an ambient environment of O2, H2O, NO, a combination thereof, or the like. Other materials including, high k dielectric materials, such as: HfO2, HfSiO2, ZnO, ZrO2, Ta2O5, Al2O3 and the like, and other processes, such as Atomic Layer Deposition (ALD), Atomic Vapor Deposition (AVD), and the like, may also be used.
The gate electrode layer 120 preferably comprises a semiconductor material such as polysilicon, amorphous silicon, or the like that has been deposited over the fins 112 as illustrated in FIG. 1A . The gate electrode layer 120 may be deposited doped or undoped. For example, in an embodiment the gate electrode layer 120 comprises polysilicon deposited undoped by low-pressure chemical vapor deposition (LPCVD). Once applied, the polysilicon may be doped with, for example, phosphorous ions (or other P-type dopants) to form a PMOS device or boron (or other N-type dopants) to form an NMOS device. The polysilicon may also be deposited, for example, by furnace deposition of an in-situ doped polysilicon. Alternatively, the gate electrode layer 120 may comprise a polysilicon metal alloy or a metal gate comprising metals such as tungsten, nickel, aluminum, tantalum, and titanium, for example.
The first mask layer 126 is a protective layer that will be subsequently patterned to prevent the underlying structures (e.g., the gate electrode layer 120) from being removed during subsequent processes, such as etching or implanting steps. One such suitable first mask layer 126 comprises an oxide mask layer 122 and a nitride mask layer 124 as illustrated in FIGS. 1A-1B . The oxide mask layer 122 may be a silicon oxide layer formed by CVD techniques using TEOS and oxygen as a precursor. The nitride layer may be a silicon nitride formed using CVD techniques using silane and ammonia as precursor gases, and deposition temperatures ranging from 550° to 900° C. The nitride layer may comprise other nitrogen containing layers, such as silicon oxynitride SiOxNy, silicon oxime SiOxNy:Hz, or a combination thereof.
One of ordinary skill in the art will appreciate that other mask materials and/or structures may be used to form the first mask layer 126. For example, other materials, a single layer, three or more layers, or the like may be used.
Referring now to FIGS. 2A-2C , wherein FIGS. 2A and 2B are cross-sectional views along the A-A and B-B lines, respectively, of FIG. 2C , there is illustrated patterning of the first mask layer 126 to define gate electrode lines in accordance with an embodiment. In an embodiment in which the first mask layer 126 comprises the nitride mask layer 124 and the oxide mask layer 122, the first mask layer 126 may be patterned using, for example, a wet dip in phosphoric acid (H3PO4), hydrofluoric acid, and/or the like.
It should be noted that the first patterned mask 230, e.g., the photoresist mask, is not shown in FIGS. 2A-2C for illustrative purposes. The photoresist mask, or portions thereof, may remain. The hardmask, such as the first mask layer 126, provides additional protection for the underlying regions during the etch process. As shown in FIG. 2B , the etching during the patterning of the first mask layer 126 may result in the gate electrode layer 120 being slightly over-etch.
As explained in greater detail below, the gate electrodes are defined using two patterning steps. The first patterning step discussed above forms continuous gate lines. A second patterning step discussed below with reference to FIGS. 3A-4C performs a cutting process in which the gate lines defined above are “cut,” thereby defining the ends of the gate lines.
As illustrated in FIG. 3C , the second patterned mask 232 is patterned to form an opening in the shape of a line extending over multiple lines of the first mask layer 126. In other embodiments, the patterned formed by the second patterned mask 232 may be one or more openings, each opening extending over one or more of the lines formed by the first mask layer 126. For example, in embodiments, each of the lines formed by the first mask layer 126 has a circular, rectangular, or other shaped opening formed in the second patterned mask 232, thereby defining the line ends.
As described above, the first mask layer 126 was patterned using two patterning processes. The first patterning process described above with reference to FIGS. 1 and 2 patterned the first mask layer 126 to define the gate electrode lines, and the second patterning process described above with reference to FIGS. 3 and 4 cut the gate electrode line pattern of the first mask layer 126 to form the gate ends.
As illustrated in FIG. 4A , an over-etch may be performed during the patterning of the gate line ends. In an embodiment, the over-etch results in recesses 430 being formed in the gate electrode layer 120. In an embodiment a depth T of the gate electrode layer 120 is from about 0 Å to about 2,000 Å. The recess 430 formed during the etching of the gate ends is greater than any recess that may be formed during etch to form the gate lines (see FIGS. 1 and 2 ). This recess 430 in the gate end region will aid in the formation of notches in the gate ends in subsequent processing steps and discussed below.
It should be noted that the second patterned mask 232, e.g., the photoresist mask, is not shown in FIGS. 4A-4C for illustrative purposes. The hardmask, such as the first mask layer 126, provides additional protection for the underlying regions during the etch process. The second patterned mask 232 may be removed after patterning the first mask layer 126.
Referring now to FIGS. 5A-5C , wherein FIGS. 5A and 5B are cross-sectional views along the A-A and B-B lines, respectively, of FIG. 5C , there is illustrated results of a second etch process to complete etching of gate electrode layer 120 and forming notches 558 in the gate electrode line ends, thereby forming gate electrodes 432 in accordance with an embodiment. The gate electrode layer 120 is patterned using the patterned first mask layer 120 (see FIGS. 4A-4C ) as an etch mask. As illustrated in FIG. 5B , the profile of sides of the gate electrode 432 are relatively linear (within process variations). In contrast, in an embodiment the recesses 430 (see FIG. 4A ) formed in the gate electrode layer 120 (see FIG. 4A ) allows formation of notches 558 in the ends of the gate electrode 432 as illustrated in FIG. 5A . Such an arrangement as that illustrated in FIGS. 5A-5C provide for better control. For example, the spacing between adjacent gate ends, illustrated in FIG. 5C as distance S1, may be decreased and controlled while reducing the risk of bridging between the gate ends and gate leakage.
Referring first to FIG. 7A , a triangular-shaped notch is formed. In an embodiment, the triangular-shaped notch 558 is formed using a dry etch process using a process gas such as CHF3, CF4, CH2F2, SF6, O2, or the like, and a carrying gas such as He, Ar, or the like. The dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 20 mtorr.
It should be noted that FIGS. 8A-8F illustrate the notch 558 as a triangular-shaped notch, but that other shapes of notches may be used, such as those discussed above with reference to FIGS. 7A-7F .
In an embodiment, the recess 832 in the dielectric layer 114 is limited to the area of the notches and the region near the gate electrode line ends. In this embodiment, one or more masks (not shown), such as a photoresist mask, may be used to protect other areas of the dielectric layer 114 while exposing the dielectric layer 114 near the gate electrode line ends.
Referring first to FIG. 8A , there is shown a square-shaped recess formed in the dielectric layer 114. In an embodiment, the square-shaped recess is formed by a dry etch process using a process gas such as CHF3, CF4, CH2F2, SF6, O2, or the like, and a carrying gas such as He, Ar, or the like. The dry etch process may be performed at a temperature from about 25° C. to about 80° C. and at a pressure from about 1 mtorr to about 20 mtorr.
Thereafter, additional processes may be performed to complete the device. For example, the gate electrode may be doped, spacers may be formed, portions of the gate electrode may be silicided, inter-layer dielectric (ILD) layers/and inter-metal dielectric (IMD) layers may be formed, metallization layers may be formed, and the like.
In an embodiment, a method of forming a finFET is provided. The method includes providing a substrate having fins extending therefrom and forming a first dielectric layer between adjacent fins, and forming a gate electrode layer over the fins and the dielectric layer. The gate electrode layer is patterned to provide a plurality of gate electrodes, wherein ends of the plurality of gate electrodes have a notch along a bottom edge. The dielectric layer under the notch may be recessed.
In another embodiment, another method of forming a finFET is provided. The method includes providing a substrate having at least two fins aligned laterally, forming a first dielectric layer between ends of the two fins, and forming a first gate electrode over at least a first fin and a second gate electrode over at least a second fin such that the longitudinal axes of the first gate electrode and the second gate electrode being aligned. A first notch is formed in an end of the first gate electrode facing the second gate electrode, and a second notch is formed in an end of the second gate electrode facing the first gate electrode. The dielectric layer under the notches may be recessed.
In yet another embodiment, a finFET is provided. The finFET includes a fin extending away from a substrate and a dielectric layer adjacent the fin. A gate electrode is positioned over the fin and the dielectric layer, wherein an end of the gate electrode has a notch at an interface of the gate electrode and the dielectric layer. The dielectric layer under the notch may be recessed.
In yet still another embodiment, a device is provided. The device includes a substrate having a first fin and a first dielectric layer adjacent the first fin, the first fin extending above the first dielectric layer. A gate electrode extends over the first fin and the first dielectric layer, a notched end of the gate electrode having a slanted notch over and extending away from the first dielectric layer.
In yet still another embodiment, a device is provided. The device includes a substrate having a first fin and a second fin, and a first dielectric layer extending between the first fin and the second fin. A first gate electrode extends over the first fin, the first gate electrode extending over the first dielectric layer. The device further includes a second gate electrode over the second fin, the second gate electrode extending over the first dielectric layer, the first gate electrode being aligned with the second gate electrode, the first gate electrode having a first notched end facing the second gate electrode, a surface of the first notched end being separated from the first dielectric layer.
In yet still another embodiment, a method of forming a semiconductor device is provided. The method includes forming a first dielectric layer between a first fin and a second fin, the first fin and the second fin extending from a substrate, the first fin and the second fin protruding above the first dielectric layer. The method further includes forming a first gate electrode over the first fin and a second gate electrode over the second fin, a first end of the first gate electrode facing a second end of the second gate electrode, the first end of the first gate electrode having a first notch above an upper surface of the first dielectric layer, the first notch having a slanted sidewall.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.
Moreover, the scope of the present application is not intended to be limited to the particular illustrative embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding illustrative embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
1. A device comprising:
a substrate having a first fin;
a first dielectric layer adjacent the first fin, the first fin extending above the first dielectric layer;
a gate electrode extending over the first fin and the first dielectric layer, a notched end of the gate electrode having a slanted notch along an interface between the gate electrode and the first dielectric layer.
2. The device of claim 1 , wherein a height of the notched end is less than 2000 nm above a lowermost surface of the gate electrode.
3. The device of claim 1 , further comprising a recess in the dielectric layer below the notched end.
4. The device of claim 3 , wherein the recess has a depth less than about 2,000 Å.
5. The device of claim 3 , further comprising a second dielectric layer extending along sidewalls of the first gate electrode, under the notched end, and in the recess.
6. The device of claim 1 , further comprising a second dielectric layer extending along sidewalls of the first gate electrode and under the notched end.
7. A device comprising:
a substrate having a first fin and a second fin;
a first dielectric layer extending between the first fin and the second fin;
a first gate electrode over the first fin, the first gate electrode extending over the first dielectric layer; and
a second gate electrode over the second fin, the second gate electrode extending over the first dielectric layer, the first gate electrode being aligned with the second gate electrode, the first gate electrode having a first notched end facing the second gate electrode, a surface of the first notched end being separated from the first dielectric layer.
8. The device of claim 7 , further comprising a recess in the first dielectric layer below the first notched end.
9. The device of claim 8 , further comprising a second dielectric layer extending into the recess under the first notched end.
10. The device of claim 7 , wherein the second gate electrode has a second notched end facing the first gate electrode.
11. The device of claim 10 , further comprising a recess in the dielectric layer, the recess extending from below the first notched end to below the second notched end.
12. The device of claim 11 , wherein the recess has a depth less than about 2,000 Å.
13. The device of claim 7 , wherein a height of the first notched end above a lowermost surface of the first gate electrode is less than 2000 nm.
14. A method of forming a semiconductor device, the method comprising:
forming a first dielectric layer between a first fin and a second fin, the first fin and the second fin extending from a substrate, the first fin and the second fin protruding above the first dielectric layer; and
forming a first gate electrode over the first fin and a second gate electrode over the second fin, a first end of the first gate electrode facing a second end of the second gate electrode, the first end of the first gate electrode having a first notch above an upper surface of the first dielectric layer, the first notch having a slanted sidewall.
15. The method of claim 14 , wherein the forming the first gate electrode comprises:
forming a gate electrode layer;
forming a first recess in the gate electrode layer using a first etch process, the first recess extending partially through the gate electrode layer; and
performing a second etch process to etch the gate electrode layer from a bottom of the first recess through the gate electrode layer, the second etch process forming the first notch.
16. The method of claim 14 , wherein the first notch has a slanted sidewall.
17. The method of claim 14 , wherein the first dielectric layer includes a gate dielectric layer.
18. The method of claim 14 , further comprising recessing the first dielectric layer under the first notch of the first gate electrode.
19. The method of claim 18 , wherein the recessing is performed at least in part using a dry etch with a process gas of CHF3, CH3F, CF4, CH2F2, SF6, or O2.
20. The method of claim 18 , wherein the recessing is performed at least in part using a dry etch with a process gas of HF, NH3, or H2O, and a carrier gas of N.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/696,090 US9460968B2 (en) | 2013-03-11 | 2015-04-24 | Fin shape for fin field-effect transistors and method of forming |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201361776515P | 2013-03-11 | 2013-03-11 | |
US201361788345P | 2013-03-15 | 2013-03-15 | |
US13/866,849 US9041125B2 (en) | 2013-03-11 | 2013-04-19 | Fin shape for fin field-effect transistors and method of forming |
US14/696,090 US9460968B2 (en) | 2013-03-11 | 2015-04-24 | Fin shape for fin field-effect transistors and method of forming |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/866,849 Continuation US9041125B2 (en) | 2013-03-11 | 2013-04-19 | Fin shape for fin field-effect transistors and method of forming |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150228544A1 US20150228544A1 (en) | 2015-08-13 |
US9460968B2 true US9460968B2 (en) | 2016-10-04 |
Family
ID=50625868
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/866,849 Active 2033-06-07 US9041125B2 (en) | 2013-03-11 | 2013-04-19 | Fin shape for fin field-effect transistors and method of forming |
US14/696,090 Active US9460968B2 (en) | 2013-03-11 | 2015-04-24 | Fin shape for fin field-effect transistors and method of forming |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/866,849 Active 2033-06-07 US9041125B2 (en) | 2013-03-11 | 2013-04-19 | Fin shape for fin field-effect transistors and method of forming |
Country Status (4)
Country | Link |
---|---|
US (2) | US9041125B2 (en) |
KR (1) | KR101695509B1 (en) |
CN (1) | CN104051266B (en) |
DE (1) | DE102013106621B3 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10431687B2 (en) | 2015-05-20 | 2019-10-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure |
US10811320B2 (en) | 2017-09-29 | 2020-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
US11201224B2 (en) | 2019-05-30 | 2021-12-14 | Samsung Electronics Co., Ltd. | Semiconductor device including gate structure and separation structure |
US11854688B2 (en) | 2020-02-19 | 2023-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method |
Families Citing this family (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9508719B2 (en) * | 2014-11-26 | 2016-11-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field effect transistor (FinFET) device with controlled end-to-end critical dimension and method for forming the same |
KR102290793B1 (en) * | 2014-12-18 | 2021-08-19 | 삼성전자주식회사 | Semiconductor device, methods of forming patterns for semiconductor device, and methods of manufacturing semiconductor devices |
KR102224386B1 (en) * | 2014-12-18 | 2021-03-08 | 삼성전자주식회사 | Method for fabricating an integrated circuit device |
KR102287398B1 (en) * | 2015-01-14 | 2021-08-06 | 삼성전자주식회사 | Semiconductor device |
US9461043B1 (en) | 2015-03-20 | 2016-10-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20160284836A1 (en) * | 2015-03-25 | 2016-09-29 | Qualcomm Incorporated | System, apparatus, and method for n/p tuning in a fin-fet |
KR102318393B1 (en) | 2015-03-27 | 2021-10-28 | 삼성전자주식회사 | Semiconductor devices including field effect transistors |
US10269802B2 (en) | 2015-05-15 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
KR101785803B1 (en) * | 2015-05-29 | 2017-10-16 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Structure and formation method of semiconductor device structure |
US9559205B2 (en) | 2015-05-29 | 2017-01-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and formation method of semiconductor device structure |
KR102502885B1 (en) * | 2015-10-06 | 2023-02-23 | 삼성전자주식회사 | Semiconductor devices and methods of manufacturing the same |
US10096712B2 (en) | 2015-10-20 | 2018-10-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming and monitoring quality of the same |
KR102323943B1 (en) | 2015-10-21 | 2021-11-08 | 삼성전자주식회사 | Method of manufacturing semiconductor device |
US9601567B1 (en) | 2015-10-30 | 2017-03-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple Fin FET structures having an insulating separation plug |
US10340348B2 (en) * | 2015-11-30 | 2019-07-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing finFETs with self-align contacts |
US9773879B2 (en) * | 2015-11-30 | 2017-09-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
EP3394897A4 (en) * | 2015-12-26 | 2019-08-21 | Intel Corporation | Gate isolation in non-planar transistors |
US9773912B2 (en) * | 2016-01-28 | 2017-09-26 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device and manufacturing method thereof |
CN105702737B (en) | 2016-02-05 | 2019-01-18 | 中国科学院微电子研究所 | Multi-gate FinFET connected with negative capacitor, manufacturing method thereof and electronic device |
US9972495B1 (en) * | 2016-12-22 | 2018-05-15 | Globalfoundries Inc. | Low-K dielectric spacer for a gate cut |
US10176984B2 (en) | 2017-02-14 | 2019-01-08 | Lam Research Corporation | Selective deposition of silicon oxide |
US10242866B2 (en) | 2017-03-08 | 2019-03-26 | Lam Research Corporation | Selective deposition of silicon nitride on silicon oxide using catalytic control |
US10043656B1 (en) | 2017-03-10 | 2018-08-07 | Lam Research Corporation | Selective growth of silicon oxide or silicon nitride on silicon surfaces in the presence of silicon oxide |
US9911595B1 (en) | 2017-03-17 | 2018-03-06 | Lam Research Corporation | Selective growth of silicon nitride |
KR102330087B1 (en) * | 2017-04-03 | 2021-11-22 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US10559461B2 (en) | 2017-04-19 | 2020-02-11 | Lam Research Corporation | Selective deposition with atomic layer etch reset |
CN109585293B (en) * | 2017-09-29 | 2021-12-24 | 台湾积体电路制造股份有限公司 | Footing removal in metal cutting processes |
US10163640B1 (en) | 2017-10-31 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate isolation plugs structure and method |
US10468527B2 (en) | 2017-11-15 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate structure and methods of fabricating thereof |
US10460930B2 (en) | 2017-11-22 | 2019-10-29 | Lam Research Corporation | Selective growth of SiO2 on dielectric surfaces in the presence of copper |
KR102544153B1 (en) | 2017-12-18 | 2023-06-14 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US10504798B2 (en) * | 2018-02-15 | 2019-12-10 | Globalfoundries Inc. | Gate cut in replacement metal gate process |
US11404275B2 (en) | 2018-03-02 | 2022-08-02 | Lam Research Corporation | Selective deposition using hydrolysis |
US10522546B2 (en) * | 2018-04-20 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd | FinFET devices with dummy fins having multiple dielectric layers |
US11158545B2 (en) * | 2018-09-25 | 2021-10-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming isolation features in metal gates |
US11024549B2 (en) * | 2018-09-28 | 2021-06-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
DE102019101555B4 (en) * | 2018-09-28 | 2023-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | METAL GATE CUTTING SHAPE |
CN112289675A (en) * | 2019-07-22 | 2021-01-29 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure forming method and semiconductor structure |
US11532628B2 (en) | 2021-02-26 | 2022-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method |
US20220415890A1 (en) * | 2021-06-25 | 2022-12-29 | Intel Corporation | Integrated circuit structures having metal gates with tapered plugs |
Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5293056A (en) | 1991-06-17 | 1994-03-08 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with high off-breakdown-voltage and low on resistance |
US20040188726A1 (en) | 2000-03-24 | 2004-09-30 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US6864163B1 (en) | 2002-10-30 | 2005-03-08 | Advanced Micro Devices, Inc. | Fabrication of dual work-function metal gate structure for complementary field effect transistors |
US20050101134A1 (en) | 2003-11-06 | 2005-05-12 | Brask Justin K. | Method for etching a thin metal layer |
US20060138553A1 (en) | 2004-09-30 | 2006-06-29 | Brask Justin K | Nonplanar transistors with metal gate electrodes |
US20070241414A1 (en) | 2004-06-10 | 2007-10-18 | Mitsuru Narihiro | Semiconductor Device and Manufacturing Process Therefor |
US20080029821A1 (en) | 2004-07-12 | 2008-02-07 | Nec Corporation | Semiconductor Device and Method for Production Thereof |
US20080296667A1 (en) | 2007-05-29 | 2008-12-04 | Elpida Memory, Inc. | Semiconductor device and manufacturing method thereof |
US20090057769A1 (en) | 2007-08-31 | 2009-03-05 | Andy Wei | Cmos device having gate insulation layers of different type and thickness and a method of forming the same |
US20090134454A1 (en) | 2005-06-07 | 2009-05-28 | Nec Corporation | Fin-type field effect transistor, semiconductor device and manufacturing process therefor |
US7605449B2 (en) | 2005-07-01 | 2009-10-20 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with high-permittivity dielectric isolation material |
US20100167461A1 (en) | 2008-12-31 | 2010-07-01 | Applied Materials, Inc. | Dry cleaning of silicon surface for solar cell applications |
US20100203717A1 (en) | 2009-02-12 | 2010-08-12 | International Business Machines Corporation | Cut first methodology for double exposure double etch integration |
US20120007184A1 (en) | 2008-08-22 | 2012-01-12 | Hynix Semiconductor Inc. | Semiconductor device and method of fabricating the same |
US20120292715A1 (en) | 2011-05-17 | 2012-11-22 | Hong Hyung-Seok | Semiconductor device and method of fabricating the same |
US20130320410A1 (en) | 2012-05-30 | 2013-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate electrode of a semiconductor device |
US20140001559A1 (en) | 2012-06-29 | 2014-01-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy Gate Electrode of Semiconductor Device |
US8629512B2 (en) * | 2012-03-28 | 2014-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate stack of fin field effect transistor with slanted sidewalls |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6787439B2 (en) * | 2002-11-08 | 2004-09-07 | Advanced Micro Devices, Inc. | Method using planarizing gate material to improve gate critical dimension in semiconductor devices |
JP2009054705A (en) | 2007-08-24 | 2009-03-12 | Toshiba Corp | Semiconductor substrate, semiconductor device, and manufacturing method thereof |
US7833887B2 (en) | 2008-06-24 | 2010-11-16 | Intel Corporation | Notched-base spacer profile for non-planar transistors |
-
2013
- 2013-04-19 US US13/866,849 patent/US9041125B2/en active Active
- 2013-06-25 DE DE201310106621 patent/DE102013106621B3/en active Active
- 2013-07-31 CN CN201310329355.0A patent/CN104051266B/en active Active
- 2013-08-16 KR KR1020130097128A patent/KR101695509B1/en active IP Right Grant
-
2015
- 2015-04-24 US US14/696,090 patent/US9460968B2/en active Active
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5293056A (en) | 1991-06-17 | 1994-03-08 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with high off-breakdown-voltage and low on resistance |
US20040188726A1 (en) | 2000-03-24 | 2004-09-30 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US6864163B1 (en) | 2002-10-30 | 2005-03-08 | Advanced Micro Devices, Inc. | Fabrication of dual work-function metal gate structure for complementary field effect transistors |
US20050101134A1 (en) | 2003-11-06 | 2005-05-12 | Brask Justin K. | Method for etching a thin metal layer |
US20070241414A1 (en) | 2004-06-10 | 2007-10-18 | Mitsuru Narihiro | Semiconductor Device and Manufacturing Process Therefor |
US20080029821A1 (en) | 2004-07-12 | 2008-02-07 | Nec Corporation | Semiconductor Device and Method for Production Thereof |
US7719043B2 (en) | 2004-07-12 | 2010-05-18 | Nec Corporation | Semiconductor device with fin-type field effect transistor and manufacturing method thereof. |
US20060138553A1 (en) | 2004-09-30 | 2006-06-29 | Brask Justin K | Nonplanar transistors with metal gate electrodes |
US20090134454A1 (en) | 2005-06-07 | 2009-05-28 | Nec Corporation | Fin-type field effect transistor, semiconductor device and manufacturing process therefor |
US7605449B2 (en) | 2005-07-01 | 2009-10-20 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with high-permittivity dielectric isolation material |
US20080296667A1 (en) | 2007-05-29 | 2008-12-04 | Elpida Memory, Inc. | Semiconductor device and manufacturing method thereof |
US20090057769A1 (en) | 2007-08-31 | 2009-03-05 | Andy Wei | Cmos device having gate insulation layers of different type and thickness and a method of forming the same |
US20120007184A1 (en) | 2008-08-22 | 2012-01-12 | Hynix Semiconductor Inc. | Semiconductor device and method of fabricating the same |
US20100167461A1 (en) | 2008-12-31 | 2010-07-01 | Applied Materials, Inc. | Dry cleaning of silicon surface for solar cell applications |
US7749917B1 (en) | 2008-12-31 | 2010-07-06 | Applied Materials, Inc. | Dry cleaning of silicon surface for solar cell applications |
CN102224599A (en) | 2008-12-31 | 2011-10-19 | 应用材料股份有限公司 | Dry cleaning of silicon surface for solar cell applications |
US20100203717A1 (en) | 2009-02-12 | 2010-08-12 | International Business Machines Corporation | Cut first methodology for double exposure double etch integration |
US20120292715A1 (en) | 2011-05-17 | 2012-11-22 | Hong Hyung-Seok | Semiconductor device and method of fabricating the same |
US8629512B2 (en) * | 2012-03-28 | 2014-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate stack of fin field effect transistor with slanted sidewalls |
US20130320410A1 (en) | 2012-05-30 | 2013-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate electrode of a semiconductor device |
US20140001559A1 (en) | 2012-06-29 | 2014-01-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy Gate Electrode of Semiconductor Device |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10431687B2 (en) | 2015-05-20 | 2019-10-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure |
US10811320B2 (en) | 2017-09-29 | 2020-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
US11854903B2 (en) | 2017-09-29 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
US11201224B2 (en) | 2019-05-30 | 2021-12-14 | Samsung Electronics Co., Ltd. | Semiconductor device including gate structure and separation structure |
US11769811B2 (en) | 2019-05-30 | 2023-09-26 | Samsung Electronics Co., Ltd. | Semiconductor device including gate structure and separation structure |
US11854688B2 (en) | 2020-02-19 | 2023-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method |
Also Published As
Publication number | Publication date |
---|---|
CN104051266A (en) | 2014-09-17 |
KR20140111577A (en) | 2014-09-19 |
US20140252486A1 (en) | 2014-09-11 |
US9041125B2 (en) | 2015-05-26 |
CN104051266B (en) | 2017-09-29 |
DE102013106621B3 (en) | 2014-05-22 |
KR101695509B1 (en) | 2017-01-11 |
US20150228544A1 (en) | 2015-08-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9460968B2 (en) | Fin shape for fin field-effect transistors and method of forming | |
US9093466B2 (en) | Epitaxial extension CMOS transistor | |
US7459752B2 (en) | Ultra thin body fully-depleted SOI MOSFETs | |
US9659823B2 (en) | Highly scaled tunnel FET with tight pitch and method to fabricate same | |
US20160308014A1 (en) | Fabrication of channel wraparound gate structure for field-effect transistor | |
TWI614894B (en) | Semiconductor device and manufacturing method thereof | |
US10084089B2 (en) | Source and drain stressors with recessed top surfaces | |
US11830928B2 (en) | Inner spacer formation in multi-gate transistors | |
CN105489652A (en) | Semiconductor device and method for manufacturing the same | |
US20160087062A1 (en) | Semiconductor devices and methods for manufacturing the same | |
US20160254351A1 (en) | Ldd-free semiconductor structure and manufacturing method of the same | |
US20220216318A1 (en) | Finfet having a work function material gradient | |
US10396156B2 (en) | Method for FinFET LDD doping | |
US7067434B2 (en) | Hydrogen free integration of high-k gate dielectrics | |
CN104112666A (en) | Semiconductor device and method for manufacturing the same | |
US11575004B2 (en) | Semiconductor structure and formation method thereof | |
CN105470136A (en) | Semiconductor device manufacturing method | |
CN104112668A (en) | Semiconductor device and method for manufacturing the same | |
CN105336787A (en) | Semiconductor device and method for manufacturing the same | |
CN104217949A (en) | Semiconductor device and method for manufacturing the same | |
KR102584048B1 (en) | Semiconductor device structure with uneven gate profile | |
TWI843997B (en) | Semiconductor device, transistor and method of manufacturing a semiconductor device | |
KR102571375B1 (en) | Method of manufacturing a semiconductor device and a semiconductor device | |
US20230253470A1 (en) | Semiconductor Device Structure with Uneven Gate Profile | |
US20240213314A1 (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |