US9390968B2 - Low temperature thin wafer backside vacuum process with backgrinding tape - Google Patents

Low temperature thin wafer backside vacuum process with backgrinding tape Download PDF

Info

Publication number
US9390968B2
US9390968B2 US13/997,992 US201113997992A US9390968B2 US 9390968 B2 US9390968 B2 US 9390968B2 US 201113997992 A US201113997992 A US 201113997992A US 9390968 B2 US9390968 B2 US 9390968B2
Authority
US
United States
Prior art keywords
wafer
tape
frontside
adhesive
edge seal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US13/997,992
Other versions
US20130295763A1 (en
Inventor
Eric J. Li
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LI, ERIC J.
Publication of US20130295763A1 publication Critical patent/US20130295763A1/en
Application granted granted Critical
Publication of US9390968B2 publication Critical patent/US9390968B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67132Apparatus for placing on an insulating substrate, e.g. tape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L21/6836Wafer tapes, e.g. grinding or dicing support tapes
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B32LAYERED PRODUCTS
    • B32BLAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
    • B32B43/00Operations specially adapted for layered products and not otherwise provided for, e.g. repairing; Apparatus therefor
    • B32B43/006Delaminating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67098Apparatus for thermal treatment
    • H01L21/67115Apparatus for thermal treatment mainly by radiation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68327Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/6834Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68381Details of chemical or physical process used for separating the auxiliary support from a device or wafer

Definitions

  • FIG. 9 is a block diagram of a computer system configured to perform the frontside tape pre-cure method illustrated in FIG. 8 , in accordance with an embodiment of the present invention.
  • over refers to a relative position of one material layer with respect to other layers.
  • one layer disposed over or under another layer may be directly in contact with the other layer or may have one or more intervening layers.
  • one layer disposed between two layers may be directly in contact with the two layers or may have one or more intervening layers.
  • a first layer “on” a second layer is in direct contact with that second layer.
  • the adhesive 310 may be uniformly dispersed over the entire surface area of the tape, as illustrated in FIG. 3A .
  • frontside tape adhesive is non-uniformly dispersed, as illustrated by adhesive 410 in FIG. 4A and adhesive 510 in 5 A.
  • the adhesive forms an edge seal to protect the previously fabricated frontside structures (e.g., topographic features 305 and associated microelectronic devices) from external contaminants, such as backgrind slurry and debris generated during wafer thinning.
  • the adhesive 310 is a UV-curable composition.
  • FIG. 3C illustrates a gas escape path 350 along the a-a′ cross-section line that is formed into a fully encapsulating tape embodiment. As shown, along the gas escape path 350 , the adhesive 310 between the base film 320 and the frontside surface of the thin wafer 301 is separated.
  • vacuum processing operation 120 entails a BSM deposition 120 A with the wafer and pre-cured frontside tape cooled by the BSM deposition system.
  • the pre-cured tape may be disposed on an electrostatic chuck (i.e., base film 320 facing the ESC) and cooled to below 90° C. (e.g., 5-15° C.).

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)

Abstract

Vacuum processing, such as a backside metallization (BSM) deposition, is performed on a taped wafer after a gas escape path is formed between a base film of the tape and the wafer frontside surface following backgrind. Venting provided by the gas escape path reduces formation of bubbles under the tape. The gas escape path may be provided, for example, by a selective pre-curing of tape adhesive, to breach an edge seal and place the wafer frontside surface internal to the edge seal in fluid communication with an environment external to the edge seal. With the thinned wafer supported by the pre-cured tape, BSM is then deposited while the wafer and tape are cooled, for example, via a cooled electrostatic chuck.

Description

CROSS-REFERENCE TO RELATED APPLICATION
This application is a U.S. National Phase application under 35 U.S.C. §371 of International Application No. PCT/US2011/054023, filed Sep. 29, 2011, entitled LOW TEMPERATURE THIN WAFER BACKSIDE VACUUM PROCESS WITH BACKGRINDING TAPE.
TECHNICAL FIELD
Embodiments of the present invention generally relate to microelectronic fabrication and more particularly to backside vacuum processing of thin substrates.
BACKGROUND
Microelectronics fabrication is conventionally performed on a bulk substrate, often referred to as a wafer. Bulk substrate thicknesses are typically 700-800 μm (microns) for the most common silicon wafer. Advanced packaging applications, such as thin die, thin thermal interface material (TDTT), 3DIC (i.e., chip stacking), etc. utilize substrates thinned to below 400 μm. After wafer thinning, vacuum processing may be performed. For example, copper and/or other metals may be deposited onto the wafer backside during a backside metallization (BSM) process to form thermal contacts, or to form copper bumps, under bump metallization (UBM), etc., electrically connecting to the microelectronic devices. Depending on the metals and thickness of the BSM, the BSM deposition process (e.g., sputtering) often elevates the wafer temperature (e.g., to 150° C.-300° C., or more).
One of the many manufacturing issues with such thin substrates is how to perform vacuum processing such as the BSM deposition. Many rigid carrier solutions, referred to collectively as wafer support systems (WSS), have been proposed where, for example a rigid glass disc, or silicon carrier wafer is attached to the thinned wafer. While some of these solutions are compatible with the elevated processing temperatures, they all suffer from complexity and attendant high cost.
Another proposed solution is to employ the backside grind (BG) tape that is applied to the wafer frontside during a back grind (BG) process as a means of support and handling during the vacuum processing. However, such tape is typically lacks stiffness sufficient for support, and to keep the BG tape adhesive from thermally decomposing at elevated processing temperatures, such as those during BSM deposition, substrate cooling is applied during the vacuum process. While this may in theory be accomplished via an electrostatic chuck (ESC) to hold the BG tape and thin wafer onto a cooled chuck in a vacuum system, because such electrostatic force is a function of distance between the thin wafer and the chuck, it is difficult in practice to keep the frontside of the wafer uniformly close to the chuck. Because air is often unavoidably, or deliberately, entrapped between the BG tape and frontside topologies (frontside bumps, etc.), air bubbles form between the BG tape and the frontside of the wafer, become large under vacuum, and increase thermal resistance between the cooled chuck and wafer. Such air bubbles can lead to significant thermal gradients and localized wafer bowing, either of which can ultimately cause breakage of the wafer during the vacuum process and a complete loss of hundreds, if not thousands, of fully fabricated microelectronic devices.
A low temperature thin wafer vacuum process overcoming these issues is therefore advantageous for BSM deposition and other similarly demanding vacuum processes.
BRIEF DESCRIPTION OF THE DRAWINGS
Embodiments of the present invention are illustrated by way of example, and not limitation, in the figures of the accompanying drawings in which:
FIG. 1 is a flow diagram illustrating a backside vacuum processing method, in accordance with an embodiment of the present invention;
FIG. 2 is a flow diagram illustrating a BSM method, in accordance with an embodiment of the present invention;
FIGS. 3A, 3B, and 3C illustrate cross-sectional and plan views of a taped wafer as it is processed through certain operations of the method of FIG. 1 or FIG. 2, in accordance with an embodiment;
FIGS. 4A, 4B, 4C, 4D, 4E, and 4F illustrate cross-sectional and plan views of a taped wafer as it is processed through certain operations of the method of FIG. 1 or FIG. 2, in accordance with an embodiment;
FIGS. 5A, 5B, 5C, 5D, 5E, and 5F illustrate cross-sectional and plan views of a taped wafer as it is processed through certain operations of the method of FIG. 1 or FIG. 2, in accordance with an embodiment;
FIGS. 6A and 6B illustrate plan and side view schematics of a UV cure apparatus to perform a pre-cure operation of the BSM method in FIG. 2, in accordance with an embodiment;
FIGS. 7A and 7B illustrate plan and side view schematics of a UV cure apparatus to perform a pre-cure operation of the BSM method in FIG. 2, in accordance with an embodiment;
FIG. 8 is a flow diagram illustrating a frontside tape pre-cure method, in accordance with an embodiment of the present invention; and
FIG. 9 is a block diagram of a computer system configured to perform the frontside tape pre-cure method illustrated in FIG. 8, in accordance with an embodiment of the present invention.
DETAILED DESCRIPTION
In the following description, numerous details are set forth, however, it will be apparent to one skilled in the art, that embodiments of the present invention may be practiced without these specific details. In some instances, well-known methods and devices are shown in block diagram form, rather than in detail, to avoid obscuring embodiments of the present invention. Reference throughout this specification to “an embodiment” means that a particular feature, structure, function, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrase “in an embodiment” in various places throughout this specification are not necessarily referring to the same embodiment of the invention. Furthermore, the particular features, structures, functions, or characteristics may be combined in any suitable manner in one or more embodiments. For example, a first embodiment may be combined with a second embodiment anywhere the two embodiments are not mutually exclusive.
The terms “coupled” and “connected,” along with their derivatives, may be used herein to describe structural relationships between components. It should be understood that these terms are not intended as synonyms for each other. Rather, in particular embodiments, “connected” may be used to indicate that two or more elements are in direct physical or electrical contact with each other. “Coupled” my be used to indicated that two or more elements are in either direct or indirect (with other intervening elements between them) physical or electrical contact with each other, and/or that the two or more elements co-operate or interact with each other (e.g., as in a cause an effect relationship).
The terms “over,” “under,” “between,” and “on” as used herein refer to a relative position of one material layer with respect to other layers. As such, for example, one layer disposed over or under another layer may be directly in contact with the other layer or may have one or more intervening layers. Moreover, one layer disposed between two layers may be directly in contact with the two layers or may have one or more intervening layers. In contrast, a first layer “on” a second layer is in direct contact with that second layer.
FIG. 1 is a flow diagram illustrating a backside vacuum processing method 100, in accordance with an embodiment of the present invention. The method 100 begins at operation 101 with a thinned wafer having tape laminated to a frontside of a wafer. FIG. 2 is a flow diagram further illustrating a BSM method 200 in accordance with an embodiment of the present invention that is inclusive of tape application at operation 201 and backgrinding of the wafer at operation 205 to arrive at a material suitable for using in operation 101 of method 100.
FIGS. 3A, 3B, and 3C illustrate cross-sectional and plan views of a taped wafer 300 as it is processed through certain operations of the processes of FIG. 1 or FIG. 2, in accordance with an embodiment. Referring to FIG. 3A, the thin wafer 301 has frontside topography 305, for example metallization such as copper bumps, pads, etc., which may for example extend 10-40 μm, or more, from a nominal frontside surface where each of a plurality of microelectronic devices (not illustrated) are fabricated on the thin wafer 301. Generally, the microelectronic devices may be any integrated circuit and embodiments of the present invention are not limited in this respect. Exemplary microelectronic devices include memory, such as, but not limited to, dynamic random access memory (DRAM,) non-volatile random access memory (NVRAM), NOR and NAND flash memory, etc., microprocessors, application specific integrated circuits (ASICs), floating point gate arrays (FPGA), etc., optical devices, such as light emitting diodes (LEDs), active pixel sensors (APS), and Microelectromechanical systems (MEMS). While the thinned wafer 301 may generally be of any material suitable for semiconductor device fabrication, in advantageous embodiments it is composed of a single crystalline material such as, but is not limited to, silicon, germanium, silicon-germanium, or a III-V compound semiconductor material. The thin wafer 301 may also be a semiconductor (silicon) on insulator (SOI) substrate having a buried insulator layer (e.g., silicon dioxide) spanning the entire area of the thin wafer 301, as known in the art.
In an embodiment, the thin wafer 301 (e.g., following operation 205) is to have a thickness below 400 μm but sufficiently thick that a rigid support (e.g., WSS) is not structurally required for vacuum processing (e.g., BSM deposition). In other words, the thin wafer 301 is of sufficient thickness that when combined with a semi-rigid support, somewhat more rigid that conventional BG tape, BSM processing is possible with commercially available robotic handling and wafer clamping means. In exemplary embodiments, the thin wafer 301 is between 150 μm and 400 μm thick and advantageously between 150 μm and 250 μm thick.
Laminated to a frontside of the thin wafer 301 is a frontside tape 306, such as the backgrind (BG) tape attached at operation 201 in FIG. 2 to facilitate the backgrind operation 205. The frontside tape 306 includes a base film 320 and an adhesive 310. In the exemplary embodiment, the base film 320 has sufficient stiffness to serve as the semi-rigid support of the thin wafer 301. In other words, no rigid support ring or other mechanical means is further provided in addition to the frontside tape 306 to support the thin wafer 301 during vacuum processing (e.g., BSM deposition). As stiffness is an extensive material property, either thickness or composition of the base film 320 may be selected to achieve the stiffness needed for a particular combination of wafer thickness and vacuum processing equipment.
As one exemplary embodiment, the base film 320 is ethylene vinyl acetate (EVA). For such an embodiment, semi-rigidity may be provided by increasing the thickness of the EVA base film 320 beyond that of conventional BG tape, for example to at least 300 μm for those embodiments where the thin wafer 301 has a thickness of around 200 μm. Thicknesses much beyond about 400 μm should not be necessary for an EVA base film 320 unless the thin wafer 301 has a thickness significantly below 200 μm (e.g., 150 μm). For embodiments employing a stiffer base material, base film thickness may be corresponding less. In another embodiment for example, the base film 320 is polyethylene (PET) of at least 100 μm thick where the thin wafer 301 has a thickness of around 200 μm. Notably, while thinner than the exemplary EVA embodiments, the PET embodiments are still two to three times the thickness of conventional BG tape having a PET base film. Thicknesses much beyond about 200 μm should not be necessary for a PET base film 320 unless the thin wafer 301 has a thickness significantly below 200 μm (e.g., 150 μm).
Depending on the class of frontside tape, the adhesive 310 may be uniformly dispersed over the entire surface area of the tape, as illustrated in FIG. 3A. In alternative embodiments, frontside tape adhesive is non-uniformly dispersed, as illustrated by adhesive 410 in FIG. 4A and adhesive 510 in 5A. For all classes of frontside tape however, the adhesive forms an edge seal to protect the previously fabricated frontside structures (e.g., topographic features 305 and associated microelectronic devices) from external contaminants, such as backgrind slurry and debris generated during wafer thinning. In embodiments, the adhesive 310 is a UV-curable composition.
Referring first to FIG. 3A, for a first class of tape the adhesive 310 fully encapsulates the topographic features 305 such that the adhesive 310 contacts the thin wafer 301 even at a base 303 between two adjacent topographic features 305. As shown in cross-section in FIG. 3A, and as also shown in plan view by FIG. 3B, the adhesive 310 forms a continuous edge seal 322 at the wafer edge surrounding a frontside interior surface region 325 of the wafer (i.e., internal to the edge seal 322). Shown in FIG. 4A is a second class of taped wafer 400 where the adhesive 410 only partially encapsulates the topographic features 305 such that the adhesive 410 is not present at the base 303 between two adjacent topographic features 305. Nevertheless, as shown in cross-section in FIG. 4A, and as also shown in plan view by FIG. 4B, the adhesive 410 forms a continuous edge seal 420 at the wafer edge surrounding a frontside interior surface region 425 of the wafer (i.e., internal to the edge seal 420). Shown in FIG. 5A is a third class of taped wafer 500, often referred to as no-residue-tape (NRT), where the adhesive 510 encapsulates no portion of the topographic features 305. Again however, as shown in cross-section in FIG. 5A, and as also shown in plan view by FIG. 5B, the adhesive 510 is present to the extent necessary to form a continuous edge seal 520 at the wafer edge (i.e., at a perimeter of the base film 320) surrounding a frontside interior surface region 525 of the wafer (i.e., internal to the edge seal 522).
Returning to FIG. 1, at operation 110, a gas escape path is formed to breach the edge seal formed by the adhesive on the frontside tape. FIG. 3C illustrates a gas escape path 350 along the a-a′ cross-section line that is formed into a fully encapsulating tape embodiment. As shown, along the gas escape path 350, the adhesive 310 between the base film 320 and the frontside surface of the thin wafer 301 is separated. The gas escape path 350 however places the wafer frontside interior surface region 325 internal to the edge seal 322 in fluid communication with environments external to the edge seal 322 while retaining the protective physical barrier over the frontside microelectronic device and topographic features 305 and while retaining support of the thinned wafer provided by the semi-rigid base film 320. As the gas escape path 350 is formed after wafer thinning, there is little concern for frontside contamination. With the gas escape path 350 formed, the taped thin wafer has sufficient rigidity to be processed under vacuum conditions with fabrication equipment conventionally utilized for full thickness wafers or rigidly supported wafers without significant bubbling of the frontside tape.
In an embodiment, and as further illustrated in FIG. 2, a gas escape path may be formed by pre-curing the tape at operation 210 over at least a portion of the frontside surface area of a thin wafer to separate the adhesive from only a portion the wafer frontside. The pre-curing may entail any conventional curing technique typically utilized for detape based on the particular adhesive chosen. In certain embodiments, exposure dose and time is sufficient for complete, full curing of the adhesive (i.e., no further desirable change with additional cure time).
Referring to FIG. 3A where the frontside topography 305 is fully encapsulated by the adhesive 310, the entire frontside surface area may be exposed to UV radiation (i.e., irradiated) to separate the adhesive 310 from the wafer frontside at the edge seal 322 while maintaining adhesive contact with the topographic features 305, as further shown in FIG. 3C. It has been found that although shrinkage of the adhesive 310 upon UV cure will open the edge seal and also a network of gas escape paths throughout the frontside surface (e.g., at the base 303 between two adjacent topographic features 305) that extend into the wafer frontside interior surface region 325, sufficient contact is maintained with the frontside topography 305 for the frontside tape to serve as the semi-rigid support during subsequent vacuum processing (e.g., BSM deposition).
Referring to FIGS. 4C and 5C, where the frontside topographic features 305 are either only partially encapsulated or unencapsulated, respectively, pre-curing of the frontside tape at operation 210 entails selectively forming escape paths between retained portions of an adhesive edge seal. For example as shown in FIG. 4C, edge seal portions 420-1, 420-2, 420-3 and 420-4 are separated by intervening escape paths 450. As illustrated in FIGS. 4E and 4F, between the gas escape paths 450, the edge seal portions 420-1, 420-2, 420-3 and 420-4 remain adhered to the thin wafer 301 and provide support to the thinned wafer. As further illustrated in FIGS. 5E and 5F, for NRT embodiments, after the pre-cure operation 210, support of the thin wafer 301 is limited on only to the edge seal portions 520-1, 520-2, 520-3 and 520-4.
In exemplary embodiments, the escape paths 450 are formed by selectively exposing less than the entire wafer frontside surface area to UV radiation. In alternative embodiments, only portions of the adhesive are UV curable, so that the entire frontside surface of the wafer may be exposed to UV radiation during the pre-cure operation 210 (as for the fully encapsulated tape embodiment illustrated in FIGS. 3A-3C) to form a pre-determined pattern of gas escape paths. For example, gas escape paths 450 may be formed where UV-curable adhesive is utilized while UV insensitive adhesive is present in regions 420-1, 420-2, 420-3, and 420-4).
For the exemplary embodiments, the UV pre-cure is made selective to portions of the frontside area of the thin wafer 301 either by shadowing portions of the adhesive from the UV radiation with a wafer-based stencil or by scanning the thin wafer 301 under a UV source having spot size smaller than a diameter of the wafer, along a predetermined path that passes through the edge seal at one or more locations. In the first case, the wafer-based stencil may be affixed to the base film 320 before or after wafer thinning to block UV light in the edge seal portions 420-1, 420-2, 420-3, and 420-4. Similar to the embodiment where only portions of the frontside tape adhesive are UV curable, portions of the base film 320 may be made to prevent or substantially reduce UV transmission in the regions disposed over the edge seal portions 420-1, 420-2, 420-3, and 420-4 relative to the regions disposed over the escape paths 450.
A UV source utilized during the pre-cure operation 210 may also be configured to have a spot size smaller than a diameter of the thin wafer, for example through use of a stencil or shutter affixed a UV exposure apparatus between a UV source and a chamber where the wafer is pass during pre-cure, or through physically small UV sources, such as, but not limited to, commercially available LED UV sources, disposed in close proximity to the thin wafer. With a spot size less than the diameter of the thin wafer, the pre-cure operation 210 further entails directing the UV irradiation along a predetermined path that passes through the edge seal at one or more locations.
Returning to FIG. 1, at operation 120 the vacuum processing is then performed. In embodiments where such processing is at elevated temperatures, the wafer and pre-cured frontside tape cooled to below 90° C. As further shown in FIG. 2, vacuum processing operation 120 entails a BSM deposition 120A with the wafer and pre-cured frontside tape cooled by the BSM deposition system. For example, the pre-cured tape may be disposed on an electrostatic chuck (i.e., base film 320 facing the ESC) and cooled to below 90° C. (e.g., 5-15° C.). A voltage may be applied to the chuck to electrostatically clamp the thin wafer 301 to the chuck while the BSM is sputtered onto the wafer backside while maintaining the adhesive at a temperature below 90° C. While the composition of the BSM metal or stack of metals may be any known in the art, in the exemplary embodiment the BSM deposited at operation 120A includes a metal which is deposited at sufficient power that without wafer cooling, the adhesive would reach temperatures of at least 175° C. For example, in one embodiment, BSM deposition entails depositing a thickness of nickel vanadium (NiV) that induces wafer temperatures over 175° C.
Following vacuum processing (e.g., BSM deposition), the frontside tape is removed at the detape operation 130. Typically at operation 120, the thin wafer is mounted to dicing tape applied to the wafer backside. In embodiments, the detape operation 130 further entails curing any un-cured portions of the frontside tape to separate the adhesive from the entire wafer frontside surface area. For example, in FIG. 5C edge seal portions 520-1, 520-2, 520-3, and 520-4 may be cured using standard techniques for the NRT class of BG tape. For embodiments, where a full cure was done at the pre-cure operation (e.g., 210), no further cure is performed at the detape operation 130. Following the detape operation 130, conventional die prep activities may then be performed.
FIGS. 6A and 6B illustrate plan and side view schematics of a UV cure apparatus 600 to perform at least the pre-cure operation 210 of the BSM method 200, in accordance with an embodiment.
The UV cure apparatus 600 includes a robotic handler 610 upon which the thin wafer 301, as supported by the top side tape (for example including the base film 320 and adhesive 510) is disposed during the pre-cure operation 210. The robotic handler 610 may be any stage, platen, chuck, etc. utilized in a conventional UV cure apparatus. The UV cure apparatus 600 further includes a UV source 630, such as, but not limited to a UV source emitting over any or all of the UV-A, UV-B, or UV-C wavelengths. The UV source 630 may be any source conventional for curing applications, such as, but not limited to, a lamp having a hot or cold cathode. For embodiments where the lamp emission results in an exposure length that is at least the diameter of the thin wafer 301, the UV cure apparatus 600 includes a stencil, or shutter, 640 to reduce the UV illuminated spot size to a dimension, L, along at least one dimension (e.g., the y-dimension in FIGS. 6A and 6B). The reduced spot size dimension L is significantly less than the diameter of the thin wafer 301 for which the robotic handler 610 is configured to support (e.g., less than 300 mm). In exemplary embodiments, L is on the order of tens of millimeters.
The UV cure apparatus 600 further includes a controller 675 communicatively coupled to the robotic handler 610, to the UV source 630, and potentially to the shutter 640, to selectively irradiate a path through an adhesive edge seal at predetermined locations about a perimeter of the tape as the wafer 501 displaced relative the UV source 630 by the robotic handler 610. As shown in the FIGS. 6A and 6B, a single-pass scan of the wafer 501 in the x-dimension may be performed twice with the robotic handler 610 rotating the wafer 501 approximately 90° between the two scans. Therefore, the adhesive edge seal 520 is bifurcated into four edge seal portions 520-1, 520-2, 520-3, and 520-4 with the gas escape path 550 disposed there between. Widths of the gas escape paths 550 are therefore on the order of the spot size dimension L (e.g., tens of millimeters) while the four edge seal portions 520-1, 520-2, 520-3, and 520-4 have arc lengths along the wafer edge that are one hundred millimeters, or more.
FIGS. 7A and 7B illustrate plan and side view schematics of a UV cure apparatus 700 to perform at least the pre-cure operation 210 of the BSM method 200, in accordance with an embodiment. The UV cure apparatus 700 includes the robotic handler 610 and the UV source 630 (e.g., laser, lamp, etc.). In the optical path between the UV source 630 and the wafer 501 is a beam steering apparatus 780, such as a galvanometer driven mirror. One or more of the robotic handler 610, UV source 630 and beam steering apparatus 780 is communicatively coupled to a controller 775 programmed to automatically direct UV radiation along a predetermined path on the frontside surface of the wafer 501 that irradiates a path through an adhesive edge seal at predetermined locations about a perimeter of the tape. In further embodiments, spot size may be controlled through optical elements 770 conventional to the imaging arts, depending on the desired width of the gas escape paths to be scanned. In the exemplary embodiment, the UV source 630 is to irradiate a spot size having a diameter less than a diameter of the wafer 501 and the spot is to be displaced relative to the wafer in both an x and y dimension across the frontside surface area. As further illustrated in FIG. 7B, the robotic handler 610 displaces the wafer 501 relative to an illuminated spot 760 along a first dimension (e.g., x-dimension) while the beam steering apparatus 780 displaces the illuminated spot 760 relative to the wafer 501 along a second dimension (e.g., y-dimension). Of course, alternative embodiments where either one of the robotic handler 610 or beam steering apparatus 780 induces displacement in both x and y dimensions are also possible.
FIG. 8 is a flow diagram illustrating a frontside tape pre-cure method 800, in accordance with an embodiment of the present invention. The pre-cure method 800 may be performed by a UV cure apparatus, such as, but not limited to the UV cure apparatus 600 or the UV cure apparatus 700. Method 800 begins at operation 801 with loading the thinned and taped wafer (e.g., wafer 501) into the pre-cure apparatus. At operation 805, a path is irradiated through an adhesive edge seal at predetermined locations about a perimeter of the tape. One or more gas escape paths are thereby formed through a radial thickness of an adhesive edge seal to place an interior area of the frontside tape in fluid communication with the environment external to the adhesive edge seal. The wafer is then unloaded from the pre-cure apparatus for subsequent vacuum processing (e.g., sputter deposition of a BSM).
FIG. 9 is a block diagram of a computer system 900 configured as a controller (e.g., controller 675 or 775) to cause the UV cure apparatus to perform the frontside tape pre-cure method illustrated in FIG. 8, in accordance with an embodiment of the present invention. The exemplary computer system 900 includes a processor 902, a main memory 904 (e.g., read-only memory (ROM), flash memory, dynamic random access memory (DRAM) such as synchronous DRAM (SDRAM) or Rambus DRAM (RDRAM), etc.), a static memory 906 (e.g., flash memory, static random access memory (SRAM), etc.), and a secondary memory 918 (e.g., a data storage device), which communicate with each other via a bus 930.
Processor 902 represents one or more general-purpose processing devices such as a microprocessor, central processing unit, or the like. Processor 902 may also be one or more special-purpose processing devices such as an application specific integrated circuit (ASIC), a field programmable gate array (FPGA), a digital signal processor (DSP), network processor, or the like. Processor 902 is configured to execute the processing logic 926 for performing the operations and steps discussed herein.
The computer system 900 may further include a network interface device 908. The computer system 900 also may include a video display unit 910 (e.g., a liquid crystal display (LCD)), an alphanumeric input device 912 (e.g., a keyboard), a cursor control device 914 (e.g., a mouse), and a signal generation device 916 (e.g., a speaker). The secondary memory 918 may include a machine-accessible storage medium (or more specifically a computer-readable storage medium) 930 on which is stored one or more sets of instructions (e.g., software 922) embodying any one or more of the methodologies or functions described herein. The software 922 may also reside, completely or at least partially, within the main memory 904 and/or within the processor 902 during execution thereof by the computer system 900, the main memory 904 and the processor 902 also constituting machine-readable storage media. The software 922 may further be transmitted or received over a network 920 via the network interface device 908.
The machine-accessible storage medium 930 may also be used to stored control commands for one or more of the UV source 930 and robotic handler 610. In an embodiment, machine-accessible storage medium 931 may be used to configure the processor 902 to expose less than an entire frontside surface area of a wafer having frontside tape to form gas escape paths. While the machine-accessible storage medium 930 is shown in an exemplary embodiment to be a single medium, the term “machine-readable storage medium” should be taken to include a single medium or multiple media (e.g., a centralized or distributed database, and/or associated caches and servers) that store the one or more sets of instructions. The term “machine-readable storage medium” shall also be taken to include any medium that is capable of storing or encoding a set of instructions for execution by the machine and that cause the machine to perform any one or more of the methodological embodiments of the present invention. The term “machine-readable storage medium” shall accordingly be taken to include, but not be limited to, solid-state memories, optical and magnetic media, and other similar non-transitory formats.
It is to be understood that the above description is illustrative, and not restrictive. For example, while flow diagrams in the figures show a particular order of operations performed by certain embodiments of the invention, it should be understood that such order may not be required (e.g., alternative embodiments may perform the operations in a different order, combine certain operations, overlap certain operations, etc.). Furthermore, many other embodiments will be apparent to those of skill in the art upon reading and understanding the above description. Although the present invention has been described with reference to specific exemplary embodiments, it will be recognized that the invention is not limited to the embodiments described, but can be practiced with modification and alteration within the spirit and scope of the appended claims. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims (19)

What is claimed is:
1. A backside vacuum processing method, comprising:
laminating a tape to a frontside of the wafer wherein the tape includes a base film and an adhesive;
backgrinding a backside of the wafer, the backside opposite the frontside;
forming a gas escape path on the wafer wherein forming the gas escape path breaches an edge seal formed by the adhesive to place the wafer frontside internal to the edge seal in fluid communication with an environment external to the edge seal, wherein the forming the gas escape path occurs after laminating the tape to the wafer and after backgrinding the backside of the wafer;
vacuum processing the wafer with the tape disposed on a chuck of a vacuum processing apparatus; and
removing the tape.
2. The method of claim 1, wherein the vacuum processing comprises depositing a backside metallization (BSM) with the wafer and the tape cooled by a BSM deposition system.
3. The method of claim 1, wherein forming the escape path further comprises pre-curing the tape over at least a portion of the wafer frontside surface area to separate the adhesive from only a portion the wafer frontside.
4. The method of claim 3, wherein the wafer frontside includes topographic features, and wherein pre-curing the tape over at least a portion of the wafer frontside area further comprises exposing the entire frontside surface area to UV radiation to separate the adhesive from the wafer frontside at the edge seal while maintaining adhesive contact with the topographic features.
5. The method of claim 3, wherein the pre-curing of the tape comprises selectively exposing less than the entire wafer frontside surface area to UV radiation.
6. The method of claim 5, wherein selectively exposing less than the entire wafer frontside surface area to UV radiation further comprises at least one of: shadowing portions of the adhesive from the UV radiation with a stencil; or scanning the wafer under a UV source having spot size smaller than a diameter of the wafer, along a predetermined path that passes through the edge seal at one or more locations.
7. The method of claim 5, wherein the adhesive is disposed only at a perimeter of the base film, and wherein selectively exposing less than the entire wafer frontside surface area to UV radiation further comprises at least one of: shadowing a portion of the edge seal from the UV radiation with a stencil; or scanning the wafer under a UV source along a predetermined path that passes through only portions of the edge seal.
8. The method of claim 7, wherein the UV source has a radiation spot size smaller than a diameter of the wafer.
9. The method of claim 1, wherein the wafer is between 150 μm and 400 μm thick after backgrinding and wherein the base film is EVA at least 300 μm thick or is PET of at least 100 μm thick.
10. The method of claim 9, wherein the wafer is between 150 μM and 250 μm thick after backgrinding, wherein the base film is EVA between 300 μm and 400 μM thick, or is PET between 150 μm and 200 μm thick.
11. The method of claim 2, wherein depositing the BSM with the wafer and pre-cured tape cooled by the BSM deposition system further comprises:
disposing the pre-cured tape on an electrostatic chuck; electrostatically clamping the wafer to the chuck; and
depositing the BSM onto the wafer backside while maintaining the adhesive at a temperature below 90° C.
12. The method of claim 11, wherein depositing the BSM comprises depositing NiV.
13. The method of claim 1, further comprising: curing un-cured portions of the tape disposed on the wafer frontside after depositing the BSM to separate the adhesive from the entire wafer frontside surface area.
14. A backside metallization (BSM) process, comprising:
laminating a backgrind (BG) tape comprising a base film and an adhesive to a frontside of a wafer;
after laminating the backgrind (BG) tape, backgrinding the wafer to a thickness between 150 and 250 μm;
forming a gas escape path between the base film and the wafer frontside surface after the backgrinding, the gas escape path breaching an edge seal formed by the adhesive to place the wafer frontside surface internal to the edge seal in fluid communication with an environment external to the edge seal;
depositing the BSM with the wafer and pre-cured BG tape cooled by a BSM deposition system; and
removing the BG tape from the wafer frontside.
15. The method of claim 14, wherein forming the escape path further comprises pre-curing the tape over at least a portion of the wafer frontside surface area to separate the adhesive from only a portion the wafer frontside.
16. The method of claim 15, wherein the wafer frontside includes topographic features, and wherein pre-curing the tape over at least a portion of the wafer frontside area further comprises exposing the entire frontside surface area to UV radiation to completely remove the edge seal while maintaining adhesive contact with the topographic features.
17. The method of claim 15, wherein the pre-curing of the tape comprises selectively exposing less than the entire wafer frontside surface area to UV radiation.
18. A backside vacuum processing method, comprising:
forming a gas escape path on a thinned wafer that includes a backside and a frontside with a tape laminated to the frontside, wherein the tape includes a base film and an adhesive, and wherein forming the gas escape path breaches an edge seal formed by the adhesive to place the wafer frontside internal to the edge seal in fluid communication with an environment external to the edge seal, wherein the wafer frontside includes topographic features, and wherein forming the escape path further comprises pre-curing the tape by exposing the entire frontside surface area to UV radiation to separate the adhesive from the wafer frontside at the edge seal while maintaining adhesive contact with the topographic features; and
vacuum processing the wafer with the tape disposed on a chuck of a vacuum processing apparatus.
19. A backside metallization (BSM) process, comprising:
laminating a backgrind (BG) tape comprising a base film and an adhesive to a frontside of a wafer;
backgrinding the wafer to a thickness between 150 and 250 μm;
forming a gas escape path between the base film and the wafer frontside surface after the backgrinding, the gas escape path breaching an edge seal formed by the adhesive to place the wafer frontside surface internal to the edge seal in fluid communication with an environment external to the edge seal, wherein the wafer frontside includes topographic features, and wherein forming the gas escape path comprises pre-curing the tape by exposing the entire frontside surface area to UV radiation to completely remove the edge seal while maintaining adhesive contact with the topographic features;
depositing the BSM with the wafer and pre-cured BG tape cooled by a BSM deposition system; and
removing the BG tape from the wafer frontside.
US13/997,992 2011-09-29 2011-09-29 Low temperature thin wafer backside vacuum process with backgrinding tape Expired - Fee Related US9390968B2 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2011/054023 WO2013048415A1 (en) 2011-09-29 2011-09-29 Low temperature thin wafer backside vacuum process with backgrinding tape

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2011/054023 A-371-Of-International WO2013048415A1 (en) 2011-09-29 2011-09-29 Low temperature thin wafer backside vacuum process with backgrinding tape

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/187,729 Division US10224223B2 (en) 2011-09-29 2016-06-20 Low temperature thin wafer backside vacuum process with backgrinding tape

Publications (2)

Publication Number Publication Date
US20130295763A1 US20130295763A1 (en) 2013-11-07
US9390968B2 true US9390968B2 (en) 2016-07-12

Family

ID=47996157

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/997,992 Expired - Fee Related US9390968B2 (en) 2011-09-29 2011-09-29 Low temperature thin wafer backside vacuum process with backgrinding tape
US15/187,729 Active 2032-06-02 US10224223B2 (en) 2011-09-29 2016-06-20 Low temperature thin wafer backside vacuum process with backgrinding tape

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/187,729 Active 2032-06-02 US10224223B2 (en) 2011-09-29 2016-06-20 Low temperature thin wafer backside vacuum process with backgrinding tape

Country Status (3)

Country Link
US (2) US9390968B2 (en)
TW (1) TWI482216B (en)
WO (1) WO2013048415A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10566267B2 (en) 2017-10-05 2020-02-18 Texas Instruments Incorporated Die attach surface copper layer with protective layer for microelectronic devices

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010055928A1 (en) * 2000-03-30 2001-12-27 Walter Eevers Water-permeable adhesive tape
US20020050246A1 (en) * 2000-06-09 2002-05-02 Applied Materials, Inc. Full area temperature controlled electrostatic chuck and method of fabricating same
US6580153B1 (en) * 2001-03-14 2003-06-17 Amkor Technology, Inc. Structure for protecting a micromachine with a cavity in a UV tape
US6688948B2 (en) 1999-07-07 2004-02-10 Taiwan Semiconductor Manufacturing Co., Ltd. Wafer surface protection method
US7060351B2 (en) * 2000-04-24 2006-06-13 Avery Dennison Corporation Adhesive article with improved air egress
US20070004171A1 (en) * 2005-06-30 2007-01-04 Arana Leonel R Method of supporting microelectronic wafer during backside processing using carrier having radiation absorbing film thereon
US20070066184A1 (en) * 2003-10-16 2007-03-22 Lintec Corporation Surface-protecting sheet and semiconductor wafer lapping method
US20080230911A1 (en) * 2007-03-21 2008-09-25 Li Eric J Method of forming a silicide layer on a thinned silicon wafer, and related semiconducting structure
US20110030881A1 (en) 2009-08-07 2011-02-10 Nitto Denko Corporation Adhesive sheet for supporting and protecting semiconductor wafer and method for grinding back of semiconductor wafer
US20110059612A1 (en) * 2009-09-08 2011-03-10 Mitsubishi Electric Corporation Method of manufacturing semiconductor device
US20110139375A1 (en) 2009-12-14 2011-06-16 Masayuki Yamamoto Method and apparatus for separating adhesive tape

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5240746A (en) * 1991-02-25 1993-08-31 Delco Electronics Corporation System for performing related operations on workpieces
KR100267155B1 (en) * 1996-09-13 2000-10-16 아끼구사 나오유끼 Fabrication process of a semiconductor device including a dicing process of a semiconductor wafer and an apparatus the refore
JP3029594B2 (en) * 1997-08-21 2000-04-04 新藤電子工業株式会社 Manufacturing method of tape carrier package
US6069684A (en) * 1998-02-04 2000-05-30 International Business Machines Corporation Electron beam projection lithography system (EBPS)
JP3778432B2 (en) * 2002-01-23 2006-05-24 東京エレクトロン株式会社 Substrate processing method and apparatus, and semiconductor device manufacturing apparatus
US7432514B2 (en) * 2002-03-26 2008-10-07 International Business Machines Corporation Method and apparatus for surface potential reflection electron mask lithography
EP1666235B1 (en) * 2003-09-11 2012-11-07 Nabtesco Corporation Devices for forming optical 3-dimensional object and methods using them
US7656506B2 (en) * 2004-12-23 2010-02-02 Asml Netherlands B.V. Lithographic apparatus and device manufacturing method utilizing a substrate handler
US7835057B2 (en) * 2004-12-23 2010-11-16 Exfo Photonic Solutions Inc. Method of calibrating light delivery systems, light delivery systems and radiometer for use therewith
KR100735613B1 (en) * 2006-01-11 2007-07-04 삼성전자주식회사 Disk assembly at the implanter
US7852459B2 (en) * 2007-02-02 2010-12-14 Asml Netherlands B.V. Inspection method and apparatus, lithographic apparatus, lithographic processing cell and device manufacturing method
US20100063610A1 (en) * 2008-09-08 2010-03-11 David Angell Method of process modules performance matching
JP5654810B2 (en) * 2010-09-10 2015-01-14 株式会社ディスコ Wafer processing method
US9601375B2 (en) * 2015-04-27 2017-03-21 Applied Materials, Inc. UV-cure pre-treatment of carrier film for wafer dicing using hybrid laser scribing and plasma etch approach

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6688948B2 (en) 1999-07-07 2004-02-10 Taiwan Semiconductor Manufacturing Co., Ltd. Wafer surface protection method
US20010055928A1 (en) * 2000-03-30 2001-12-27 Walter Eevers Water-permeable adhesive tape
US7060351B2 (en) * 2000-04-24 2006-06-13 Avery Dennison Corporation Adhesive article with improved air egress
US20020050246A1 (en) * 2000-06-09 2002-05-02 Applied Materials, Inc. Full area temperature controlled electrostatic chuck and method of fabricating same
US6580153B1 (en) * 2001-03-14 2003-06-17 Amkor Technology, Inc. Structure for protecting a micromachine with a cavity in a UV tape
US20070066184A1 (en) * 2003-10-16 2007-03-22 Lintec Corporation Surface-protecting sheet and semiconductor wafer lapping method
US20070004171A1 (en) * 2005-06-30 2007-01-04 Arana Leonel R Method of supporting microelectronic wafer during backside processing using carrier having radiation absorbing film thereon
US20080230911A1 (en) * 2007-03-21 2008-09-25 Li Eric J Method of forming a silicide layer on a thinned silicon wafer, and related semiconducting structure
US20110030881A1 (en) 2009-08-07 2011-02-10 Nitto Denko Corporation Adhesive sheet for supporting and protecting semiconductor wafer and method for grinding back of semiconductor wafer
US20110059612A1 (en) * 2009-09-08 2011-03-10 Mitsubishi Electric Corporation Method of manufacturing semiconductor device
US20110139375A1 (en) 2009-12-14 2011-06-16 Masayuki Yamamoto Method and apparatus for separating adhesive tape

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
International Search Report and Written Opinion mailed May 23, 2012 for PCT/US2011/054023 filed Sep. 29, 2011, 11 pages.

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10566267B2 (en) 2017-10-05 2020-02-18 Texas Instruments Incorporated Die attach surface copper layer with protective layer for microelectronic devices
US12074096B2 (en) 2017-10-05 2024-08-27 Texas Instruments Incorporated Die attach surface copper layer with protective layer for microelectronic devices

Also Published As

Publication number Publication date
US20130295763A1 (en) 2013-11-07
TWI482216B (en) 2015-04-21
TW201318050A (en) 2013-05-01
WO2013048415A1 (en) 2013-04-04
US10224223B2 (en) 2019-03-05
US20160300743A1 (en) 2016-10-13

Similar Documents

Publication Publication Date Title
US9236284B2 (en) Cooled tape frame lift and low contact shadow ring for plasma heat isolation
US9252057B2 (en) Laser and plasma etch wafer dicing with partial pre-curing of UV release dicing tape for film frame wafer application
US7495315B2 (en) Method and apparatus of fabricating a semiconductor device by back grinding and dicing
US9269604B2 (en) Wafer edge warp suppression for thin wafer supported by tape frame
KR102469595B1 (en) Dicing tape thermal management by wafer frame support ring cooling during plasma dicing
CN105529302A (en) Wafer processing method
US9117868B1 (en) Bipolar electrostatic chuck for dicing tape thermal management during plasma dicing
JP6956788B2 (en) Board processing method and board processing system
KR20230042124A (en) Method and device for bonding chips
TW201903955A (en) Improved wafer coating
JP2017085097A (en) Device for plasma dicing
US8558371B2 (en) Method for wafer level package and semiconductor device fabricated using the same
KR20200046937A (en) Wafer debonding method and wafer debonding apparatus
US10224223B2 (en) Low temperature thin wafer backside vacuum process with backgrinding tape
CN102157426A (en) Wafer support device and wafer processing process
TW201921545A (en) Substrate processing system and substrate processing method
KR20160100956A (en) Wafer alignment with restricted visual access
JP6758508B2 (en) Substrate processing method and substrate processing system
TW201034060A (en) Techniques for glass attachment in an image sensor package
KR20210005078A (en) Substrate processing system and substrate processing method
JP3239634U (en) Semiconductor wafer packaging equipment
TWI810862B (en) Workpiece carrier
CN116913767A (en) Method for manufacturing semiconductor device and semiconductor manufacturing apparatus
KR100834381B1 (en) Method for manufacturing semi-conductor device
CN111987146A (en) Wafer for preparing semiconductor device and back thinning method of wafer

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LI, ERIC J.;REEL/FRAME:028902/0822

Effective date: 20120827

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20200712