US8654584B2 - Three-dimensional non-volatile memory devices having highly integrated string selection and sense amplifier circuits therein - Google Patents
Three-dimensional non-volatile memory devices having highly integrated string selection and sense amplifier circuits therein Download PDFInfo
- Publication number
- US8654584B2 US8654584B2 US13/114,790 US201113114790A US8654584B2 US 8654584 B2 US8654584 B2 US 8654584B2 US 201113114790 A US201113114790 A US 201113114790A US 8654584 B2 US8654584 B2 US 8654584B2
- Authority
- US
- United States
- Prior art keywords
- string
- semiconductor substrate
- memory
- insulating layer
- disposed
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 230000015654 memory Effects 0.000 claims abstract description 180
- 239000004065 semiconductor Substances 0.000 claims abstract description 170
- 239000000758 substrate Substances 0.000 claims abstract description 78
- 239000010410 layer Substances 0.000 claims description 194
- 239000011229 interlayer Substances 0.000 claims description 23
- 238000009413 insulation Methods 0.000 description 61
- 238000013500 data storage Methods 0.000 description 13
- 238000012545 processing Methods 0.000 description 11
- 238000010586 diagram Methods 0.000 description 10
- 238000000034 method Methods 0.000 description 9
- 230000002093 peripheral effect Effects 0.000 description 7
- 101150005884 ctp1 gene Proteins 0.000 description 6
- 230000010354 integration Effects 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 230000000903 blocking effect Effects 0.000 description 5
- 239000012535 impurity Substances 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 239000010409 thin film Substances 0.000 description 5
- 102100031577 High affinity copper uptake protein 1 Human genes 0.000 description 4
- 101710196315 High affinity copper uptake protein 1 Proteins 0.000 description 4
- 102100031145 Probable low affinity copper uptake protein 2 Human genes 0.000 description 4
- 101710095010 Probable low affinity copper uptake protein 2 Proteins 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 239000012774 insulation material Substances 0.000 description 4
- 238000000059 patterning Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 230000007423 decrease Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- 229910052454 barium strontium titanate Inorganic materials 0.000 description 2
- 239000000872 buffer Substances 0.000 description 2
- 238000012937 correction Methods 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- 239000005368 silicate glass Substances 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 1
- GDFCWFBWQUEQIJ-UHFFFAOYSA-N [B].[P] Chemical compound [B].[P] GDFCWFBWQUEQIJ-UHFFFAOYSA-N 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- KOPBYBDAPCDYFK-UHFFFAOYSA-N caesium oxide Chemical compound [O-2].[Cs+].[Cs+] KOPBYBDAPCDYFK-UHFFFAOYSA-N 0.000 description 1
- 229910001942 caesium oxide Inorganic materials 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- HTXDPTMKBJXEOW-UHFFFAOYSA-N dioxoiridium Chemical compound O=[Ir]=O HTXDPTMKBJXEOW-UHFFFAOYSA-N 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 229910003437 indium oxide Inorganic materials 0.000 description 1
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 1
- 229910000457 iridium oxide Inorganic materials 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- HFGPZNIAWCZYJU-UHFFFAOYSA-N lead zirconate titanate Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ti+4].[Zr+4].[Pb+2] HFGPZNIAWCZYJU-UHFFFAOYSA-N 0.000 description 1
- 229910000484 niobium oxide Inorganic materials 0.000 description 1
- URLJKFSTXLNXLG-UHFFFAOYSA-N niobium(5+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Nb+5].[Nb+5] URLJKFSTXLNXLG-UHFFFAOYSA-N 0.000 description 1
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 238000012795 verification Methods 0.000 description 1
- 235000012773 waffles Nutrition 0.000 description 1
- 230000003936 working memory Effects 0.000 description 1
- 229910001928 zirconium oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/14—Word line organisation; Word line lay-out
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/792—Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
- H01L29/7926—Vertical transistors, i.e. transistors having source and drain not in the same horizontal plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
Definitions
- the present invention relates to semiconductor memory devices and, more particularly, to non-volatile semiconductor memory devices.
- Nonvolatile memory devices include an electrically insulating layer on a semiconductor substrate and a NAND-type string of nonvolatile memory cells on the electrically insulating layer.
- the NAND-type string of nonvolatile memory cells includes a plurality of vertically-stacked nonvolatile memory cell sub-strings disposed at side-by-side locations on the electrically insulating layer.
- a string selection transistor is provided, which includes a gate electrode extending between the electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate.
- a ground selection transistor is provided, which includes a gate electrode extending between the electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate.
- An electrically conductive string selection plug is provided, which extends through the electrically insulating layer. This string selection plug electrically connects a drain terminal of a first of the nonvolatile memory cells in the NAND-type string to the source of the string selection transistor.
- An electrically conductive ground selection plug is provided, which extends through the electrically insulating layer. This ground selection plug electrically connects a source terminal of a last of the nonvolatile memory cells in the NAND-type string to the drain of the ground selection transistor.
- the electrically insulating layer includes an upper interlayer insulating layer on the string selection transistor and on the ground selection transistor.
- the memory device may further include a bit line electrically connected to the drain of the string selection transistor.
- the bit line extends between the interlayer insulating layer and the semiconductor substrate.
- a common source line is also provided, which is electrically connected to the source of the ground selection transistor.
- the common source line extends between the interlayer insulating layer and the semiconductor substrate.
- a sense amplifier is provided, which extends between the string and ground selection transistors and extends between the interlayer insulating layer and the semiconductor substrate.
- a column decoder is provided, which is electrically coupled to the sense amplifier. The column decoder extends between the string and ground selection transistors. In some of these embodiments of the invention, at least a portion of the sense amplifier extends between the NAND-type string on nonvolatile memory cells and the semiconductor substrate and at least a portion of the column decoder extends between the NAND-type string on nonvolatile memory cells and the semiconductor substrate.
- a nonvolatile memory device which includes a row of ground select transistors and a row of string select transistors in a semiconductor substrate along with a sense amplifier circuit, which extends between the row of ground select transistors and the row of string select transistors.
- An electrically insulating layer is provided on the rows of ground select transistors and string select transistors.
- a plurality of NAND-type strings of nonvolatile memory cells is disposed at side-by-side locations on the electrically insulating layer.
- the plurality of NAND-type strings of nonvolatile memory cells extends opposite the sense amplifier circuit in the semiconductor substrate.
- Each of the plurality of NAND-type strings of nonvolatile memory cells is electrically coupled to a corresponding one of the ground select transistors in the row of ground select transistors and a corresponding one of the string select transistors in the row of string select transistors.
- FIG. 1 is a block diagram of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept
- FIG. 2 is a circuit diagram of a cell array of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept
- FIG. 3 is a perspective view illustrating a three-dimensional semiconductor memory device according to an embodiment of the inventive concept
- FIG. 4 is a cross-sectional view of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept, which represents an x-z cross-section in FIG. 3 ;
- FIG. 5 is a cross-sectional view of a three-dimensional semiconductor memory device for describing a modified embodiment of the inventive concept
- FIG. 6 is a perspective view illustrating a portion of a cell array according to an embodiment of the inventive concept
- FIG. 7 is a cross-sectional view for describing a data storage pattern according to an embodiment of the inventive concept
- FIGS. 8 through 12 are drawings for describing the disposition structure of non-memory circuits in a three-dimensional semiconductor memory device according to an embodiment of the inventive concept
- FIG. 13 is a perspective view illustrating a three-dimensional semiconductor memory device according to another embodiment of the inventive concept.
- FIGS. 14 and 15 are drawings for describing the disposition structure of an interconnection line structure connecting a word line and a word line driver according to another embodiment of the inventive concept;
- FIGS. 16 and 17 are perspective views for describing the structure of contact portions of word lines according to another embodiment of the inventive concept.
- FIGS. 18 through 23 are drawings for describing the layout structure of non-memory circuits in a three-dimensional semiconductor memory device according to another embodiment of the inventive concept
- FIG. 24 is a cross-sectional view of a three-dimensional semiconductor device according to another embodiment of the inventive concept.
- FIG. 25 is a schematic block diagram illustrating an example of a memory system including a three-dimensional semiconductor device according to the embodiments of the inventive concept
- FIG. 26 is a schematic block diagram illustrating an example of a memory card having a three-dimensional semiconductor device according to the embodiments of the inventive concept.
- FIG. 27 is a schematic block diagram illustrating an example of a data processing system mounting a three-dimensional semiconductor device according to the inventive concept.
- inventive concept may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the inventive concept to those skilled in the art, and the inventive concept is only defined by scopes of claims.
- Like reference numerals refer to like elements throughout.
- FIG. 1 is a block diagram of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept.
- the three-dimensional semiconductor memory device includes a memory cell array 10 , a row decoder 20 , a word line driver 30 , a sense amp 40 and a column decoder 50 .
- the memory cell array 10 includes a plurality of word lines, bit lines and memory cells, thereby enabling to store data. Also, a predetermined number of memory cells may constitute memory blocks BLK 0 -BLKn which are data erase units.
- the memory cell array 10 will be described in detail with reference to FIG. 2 .
- the row decoder 20 selects the memory blocks BLK 0 -BLKn of the memory cell array 10 according to address data, and selects the word line of the selected memory block.
- the word line driver 30 drives the word lines, which are selected by the row decoder 20 , with a program voltage or pass voltage.
- the word line driver 30 drives the word line connected to a selected memory cell with the program voltage, and drives the word line connected to a non-selected memory cell with the pass voltage.
- the sense amp 40 senses and amplifies 9 voltage on the bit line selected during a read operation mode.
- the sense amp 40 may include page buffers connected to the bit lines, respectively or the bit line pairs, respectively.
- the column decoder 50 may provide a data transfer path between the pager buffers and the outside (e.g., a memory controller).
- FIG. 2 is a circuit diagram of a cell array of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept.
- the cell array includes a plurality of cell strings STR, and each cell string STR is composed of a bit line BL, a common source electrode CSL, and a plurality of unit memory cells UC serially connected therebetween.
- the cell string STR includes a string selection transistor SST between the bit line BL and the unit memory cell UC, and a ground selection transistor GST between the common source electrode CSL and the unit memory cells UC.
- FIG. 3 is a perspective view illustrating a three-dimensional semiconductor memory device according to an embodiment of the inventive concept.
- FIG. 4 is a cross-sectional view of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept, which represents an x-z cross-section in FIG. 3 .
- the three-dimensional memory device includes a non-memory layer L 1 and a memory layer L 2 vertically stacked, and the memory layer L 2 may be disposed on the non-memory layer L 1 .
- the non-memory layer L 1 includes a semiconductor substrate 100 , a string selection transistor SST and a ground selection transistor GST constituting a cell string STR, and non-memory circuits.
- the memory layer L 2 includes a cell array region CAR and a word line contact region (not illustrated), and the cell array region CAR includes unit cells (UC in FIG. 2 ) which are serially connected to the string and ground selection transistors SST and GST.
- the unit memory cells (UC in FIG. 2 ) are three-dimensionally disposed on an insulation layer 200 . Further, the unit memory cells (UC in FIG. 2 ) are electrically connected to the selection transistors SST and GST disposed thereunder to constitute the cell string (STR in FIG. 2 ).
- the word line contact region will be described in detail with reference to FIGS. 13 through 17 .
- the semiconductor substrate 100 may be a single crystal semiconductor (e.g., a p-type silicon wafer) having a first conductive type.
- the semiconductor substrate 100 may have a region (that is, a well region) which is electrically separated by other conductive impurity regions.
- the well region may be formed in plurality in one semiconductor substrate 100 , and the well regions may be formed as a pocket well structure or a triple well structure.
- a device isolation layer 105 is formed on the semiconductor substrate 100 , thereby enabling to isolate electrical devices.
- the string selection transistor SST using a string selection line SSL as a gate electrode, and the ground selection transistor GST using a ground selection line GSL as the gate electrode are spaced apart from each other and disposed on the semiconductor substrate 100 .
- the ground selection transistors GST and the string selection transistors SST may be a metal-oxide-semiconductor field-effect-transistor (MOSFET) which uses the semiconductor substrate 100 as a channel region. Therefore, in both sides of the ground selection line GSL of the semiconductor substrate 100 and in both sides of the string selection transistor SST of the semiconductor substrate 100 , impurity regions 110 , which are used as source and drain electrodes of the selection transistors SST and GST, may be formed.
- MOSFET metal-oxide-semiconductor field-effect-transistor
- the impurity regions 110 may be formed to have a conductive type different from the semiconductor substrate 100 .
- source electrodes of ground selection transistors GST may be commonly connected to a common source line CSL which is parallel to a word line WL, and respective drain electrodes of the ground selection transistors GST may be connected to one end of each of semiconductor patterns 265 of the memory layer L 2 .
- the drain electrodes of the string selection transistors SST are connected to bit lines BL having major axes of direction crossing the word line WL, and the source electrodes of the string selection transistors SST may be connected to other end of the semiconductor pattern 265 .
- the selection transistors SST and GST may be disposed under the semiconductor pattern 265 and word line structures 300 .
- the bit line BL and the common source line CSL may be disposed under the semiconductor pattern 265 and the word line structure 300 . That is, the selection transistors SST and GST may be disposed under the cell array region CAR, thereby enabling to reduce the horizontal area occupied by the selection transistors SST and GST. Therefore, a three-dimensional semiconductor memory device may be more highly integrated.
- non-memory layer L 1 non-memory circuits may be integrated on the semiconductor substrate 100 .
- the non-memory circuit may include row and column decoders 20 and 50 , a word line driver 30 and a sense amp 40 which are described in FIG. 1 .
- the non-memory circuit may include a high voltage generating circuit, a level shifter, a read verification circuit and an input/output interface circuit or the like.
- the non-memory circuit may be integrated on the semiconductor substrate 100 between the string selection transistor SST and the ground selection transistor GST.
- the sense amps 40 connecting to the bit line BL may be disposed on the semiconductor substrate 100 between the string selection transistor SST and the ground selection transistor GST.
- the sense amp 40 may include n-type and p-type MOSFETs which use the semiconductor substrate 100 as a channel region.
- the sense amp 40 may be disposed under the semiconductor pattern 265 and the word line structures 300 . That is, the sense amp 40 is disposed in the horizontal area occupied by the cell array region CAR.
- the layout structure of non-memory circuits in the non-memory layer L 1 will be described in more detail with reference to FIGS. 8 through 12 .
- the non-memory circuits disposed in the non-memory layer L 1 may be covered by an insulation layer 200 .
- the insulation layer 200 may be formed of a boron-phosphor silicate glass (BPSG) layer, a high-density plasma (HDP) oxide layer, a tetra ethyl ortho silicate (TEOS) layer, an undoped silicate glass (USG), or tonen silazene (TOSZ) material which has excellent gap fill characteristics.
- a semiconductor layer or a semiconductor substrate may be disposed on the insulation layer 200 .
- a multilayer structure of interconnection lines may be formed between the semiconductor substrate 100 and the insulation layer 200 , and as a result, a plurality of interlayer insulation layers may be stacked.
- a plurality of unit memory cells may be formed on the insulation layer 200 of the memory layer L 2 .
- at least one of the word line structures 300 and at least one of the semiconductor patterns 265 are disposed on the insulation layer 200 .
- a data storage pattern 255 is disposed between the word line structure 300 and the semiconductor pattern 265 .
- the word line structure 300 which will be described with reference to FIGS. 6 and 7 , includes a stacked plurality of word lines WL 1 -WL 6 .
- the memory cells which are three-dimensionally disposed on the insulation layer 200 , use the word lines WL 1 -WL 6 as gate electrodes, and may be MOSFETs using the semiconductor pattern 265 as a channel.
- the semiconductor pattern 265 may be disposed across the plurality of word line structures 300 . That is, the semiconductor pattern 265 , as illustrated, is extended from one side of the word line structure 300 and may connect to the other semiconductor pattern 265 which is disposed at the other side of the word line structure 300 . In this case, the semiconductor pattern 265 may also be disposed on the upper surface of the word line structure 300 . The semiconductor patterns 265 may connect each other at the top surface of the insulation layer 200 between the word line structures 300 . That is, as illustrated, the semiconductor patterns 265 may be formed as a line shape which covers side and top surfaces of the word line structures 300 while crossing the plurality of word line structures 300 .
- an impurity region may be formed for electrical connections to the selection transistors SST and GST. Further, the impurity region may be also formed in the semiconductor pattern 265 between the word line structures 300 , thus enabling to form an electrical path which crosses the word line structures 300 during a programming and a read operation of a memory device.
- One end portion of the semiconductor pattern 265 may be disposed on a source electrode of the string selection transistor SST, and the other end portion may be disposed on a drain electrode of the ground selection transistor GST.
- the semiconductor pattern 265 may be electrically connected to the selection transistors SST and GST disposed in the non-memory layer L 1 through a string connection structure 150 which penetrates through the insulation layer 200 .
- the string connection structure 150 may directly contact one end portion of the impurity-doped semiconductor pattern 265 and the source electrode of the string selection transistor SST.
- the string connection structure 150 may also directly contact the other end portion of the impurity-doped semiconductor pattern 265 and the drain electrode of the ground selection transistor GST.
- the string connection structure 150 may include at least one of a doped semiconductor, metals, metal nitrides and metal silicides.
- a current path may be formed between the bit line BL and the common source line CSL by the semiconductor pattern 265 which crosses the string connection structure 150 and the plurality of word line structure 300 .
- This string connection structure 150 may be formed before forming the word line structures 300 . In this case, the string connection structure 150 may directly contact a bottom surface of the semiconductor pattern 265 .
- the string connection structure 150 may be formed after forming the word line structures 300 and the semiconductor patterns 265 . In this case, the string connection structure 150 may penetrate through the semiconductor patterns 265 .
- FIG. 5 is a cross-sectional view of a three-dimensional semiconductor memory device according to a modified embodiment of the inventive concept.
- the area of the cell array region CAR may be different according to the number of word line structures 300 and the length of the semiconductor pattern 265 or the like.
- the number of word line structures 300 constituting a cell string (STR in FIG. 2 ) is small, the area of the cell array region CAR may be reduced.
- the cell array region CAR may be disposed in plan view between the string selection transistor SST and the ground selection transistor GST. That is, the common source line CSL and the bit line BL may not be disposed under the word line structures 300 .
- FIG. 6 is a perspective view illustrating a portion of a cell array according to an embodiment of the inventive concept.
- FIG. 7 is a cross-sectional view for describing a data storage pattern according to an embodiment of the inventive concept.
- the word line structure 300 is disposed on the insulation layer 200 .
- the word line structure 300 may include insulation patterns 231 , 232 , 233 , 234 , 235 , 236 and 237 , and word lines WL 1 , WL 2 , WL 3 , WL 4 , WL 5 and WL 6 sequentially and repeatedly stacked.
- the word line structure 300 may be formed to have a major axis parallel to the ground selection line GST and the string selection line SST.
- the word lines WL 1 -WL 6 may include at least one of conductive materials.
- the word lines WL 1 -WL 6 may include at least one of a doped semiconductor, metals, metal nitrides and metal silicides.
- At least one semiconductor pattern 265 may be disposed on the side wall of the word line structure 300 , and a data storage pattern 255 may be disposed between the semiconductor pattern 265 and the word line structure 300 .
- the semiconductor pattern 265 may be a single crystal semiconductor pattern or a polycrystalline semiconductor pattern. According to an embodiment, the semiconductor pattern 265 may be an intrinsic semiconductor pattern which is not doped.
- the word lines WL 1 -WL 6 may control electrical connections of the unit memory cells by controlling the potential of the semiconductor pattern 265 .
- the semiconductor pattern 265 may be capacitively coupled with the word lines WL 1 -WL 6 to constitute a metal-oxide-semiconductor (MOS) capacitor.
- MOS metal-oxide-semiconductor
- a voltage applied to the word lines WL 1 -WL 6 may variably control the potential of the semiconductor pattern 265 adjacent thereto, and an energy band of the semiconductor pattern 265 may be inversed according to the voltage applied to the word lines WL 1 -WL 6 . Therefore, the electrical connections of the unit memory cells may be controlled by the voltage applied to the word lines WL 1 -WL 6 constituting the word line structure 300 .
- interlayer insulation layers 231 - 237 between the word lines WL 1 -WL 6 may be formed to the thickness less than twice of the maximum thickness of the inversion region.
- the interlayer insulation layers 231 - 237 may be layers made of at least one of insulation materials, and may include at least one of a silicon oxide layer, a silicon nitride layer and a silicon oxynitride layer.
- the uppermost interlayer insulation layer 237 may be used as an etching mask in a subsequent patterning process, the uppermost insulation layer 237 may be formed thicker than other interlayer insulation layers 231 - 236 .
- the data storage pattern 255 may be used as a capacitor dielectric layer constituting the MOS capacitor.
- the data storage pattern 255 includes at least one of insulation materials.
- the data storage pattern 255 may constitute a MOS transistor.
- the semiconductor pattern 265 is used as a channel region, and the word lines WL 1 -WL 6 are used as a gate electrode, and the data storage pattern 255 is used as a gate insulation layer.
- the region may be used as a source/drain electrode of the MOS transistor.
- the semiconductor pattern 255 is disposed on the side walls of the word lines WL 1 -WL 6 , a current direction of the MOS transistor using the semiconductor pattern 255 as the channel region is vertical to an upper surface of the insulation layer.
- the data storage pattern 255 includes an insulation material, and may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer and high-k dielectric layers.
- the high-k dielectric layers mean the insulation materials which have higher dielectric constant than the silicon oxide layer, and may include a tantalum oxide layer, a titanium oxide layer, a hafnium oxide layer, a zirconium oxide layer, an aluminum oxide layer, a yttrium oxide layer, a niobium oxide layer, a cesium oxide layer, an indium oxide layer, an iridium oxide layer, a barium strontium titanate (BST) layer and a lead zirconium titanate (PZT) layer.
- the data storage pattern 255 will be described in detail with reference to FIG. 7 .
- the data storage pattern 255 may include a tunnel insulation layer 255 a adjacent to the semiconductor pattern 265 , a blocking insulation layer 255 c adjacent to the word line structure 300 , and a charge storage layer 255 b disposed between the tunnel insulation layer 255 a and the blocking insulation layer 255 c .
- the blocking insulation layer 255 c may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer and high-k dielectric layers, and according to an embodiment, may be a multilayered thin film including a high-k dielectric layer.
- the tunnel insulation layer 255 a may be formed of a material having a lower dielectric constant than the blocking insulation layer 255 c , and the charge storage layer 255 b is an insulation thin film (for example, a silicon nitride layer) having abundant charge trap sites, or may be the insulation thin film including conductive particles.
- the tunnel insulation layer 255 a may be a silicon oxide layer
- the charge storage layer 255 b may be a silicon nitride layer
- the blocking insulation layer 255 c may be an insulation layer including an aluminum oxide layer.
- the word lines WL 1 -WL 6 may include a tantalum nitride layer.
- FIGS. 8 through 12 are drawings for describing the layout structures of non-memory circuits in three-dimensional semiconductor memory devices according to embodiments of the inventive concept.
- a semiconductor substrate 100 includes at least one memory region MR and a peripheral region PR surrounding the memory region MR.
- String and ground selection transistors SST and GST may be integrated on the semiconductor substrate 100 of the memory region MR, and the non-memory circuits may be integrated on the semiconductor substrate 100 of the peripheral region PR.
- the non-memory circuits of the non-memory layer L 1 may include row and column decoders 20 and 50 , a word line driver 30 , a sense amp 40 and a control circuit 60 or the like.
- the string selection transistor SST and the ground selection transistor GST which are connected to memory cells of a cell array region CAR, may be spaced apart from each other and disposed on the semiconductor substrate 100 .
- the sense amps 40 and the column decoder 50 connected to a bit line BL may be disposed between the string selection transistor SST and the ground selection transistor GST.
- the selection transistors SST and GST, the sense amps 40 , and the column decoder 50 may be disposed in the memory region MR under the cell array region CAR.
- the cell array region CAR includes unit memory cells arranged three-dimensionally.
- a row decoder 20 , a word line driver 30 and a control circuit 60 may be disposed under the cell array region CAR.
- a cell array region CAR may be disposed in plan view between a string selection transistor SST and a ground selection transistor GST.
- non-memory circuits 20 , 30 , 40 , 50 and 60 may be disposed around the cell array region CAR.
- a cell array region CAR may be disposed in plan view between a string selection transistor SST and a ground selection transistor GST, and a sense amp 40 and a column decoder 50 may be disposed under the cell array region CAR.
- the string selection transistor SST and the ground selection transistor GST may be disposed overlapping a memory region MR and a peripheral region PR.
- At least two or more memory regions MR may be arranged in the x-axis direction of a semiconductor substrate 100 .
- at least two or more than cell array regions CAR may be arranged in the x-axis direction.
- Each of the cell array regions CAR may be disposed on the memory region MR.
- the adjacent cell array regions CAR may share the sense amp 40 and the column decoder 50 . That is, the sense amp 40 and the column decoder 50 may be disposed on the semiconductor substrate 100 between the adjacent memory regions MR, i.e., between adjacent string selection transistors SST. Referring to FIG.
- each cell array region CAR may be disposed in plan view between the string and ground selection transistors SST and GST.
- the string and ground selection transistors SST and GST may be extended from the memory region MR to a peripheral region PR. As illustrated in FIG. 11 , the string and ground selection transistors SST and GST spaced apart from each other may be disposed in each memory region MR.
- At least two or more than memory regions MR may be arranged in the x-axis and y-axis directions of a semiconductor substrate 100 , and cell array regions CAR may be disposed on the memory regions MR. That is, at least two or more than memory regions MR may be arranged in the x-axis and y-axis directions.
- Each of the cell array regions CAR may be disposed in plan view between string and ground selection transistors SST and GST. Further, as described with reference to FIGS. 9 and 10 , the string and ground selection transistors SST and GST may be disposed under the cell array regions CAR.
- the cell array regions CAR adjacent to each other in the x-axis direction may share a sense amp 40 and a column decoder 50 .
- the cell array regions CAR adjacent to each other in the y-axis direction may share a row decoder 20 and a word line driver 30 . That is, the row decoder 20 and the word line driver 30 may be disposed between the cell array regions CAR adjacent to each other in the y-axis direction.
- non-memory layer L 1 the layout structure of non-memory circuits is not limited to the embodiments illustrated in FIGS. 8 through 12 , and may be changed variously.
- FIG. 13 is a perspective view illustrating a three-dimensional semiconductor memory device according to another embodiment of the inventive concept.
- FIGS. 14 and 15 are drawings for describing the layout of interconnection line structures connecting a word line and a word line driver according to another embodiment of the inventive concept.
- a three-dimensional semiconductor memory device includes a non-memory layer L 1 and a memory layer L 2 which are vertically stacked, and the memory layer L 2 may be disposed on the non-memory layer L 1 .
- the non-memory layer L 1 includes a semiconductor substrate 100 , string and ground selection transistors SST and GST constituting a cell string STR, and non-memory circuits.
- the memory layer L 2 includes an insulation layer 200 and unit memory cells (UC in FIG. 2 ) which are serially connected to the string and selection transistors SST and GST.
- the unit memory cells (UC in FIG. 2 ) are three-dimensionally disposed on the insulation layer 200 .
- the unit memory cells (UC in FIG. 2 ) of the memory layer L 2 are electrically connected to the selection transistors SST and GST of the non-memory layer L 2 , thereby constituting the cell string (STR in FIG. 2 ).
- the memory layer L 2 includes first and second word line contact regions WCTR 1 and WCTR 2 , and a cell array region CAR therebetween.
- the upper surface of the insulation layer 200 is formed lower than top surfaces of the first and second word line contact regions WCTR 1 and WCTR 2 .
- this structure may be formed through a patterning operation which recesses the insulation layer 200 in the cell array region CAR.
- the insulation layer 200 thus formed have a recess portion 210 in the cell array region CAR, and may have a protruding portion 220 in the first and second word line contact regions WCTR 1 and WCTR 2 .
- a side wall of the protruding portion 220 which is formed through the patterning operation, may have a predetermined slope (an angle of about 90 degrees to 130 degrees) with respect to the semiconductor substrate 100 .
- the foregoing structure may be formed by forming a predetermined thin film having the thickness corresponding to the step height between the two regions of the insulation layer 200 and then etching the thin film in the cell array region CAR.
- a word line structure 300 in which interlayer insulation layers 231 - 237 and a plurality of word lines WL 1 -WL 6 are alternatingly stacked, is disposed.
- the word line structure 300 may be formed conformally in the recess portion 210 of the insulation layer 200 .
- the total thickness of the word line structure 300 in the cell array region CAR may be smaller than the step height between the recess portion 210 and the protruding portion 220 .
- each of the word lines WL 1 -WL 6 may include an interconnection line portion parallel to the semiconductor substrate 10 and disposed in the cell array region CAR, and a contact portion disposed in the first and second word line contact regions WCTR 1 and WCTR 2 and having a slope with respect to the semiconductor substrate 100 .
- the length of the interconnection line portions of the word lines WL 1 -WL 6 may be decreased as the interconnection line portions go far from the surface of the insulation layer 200 .
- the gap between the interconnection line portions of the word lines WL 1 -WL 6 is determined by the thickness of the interlayer insulation layers 231 - 237 .
- the thickness of the interlayer insulation layers 231 - 237 may be selected from a range which satisfies technical characteristics for the overlap of inversion regions described in FIG. 5 .
- the uppermost interlayer insulation layer 237 may be used as an etching mask in a subsequent patterning process, to the uppermost interlayer insulation layer may be formed thicker than other interlayer insulation layers 231 - 236 .
- the contact portions of the word lines WL 1 -WL 6 may be far from the protruding portion 220 of the insulation layer 200 as the contact portions go far from the surface of the insulation layer 200 . Further, the length of the contact portions of the word lines WL 1 -WL 6 may be shortened as the contact portions go far from a side wall of the protruding portion 220 of the insulation layer 200 .
- a semiconductor pattern 265 disposed in the memory layer L 2 is electrically connected to the selection transistors SST and GST of the non-memory layer L 1 through a string connection structure 150 .
- the string selection transistor SST and the ground selection transistor GST may be disposed spaced apart from each other in the non-memory layer L 1 .
- a sense amp 40 and a column decoder 50 may be disposed on the semiconductor substrate 100 between the selection transistors SST and GST in the non-memory layer L 1 .
- a word line driver 30 which is a non-memory circuit, may be disposed under the first and second word line contact regions WCTR 1 and WCTR 2 .
- a layout structure of the non-memory circuits will be described in more detail with reference to FIGS. 18 through 23 .
- the word line driver 30 in the non-memory layer L 1 may contact the contact portion of the word lines WL 1 -WL 6 of the memory layer L 2 through a word line connection structure 350 .
- the word line connection structure 350 includes first and second contact plugs CTP 1 and CTP 2 , and interconnection lines ICL.
- the first contact plug CTP 1 may directly contact the contact portion of the word line
- the second contact plug CTP 2 may contact the word line driver 30 of the non-memory layer L 1 .
- the first and second contact plugs CTP 1 and CTP 2 may be electrically connected through the interconnection lines ICL.
- the second contact plugs CTP 2 contacting the word line driver 30 may penetrate through the insulation layer 200 .
- the second contact plugs CTP 2 may be formed between the word line structures 300 .
- the second contact plugs CTP 2 may contact the word line driver 30 by penetrating through the protruding portion 220 of the insulation layer 200 .
- first and second word line contact regions WCTR 1 and WCTR 2 since the gap between the contact portions of word lines WL 1 -WL 6 is determined by the gap between the interconnection lines, the contact portions may be disposed adjacent to each other. As a result, in the formation of the contact plugs CTP 1 and CTP 2 connected to each of the word lines WL 1 -WL 6 , the process margin may decrease. Therefore, as illustrated in FIGS. 14 and 15 , first contact plugs CTP 1 , which are connected to the word lines WL 1 , WL 3 and WL 5 disposed at odd-numbered layers, are disposed in the first word line contact region WCTR 1 . In the second word line contact region WCTR 2 , the first contact plugs CTP 1 , which are connected to the word lines WL 2 , WL 4 and WL 6 disposed at even-numbered layers, are disposed.
- FIGS. 16 and 17 are perspective views for describing the structure of contact portions of word lines according to another embodiment of the inventive concept.
- the contact portions of the word lines WL 2 , WL 4 and WL 6 which are disposed at even-numbered layers, may have a structure buried by a dummy insulation pattern.
- the contact portions of word lines WL 1 , WL 3 and WL 5 which are disposed at odd-numbered layers, may have a structure buried by the dummy insulation pattern.
- top surfaces of the contact portions of the word lines WL 2 , WL 4 and WL 6 which are disposed at even-numbered layers, may be disposed lower than top surfaces of the contact portions of the word lines WL 1 , WL 3 and WL 5 disposed at odd-numbered layers.
- top surfaces of the contact portions of the word lines WL 1 , WL 3 and WL 5 which are disposed at odd-numbered layers, may be disposed lower than top surfaces of the contact portions of the word lines WL 2 , WL 4 and WL 6 , which are disposed at even-numbered layers.
- the length of the portions extended from the interconnection line portions of the word lines may be different from each other in the first and second word line contact regions CTR 1 and CTR 2 .
- the angle between the contact portion and the interconnection line portion of each of the word lines WL 1 -WL 6 may be substantially equal to the angle between the interface, which is between the cell array region CAR and the word line contact regions WCTR 1 and WCTR 2 , and the upper surface of the substrate 100 .
- the contact portions of the word lines WL 1 -WL 6 are also formed vertically to the semiconductor substrate 100 .
- a side wall adjacent to a cell array region CAR may form smaller degrees than about 90 degrees with respect to the upper surface of the semiconductor substrate 100 .
- the area of the upper surface of the word lines WL 1 -WL 6 which is exposed by planarization etching described above, increases relative to the foregoing embodiment.
- the exposed area of the word line will be ‘ab’ in the case of the foregoing embodiments, and will be ‘ab/sin ⁇ ’ in the case of this embodiment. Therefore, the exposed area of the word lines WL 1 -WL 6 increases as the angle decreases. According to an embodiment, the angle may be between about 30 degrees and about 90 degrees.
- FIGS. 18 through 23 are drawings for describing the disposition structure of non-memory circuits in a three-dimensional semiconductor memory device according to other embodiments of the inventive concept.
- a semiconductor substrate 100 includes at least one memory region MR and a peripheral region PR surrounding the memory region MR.
- String and ground selection transistors SST and GST may be integrated on the memory region MR of the semiconductor substrate 100
- non-memory circuits may be integrated on the peripheral region PR of the semiconductor substrate 100 .
- a non-memory layer L 1 as described with reference to FIGS.
- a memory layer L 2 on the non-memory layer L 1 includes first and second word line contact regions WCTR 1 and WCTR 2 , and the cell array region CAR therebetween.
- string and ground selection transistors SST and GST which are spaced apart from each other, may be disposed in a memory region MR of a semiconductor substrate 100 .
- a sense amp 40 and a column decoder 50 may be disposed between the string and ground selection transistors SST and GST.
- a cell array region CAR may be disposed in plan view between string and ground selection transistors SST and GST.
- a word line driver 30 may be disposed under a first word line contact region WCTR 1 .
- a word line driver 30 and a row decoder 20 may be disposed below a first word line contact region WCTR 1 .
- At least two or more than memory regions MR may be arranged in the x-axis direction.
- String and ground selection transistors SST and GST which are spaced apart from each other, are disposed overlapping in each of the memory regions MR, or each of cell array regions CAR may be disposed in plan view between the string and ground selection transistors SST and GST.
- the adjacent cell array regions CAR may share a sense amp 40 and a column decoder 50 .
- a word line driver 30 may be disposed under a first word line contact region WCTR 1 adjacent to each of the cell array regions CAR.
- At least two or more memory regions MR may be arranged in the x-axis and y-axis directions.
- String and ground selection transistors SST and GST which are spaced apart from each other, are disposed in each of the memory regions MR, or each of cell array regions CAR may be disposed in plan view between the string and ground selection transistors SST and GST.
- the cell array regions CAR adjacent to each other in the x-axis direction may share a sense amp 40 and a column decoder 50 .
- the cell array regions CAR adjacent to each other in the y-axis direction may share a row decoder 20 and a word line driver 30 .
- a word line driver 30 is disposed under a first word line contact region WCTR 1
- a row decoder 20 may be disposed under a second word line contact region WTCR 2
- the row decoder 20 and the word line driver 30 may be disposed under the first word line contact region WCTR 1 .
- word line connection structures 350 which are connected to word lines WL 1 , WL 3 and WL 5 disposed at odd-numbered layers, may be disposed in a first word line contact region WCTR 1 .
- word line connection structures 350 which are connected to the word lines WL 2 , WL 4 and WL 6 disposed at even-numbered layers, may be disposed.
- a non-memory layer L 1 may include an odd word line driver 30 a which drives the word lines WL 1 , WL 3 and WL 5 disposed at odd-numbered layers, and an even word line driver 30 b which drives the word lines WL 2 , WL 4 and WL 6 disposed at even-numbered layers.
- the odd and even word line drivers 30 a and 30 b may be disposed in a memory region MR or a peripheral region PR of a semiconductor substrate 100 .
- the odd word line driver 30 a and the even word line driver 30 b may be disposed spaced apart from each other in the y-axis direction which is perpendicular to the x-axis, the arrangement direction of selection transistors SST and GST.
- the odd word line driver 30 a is disposed under the first word line contact region WCTR 1
- the even word line driver 30 b may be disposed under the second word line contact region WCTR 2 .
- At least two or more than cell array regions CAR may be arranged in the x-axis direction.
- a first word line contact region WCTR 1 and a second word line contact region WCTR 2 may be disposed, respectively.
- a row decoder 20 may be disposed between an odd word line driver 30 a and an even word line driver 30 b , which are adjacent to each other. In this case, the adjacent cell array regions CAR may share the row decoder 20 .
- non-memory layer L 1 the layout structure of non-memory circuits is not limited to this, and may be changed variously.
- FIG. 24 is a cross-sectional view of a three-dimensional semiconductor device according to another embodiment of the inventive concept.
- a portion of non-memory circuits may be disposed on memory cells.
- a three-dimensional memory device may include a first non-memory layer L 1 , a memory layer L 2 and a second non-memory layer L 3 , which are sequentially stacked. That is, the three-dimensionally arranged memory cells may be disposed between the non-memory circuits disposed vertically.
- a semiconductor pattern 265 which is disposed in a cell array region CAR in the memory layer L 2 , is electrically connected to selection transistors SST and GST of the first non-memory layer L 1 .
- a sense amp (see 40 in FIG. 1 ) may be disposed on a semiconductor substrate 100 between the selection transistors SST and GST. That is, the sense amp (see 40 in FIG. 1 ) may be disposed under a recess portion 210 of an insulation layer 200 .
- a word line driver 30 which is connected to word lines WL 1 -WL 6 , may be formed on a protruding portion 220 of the insulation layer 200 .
- the word line driver 30 may include a MOSFET comprised of a gate electrode formed on the protruding portion 220 of the insulation layer 200 , and source/drain electrodes formed in the protruding portion 220 .
- the protruding portion 220 is formed of a semiconductor material, or may include a semiconductor layer at an upper portion of the protruding portion 220 .
- the word line driver 30 on the protruding portion 220 may be connected to the word lines WL 1 -WL 6 through a word line connection structure 350 formed on the insulation layer 200 .
- FIG. 25 is a schematic block diagram illustrating an example of a memory system including a three-dimensional semiconductor device according to embodiments of the inventive concept.
- the memory system 1100 may be applied to a personal digital assistant (PDA), a portable computer, a web tablet, a wireless phone, a mobile phone, a digital music player, a memory card and all devices which may transmit and/or receive data in a wireless environment.
- the memory system 1100 includes an input/output device 1120 , such as a controller 1110 , a keypad, a key board and a display, a memory 1130 , an interface 1140 , and a bus 1150 .
- the memory 1130 and the interface 1140 intercommunicate through the bus 1150 .
- the controller 1110 includes at least one micro processor, a digital signal processor, a micro controller and other process devices capable of performing similar functions to the above elements.
- the memory 1130 may be used to store a command performed by the controller.
- the input/output device 1120 may input data or a signal from the outside of the system 110 or may output data or a signal to the outside of the system.
- the input/output device 1120 may include a keyboard, a key pad, and a display device.
- the memory 1130 includes a non-volatile memory device according to embodiments of the inventive concept.
- the memory 1130 may further include another kind of memory, a randomly accessible volatile memory and other various kinds of memories.
- the interface 1140 may serve to transmit/receive data to/from a communication network.
- FIG. 26 is a schematic block diagram illustrating an example of a memory card having a three-dimensional semiconductor device according to the embodiments of the inventive concept.
- the memory card 1200 which is for supporting high volume of data storage capacity, is provided with a flash memory device 1210 according to the inventive concept.
- the memory card 1200 according to the inventive concept includes a memory controller 1220 which controls various data exchanges between a host and the flash memory 1210 .
- a static random access memory (SRAM) 1221 may be used as a working memory of a processing unit 1222 .
- a host interface 1223 may have a data exchange protocol of the host contacting the memory card 1200 .
- An error correction code 1224 may detect and correct an error which is included in the data read out from the multi-bit flash memory device 1210 .
- a memory interface 1225 is interfacing with the flash memory device 1210 of the inventive concept.
- the processing unit 1222 performs various control operations for data exchange of the memory controller 1220 .
- the memory card 1200 may be further supplied with a read only memory (ROM) (not illustrated) or the like which store code data for interfacing with the host.
- ROM read only memory
- FIG. 27 is a schematic block diagram illustrating an example of a data processing system mounting a three-dimensional semiconductor device according to the inventive concept.
- a flash memory system 1310 of the inventive concept is mounted on a data processing system such as a mobile device or a desktop computer.
- the data processing system 1300 according to the inventive concept includes the flash memory system 1310 , and a modem 1320 , a central processing unit 1330 , a random access memory (RAM) 1340 and a user interface which electrically connect to a system bus 1360 , respectively.
- the flash memory system 1310 will be composed substantially equal to the memory system or the flash memory system described before.
- the data processed by the central processing unit 1330 or the data inputted from the outside are stored.
- the above described flash memory system 1310 may be composed of a solid state disk (SSD), and in this case, the data processing system 1300 may stably store high volume of data in the flash memory system 1310 . Due to the increase in reliability, the flash memory system 1310 may reduce the resources required for an error correction, thereby providing a high-speed data exchange function to the data processing system 1300 .
- the data processing system 1300 according to the inventive concept may be further supplied with an application chipset, a camera image processor (CIS) and an input/out device or the like.
- CIS camera image processor
- the flash memory device or the memory system according to the inventive concept may be mounted in various types of packages.
- packages of the semiconductor devices according to the embodiments of the inventive concept may include package on package (PoP), ball grid arrays (BGAs), chip scale packages (CSPs), a plastic leaded chip carrier (PLCC), a plastic dual in-line package (PDIP), a die in waffle pack, a die in wafer form, a chip on board (COB), a ceramic dual in-line package (CERDIP), a plastic metric quad flat pack (MQFP), a thin quad flat pack (TQFP), a small outline package (SOP), a shrink small outline package (SSOP), a thin small outline package (TSOP), a thin quad flat package (TQFP), a system in package (SIP), a multi chip package (MCP), a wafer-level fabricated package (WFP), a wafer-level processed package (WSP) and so on.
- PoP package on package
- BGAs ball grid arrays
- a three-dimensional memory device of the inventive concept in a cell string including memory cells and selection transistors three-dimensionally stacked, the memory cells and the selection transistors are disposed at different levels from each other such that the three-dimensional semiconductor memory device can be more highly integrated. Also, non-memory circuits such as a sense amp and a word line driver are disposed under the memory cells such that the three-dimensional semiconductor memory device can be more highly integrated.
- a nonvolatile memory device may include an electrically insulating layer 200 (L 2 and L 1 ) on a semiconductor substrate 100 and a NAND-type string of nonvolatile memory cells on the electrically insulating layer 200 .
- the NAND-type string of nonvolatile memory cells includes a plurality of vertically-stacked nonvolatile memory cell sub-strings (shown as five (5) sub-strings 300 connected in series as one NAND-type string) disposed at side-by-side locations on the electrically insulating layer 200 .
- a string selection transistor SST is provided, which includes a gate electrode extending between the electrically insulating layer 200 and the semiconductor substrate 100 and source and drain regions 110 in the semiconductor substrate 100 , as shown by FIGS.
- a ground selection transistor GST is provided, which includes a gate electrode extending between the electrically insulating layer 200 and the semiconductor substrate 100 and source and drain regions 110 in the semiconductor substrate 100 .
- An electrically conductive string selection plug 150 is provided, which extends through the electrically insulating layer 200 . This string selection plug 150 electrically connects a drain terminal of a first of the nonvolatile memory cells in the NAND-type string to the source 110 of the string selection transistor SST.
- An electrically conductive ground selection plug 150 is provided, which extends through the electrically insulating layer 200 . This ground selection plug 150 electrically connects a source terminal of a last of the nonvolatile memory cells in the NAND-type string to the drain 110 of the ground selection transistor GST.
- the electrically insulating layer 200 includes an upper interlayer insulating layer ( 200 within L 2 ) on the string selection transistor SST and on the ground selection transistor GST, as illustrated by FIGS. 3-4 .
- the memory device may further include a bit line BL electrically connected to the drain of the string selection transistor SST.
- the bit line extends between the interlayer insulating layer ( 200 within L 2 ) and the semiconductor substrate 100 .
- a common source line CSL is also provided, which is electrically connected to the source of the ground selection transistor GST.
- the common source line CSL extends between the interlayer insulating layer ( 200 within L 2 ) and the semiconductor substrate 100 .
- a sense amplifier 40 is provided, which extends between the string and ground selection transistors and extends between the interlayer insulating layer 200 and the semiconductor substrate 100 .
- a column decoder 50 is provided, which is electrically coupled to the sense amplifier 40 , as illustrated by FIG. 8 .
- the column decoder 50 extends between the string and ground selection transistors SST and GST. At least a portion of the sense amplifier extends between the NAND-type string on, nonvolatile memory cells and the semiconductor substrate and at least a portion of the column decoder extends between the NAND-type string on nonvolatile memory cells and the semiconductor substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Nonvolatile memory devices include an electrically insulating layer on a semiconductor substrate and a NAND-type string of nonvolatile memory cells on an upper surface of the electrically insulating layer. The NAND-type string of nonvolatile memory cells includes a plurality of vertically-stacked nonvolatile memory cell sub-strings disposed at side-by-side locations on the electrically insulating layer. A string selection transistor is provided, which includes a gate electrode extending between the electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate. A ground selection transistor is provided, which includes a gate electrode extending between the electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate.
Description
This application claims priority to Korean Patent Application No. 10-2010-0048793, filed May 25, 2010, the contents of which are hereby incorporated herein by reference.
The present invention relates to semiconductor memory devices and, more particularly, to non-volatile semiconductor memory devices.
Higher integration of semiconductor devices is required to satisfy consumer demands for superior performance and inexpensive prices. In the case of memory semiconductor devices, since their integration is an important factor in determining product price, increased integration is especially required. In the case of typical two-dimensional or planar memory semiconductor devices, since their integration is mainly determined by the area occupied by a unit memory cell, integration is greatly influenced by the level of fine pattern forming technology. However, since extremely expensive semiconductor equipments are needed for increasing pattern fineness, integration of two-dimensional memory devices is increasing but is still limited.
As an alternative to overcome such a limitation, there have been proposed three-dimensional semiconductor memory devices. However, for mass production of three-dimensional semiconductor memory devices, process technology that can decrease fabricating cost per bit compared with two-dimensional semiconductor memory devices and realize reliable product characteristics is required.
Nonvolatile memory devices according to embodiments of the invention include an electrically insulating layer on a semiconductor substrate and a NAND-type string of nonvolatile memory cells on the electrically insulating layer. The NAND-type string of nonvolatile memory cells includes a plurality of vertically-stacked nonvolatile memory cell sub-strings disposed at side-by-side locations on the electrically insulating layer. A string selection transistor is provided, which includes a gate electrode extending between the electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate. A ground selection transistor is provided, which includes a gate electrode extending between the electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate. An electrically conductive string selection plug is provided, which extends through the electrically insulating layer. This string selection plug electrically connects a drain terminal of a first of the nonvolatile memory cells in the NAND-type string to the source of the string selection transistor. An electrically conductive ground selection plug is provided, which extends through the electrically insulating layer. This ground selection plug electrically connects a source terminal of a last of the nonvolatile memory cells in the NAND-type string to the drain of the ground selection transistor.
According to some embodiments of the invention, the electrically insulating layer includes an upper interlayer insulating layer on the string selection transistor and on the ground selection transistor. The memory device may further include a bit line electrically connected to the drain of the string selection transistor. The bit line extends between the interlayer insulating layer and the semiconductor substrate. A common source line is also provided, which is electrically connected to the source of the ground selection transistor. The common source line extends between the interlayer insulating layer and the semiconductor substrate.
According to additional embodiments of the invention, a sense amplifier is provided, which extends between the string and ground selection transistors and extends between the interlayer insulating layer and the semiconductor substrate. A column decoder is provided, which is electrically coupled to the sense amplifier. The column decoder extends between the string and ground selection transistors. In some of these embodiments of the invention, at least a portion of the sense amplifier extends between the NAND-type string on nonvolatile memory cells and the semiconductor substrate and at least a portion of the column decoder extends between the NAND-type string on nonvolatile memory cells and the semiconductor substrate.
According to still further embodiments of the invention, a nonvolatile memory device is provided, which includes a row of ground select transistors and a row of string select transistors in a semiconductor substrate along with a sense amplifier circuit, which extends between the row of ground select transistors and the row of string select transistors. An electrically insulating layer is provided on the rows of ground select transistors and string select transistors. A plurality of NAND-type strings of nonvolatile memory cells is disposed at side-by-side locations on the electrically insulating layer. The plurality of NAND-type strings of nonvolatile memory cells extends opposite the sense amplifier circuit in the semiconductor substrate. Each of the plurality of NAND-type strings of nonvolatile memory cells is electrically coupled to a corresponding one of the ground select transistors in the row of ground select transistors and a corresponding one of the string select transistors in the row of string select transistors.
The accompanying drawings are included to provide a further understanding of the inventive concept, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the inventive concept and, together with the description, serve to explain principles of the inventive concept. In the drawings:
Advantages and features of the inventive concept, and implementation methods thereof will be clarified through following embodiments described with reference to the accompanying drawings. The inventive concept may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the inventive concept to those skilled in the art, and the inventive concept is only defined by scopes of claims. Like reference numerals refer to like elements throughout.
While specific terms were used in the specification, they were not used to limit the inventive concept, but merely used to explain the exemplary embodiments. In the inventive concept, the terms of a singular form may include plural forms unless otherwise specified. The meaning of “include,” “comprise,” “including,” or “comprising,” specifies a property, a region, a fixed number, a step, a process, an element and/or a component but does not exclude other properties, regions, fixed numbers, steps, processes, elements and/or components. Since preferred embodiments are provided below, the order of the reference numerals given in the description is not limited thereto. Further, in the specification, it will also be understood that when a layer (or film) is referred to as being ‘on’ another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present.
Additionally, the embodiments in the detailed description will be described with sectional views and/or plan views as ideal exemplary views of the inventive concept. In the drawings, the dimensions of layers and regions are exaggerated for clarity of illustration. Accordingly, shapes of the exemplary views may be modified according to manufacturing techniques and/or allowable errors. Therefore, the embodiments of the inventive concept are not limited to the specific shape illustrated in the exemplary views, but may include other shapes that may be created according to manufacturing processes. For example, an etched region illustrated as a rectangle may have rounded or curved features. Areas exemplified in the drawings have general properties, and are used to illustrate a specific shape of a device region. Thus, this should not be construed as limited to the scope of the inventive concept.
Referring to FIGS. 3 through 7 , the structure of a cell array according to the embodiments of the inventive concept will be described in detail. FIG. 3 is a perspective view illustrating a three-dimensional semiconductor memory device according to an embodiment of the inventive concept. FIG. 4 is a cross-sectional view of a three-dimensional semiconductor memory device according to an embodiment of the inventive concept, which represents an x-z cross-section in FIG. 3 . Referring to FIGS. 3 and 4 , the three-dimensional memory device includes a non-memory layer L1 and a memory layer L2 vertically stacked, and the memory layer L2 may be disposed on the non-memory layer L1. The non-memory layer L1 includes a semiconductor substrate 100, a string selection transistor SST and a ground selection transistor GST constituting a cell string STR, and non-memory circuits. The memory layer L2 includes a cell array region CAR and a word line contact region (not illustrated), and the cell array region CAR includes unit cells (UC in FIG. 2 ) which are serially connected to the string and ground selection transistors SST and GST. The unit memory cells (UC in FIG. 2 ) are three-dimensionally disposed on an insulation layer 200. Further, the unit memory cells (UC in FIG. 2 ) are electrically connected to the selection transistors SST and GST disposed thereunder to constitute the cell string (STR in FIG. 2 ). The word line contact region will be described in detail with reference to FIGS. 13 through 17 .
When describing about the non-memory layer L1 in more detail, the semiconductor substrate 100 may be a single crystal semiconductor (e.g., a p-type silicon wafer) having a first conductive type. The semiconductor substrate 100 may have a region (that is, a well region) which is electrically separated by other conductive impurity regions. The well region may be formed in plurality in one semiconductor substrate 100, and the well regions may be formed as a pocket well structure or a triple well structure. In addition, a device isolation layer 105 is formed on the semiconductor substrate 100, thereby enabling to isolate electrical devices.
The string selection transistor SST using a string selection line SSL as a gate electrode, and the ground selection transistor GST using a ground selection line GSL as the gate electrode are spaced apart from each other and disposed on the semiconductor substrate 100. The ground selection transistors GST and the string selection transistors SST may be a metal-oxide-semiconductor field-effect-transistor (MOSFET) which uses the semiconductor substrate 100 as a channel region. Therefore, in both sides of the ground selection line GSL of the semiconductor substrate 100 and in both sides of the string selection transistor SST of the semiconductor substrate 100, impurity regions 110, which are used as source and drain electrodes of the selection transistors SST and GST, may be formed. According to an embodiment, the impurity regions 110 may be formed to have a conductive type different from the semiconductor substrate 100. Additionally, source electrodes of ground selection transistors GST may be commonly connected to a common source line CSL which is parallel to a word line WL, and respective drain electrodes of the ground selection transistors GST may be connected to one end of each of semiconductor patterns 265 of the memory layer L2. Also, the drain electrodes of the string selection transistors SST are connected to bit lines BL having major axes of direction crossing the word line WL, and the source electrodes of the string selection transistors SST may be connected to other end of the semiconductor pattern 265.
According to an embodiment, the selection transistors SST and GST may be disposed under the semiconductor pattern 265 and word line structures 300. Also, the bit line BL and the common source line CSL may be disposed under the semiconductor pattern 265 and the word line structure 300. That is, the selection transistors SST and GST may be disposed under the cell array region CAR, thereby enabling to reduce the horizontal area occupied by the selection transistors SST and GST. Therefore, a three-dimensional semiconductor memory device may be more highly integrated. Further, in the non-memory layer L1, non-memory circuits may be integrated on the semiconductor substrate 100. The non-memory circuit may include row and column decoders 20 and 50, a word line driver 30 and a sense amp 40 which are described in FIG. 1 . Also, the non-memory circuit may include a high voltage generating circuit, a level shifter, a read verification circuit and an input/output interface circuit or the like.
According to an embodiment, the non-memory circuit may be integrated on the semiconductor substrate 100 between the string selection transistor SST and the ground selection transistor GST. For example, the sense amps 40 connecting to the bit line BL may be disposed on the semiconductor substrate 100 between the string selection transistor SST and the ground selection transistor GST. The sense amp 40 may include n-type and p-type MOSFETs which use the semiconductor substrate 100 as a channel region. Also, the sense amp 40 may be disposed under the semiconductor pattern 265 and the word line structures 300. That is, the sense amp 40 is disposed in the horizontal area occupied by the cell array region CAR. The layout structure of non-memory circuits in the non-memory layer L1 will be described in more detail with reference to FIGS. 8 through 12 .
According to an embodiment, the non-memory circuits disposed in the non-memory layer L1 may be covered by an insulation layer 200. The insulation layer 200 may be formed of a boron-phosphor silicate glass (BPSG) layer, a high-density plasma (HDP) oxide layer, a tetra ethyl ortho silicate (TEOS) layer, an undoped silicate glass (USG), or tonen silazene (TOSZ) material which has excellent gap fill characteristics. According to another embodiment, a semiconductor layer or a semiconductor substrate may be disposed on the insulation layer 200. Also, although one insulation layer 200 is illustrated in the drawing, a multilayer structure of interconnection lines may be formed between the semiconductor substrate 100 and the insulation layer 200, and as a result, a plurality of interlayer insulation layers may be stacked.
A plurality of unit memory cells (UC in FIG. 2 ) may be formed on the insulation layer 200 of the memory layer L2. Specifically, at least one of the word line structures 300 and at least one of the semiconductor patterns 265 are disposed on the insulation layer 200. A data storage pattern 255 is disposed between the word line structure 300 and the semiconductor pattern 265. The word line structure 300, which will be described with reference to FIGS. 6 and 7 , includes a stacked plurality of word lines WL1-WL6. The memory cells, which are three-dimensionally disposed on the insulation layer 200, use the word lines WL1-WL6 as gate electrodes, and may be MOSFETs using the semiconductor pattern 265 as a channel.
According to an embodiment, the semiconductor pattern 265 may be disposed across the plurality of word line structures 300. That is, the semiconductor pattern 265, as illustrated, is extended from one side of the word line structure 300 and may connect to the other semiconductor pattern 265 which is disposed at the other side of the word line structure 300. In this case, the semiconductor pattern 265 may also be disposed on the upper surface of the word line structure 300. The semiconductor patterns 265 may connect each other at the top surface of the insulation layer 200 between the word line structures 300. That is, as illustrated, the semiconductor patterns 265 may be formed as a line shape which covers side and top surfaces of the word line structures 300 while crossing the plurality of word line structures 300.
Also, at both end portions of the semiconductor patterns 265 crossing the plurality of the word line structures 300, an impurity region may be formed for electrical connections to the selection transistors SST and GST. Further, the impurity region may be also formed in the semiconductor pattern 265 between the word line structures 300, thus enabling to form an electrical path which crosses the word line structures 300 during a programming and a read operation of a memory device. One end portion of the semiconductor pattern 265 may be disposed on a source electrode of the string selection transistor SST, and the other end portion may be disposed on a drain electrode of the ground selection transistor GST.
According to an embodiment, the semiconductor pattern 265 may be electrically connected to the selection transistors SST and GST disposed in the non-memory layer L1 through a string connection structure 150 which penetrates through the insulation layer 200. The string connection structure 150 may directly contact one end portion of the impurity-doped semiconductor pattern 265 and the source electrode of the string selection transistor SST. The string connection structure 150 may also directly contact the other end portion of the impurity-doped semiconductor pattern 265 and the drain electrode of the ground selection transistor GST. The string connection structure 150 may include at least one of a doped semiconductor, metals, metal nitrides and metal silicides. A current path may be formed between the bit line BL and the common source line CSL by the semiconductor pattern 265 which crosses the string connection structure 150 and the plurality of word line structure 300. This string connection structure 150 may be formed before forming the word line structures 300. In this case, the string connection structure 150 may directly contact a bottom surface of the semiconductor pattern 265. According to another embodiment, the string connection structure 150 may be formed after forming the word line structures 300 and the semiconductor patterns 265. In this case, the string connection structure 150 may penetrate through the semiconductor patterns 265.
The structure of unit memory cells (UC in FIG. 2 ), which are three-dimensionally disposed on the insulation layer 200, will be described in more detail with reference to FIGS. 6 and 7 . FIG. 6 is a perspective view illustrating a portion of a cell array according to an embodiment of the inventive concept. FIG. 7 is a cross-sectional view for describing a data storage pattern according to an embodiment of the inventive concept.
Referring to FIG. 6 , the word line structure 300 is disposed on the insulation layer 200. The word line structure 300 may include insulation patterns 231, 232, 233, 234, 235, 236 and 237, and word lines WL1, WL2, WL3, WL4, WL5 and WL6 sequentially and repeatedly stacked. The word line structure 300 may be formed to have a major axis parallel to the ground selection line GST and the string selection line SST. The word lines WL1-WL6 may include at least one of conductive materials. For example, the word lines WL1-WL6 may include at least one of a doped semiconductor, metals, metal nitrides and metal silicides.
At least one semiconductor pattern 265 may be disposed on the side wall of the word line structure 300, and a data storage pattern 255 may be disposed between the semiconductor pattern 265 and the word line structure 300. The semiconductor pattern 265 may be a single crystal semiconductor pattern or a polycrystalline semiconductor pattern. According to an embodiment, the semiconductor pattern 265 may be an intrinsic semiconductor pattern which is not doped.
According to an aspect of the inventive concept, the word lines WL1-WL6 may control electrical connections of the unit memory cells by controlling the potential of the semiconductor pattern 265. More specifically, the semiconductor pattern 265 may be capacitively coupled with the word lines WL1-WL6 to constitute a metal-oxide-semiconductor (MOS) capacitor. In this case, a voltage applied to the word lines WL1-WL6 may variably control the potential of the semiconductor pattern 265 adjacent thereto, and an energy band of the semiconductor pattern 265 may be inversed according to the voltage applied to the word lines WL1-WL6. Therefore, the electrical connections of the unit memory cells may be controlled by the voltage applied to the word lines WL1-WL6 constituting the word line structure 300.
Meanwhile, these electrical connections are possible when inversion regions overlap each other at the side of the respective word lines WL1-WL6. In order for these inversion regions to overlap each other, interlayer insulation layers 231-237 between the word lines WL1-WL6 may be formed to the thickness less than twice of the maximum thickness of the inversion region. The interlayer insulation layers 231-237 may be layers made of at least one of insulation materials, and may include at least one of a silicon oxide layer, a silicon nitride layer and a silicon oxynitride layer. However, since the uppermost interlayer insulation layer 237 may be used as an etching mask in a subsequent patterning process, the uppermost insulation layer 237 may be formed thicker than other interlayer insulation layers 231-236.
According to an aspect of the inventive concept, the data storage pattern 255, together with the semiconductor pattern 265 and the word lines WL1-WL6, may be used as a capacitor dielectric layer constituting the MOS capacitor. For this purpose, the data storage pattern 255 includes at least one of insulation materials.
According to another aspect of the inventive concept, the data storage pattern 255, together with the semiconductor pattern 265 and the word lines WL1-WL6, may constitute a MOS transistor. In this case, the semiconductor pattern 265 is used as a channel region, and the word lines WL1-WL6 are used as a gate electrode, and the data storage pattern 255 is used as a gate insulation layer. At this time, since some region of the semiconductor pattern 265 on the side surface of the data storage pattern 255 may be inversed by the applied voltage, the region may be used as a source/drain electrode of the MOS transistor. Also, since the semiconductor pattern 255 is disposed on the side walls of the word lines WL1-WL6, a current direction of the MOS transistor using the semiconductor pattern 255 as the channel region is vertical to an upper surface of the insulation layer.
The data storage pattern 255 includes an insulation material, and may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer and high-k dielectric layers. The high-k dielectric layers mean the insulation materials which have higher dielectric constant than the silicon oxide layer, and may include a tantalum oxide layer, a titanium oxide layer, a hafnium oxide layer, a zirconium oxide layer, an aluminum oxide layer, a yttrium oxide layer, a niobium oxide layer, a cesium oxide layer, an indium oxide layer, an iridium oxide layer, a barium strontium titanate (BST) layer and a lead zirconium titanate (PZT) layer. The data storage pattern 255 will be described in detail with reference to FIG. 7 .
Referring to FIG. 7 , the data storage pattern 255 may include a tunnel insulation layer 255 a adjacent to the semiconductor pattern 265, a blocking insulation layer 255 c adjacent to the word line structure 300, and a charge storage layer 255 b disposed between the tunnel insulation layer 255 a and the blocking insulation layer 255 c. The blocking insulation layer 255 c may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer and high-k dielectric layers, and according to an embodiment, may be a multilayered thin film including a high-k dielectric layer. The tunnel insulation layer 255 a may be formed of a material having a lower dielectric constant than the blocking insulation layer 255 c, and the charge storage layer 255 b is an insulation thin film (for example, a silicon nitride layer) having abundant charge trap sites, or may be the insulation thin film including conductive particles. According to an embodiment, the tunnel insulation layer 255 a may be a silicon oxide layer, the charge storage layer 255 b may be a silicon nitride layer, and the blocking insulation layer 255 c may be an insulation layer including an aluminum oxide layer. In this case, the word lines WL1-WL6 may include a tantalum nitride layer.
According to the embodiment illustrated in FIG. 8 , the sense amps 40 and the column decoder 50 connected to a bit line BL may be disposed between the string selection transistor SST and the ground selection transistor GST. Also, the selection transistors SST and GST, the sense amps 40, and the column decoder 50 may be disposed in the memory region MR under the cell array region CAR. The cell array region CAR, as described with reference to FIG. 3 , includes unit memory cells arranged three-dimensionally. According to another embodiment, a row decoder 20, a word line driver 30 and a control circuit 60 may be disposed under the cell array region CAR.
According to the embodiment illustrated in FIG. 9 , a cell array region CAR may be disposed in plan view between a string selection transistor SST and a ground selection transistor GST. Also, non-memory circuits 20, 30, 40, 50 and 60 may be disposed around the cell array region CAR. According to another embodiment, a cell array region CAR may be disposed in plan view between a string selection transistor SST and a ground selection transistor GST, and a sense amp 40 and a column decoder 50 may be disposed under the cell array region CAR. The string selection transistor SST and the ground selection transistor GST may be disposed overlapping a memory region MR and a peripheral region PR.
Also, according to the embodiments illustrated in FIGS. 10 and 11 , at least two or more memory regions MR may be arranged in the x-axis direction of a semiconductor substrate 100. Likewise, at least two or more than cell array regions CAR may be arranged in the x-axis direction. Each of the cell array regions CAR may be disposed on the memory region MR. Further, as illustrated in FIGS. 10 and 11 , the adjacent cell array regions CAR may share the sense amp 40 and the column decoder 50. That is, the sense amp 40 and the column decoder 50 may be disposed on the semiconductor substrate 100 between the adjacent memory regions MR, i.e., between adjacent string selection transistors SST. Referring to FIG. 10 , each cell array region CAR may be disposed in plan view between the string and ground selection transistors SST and GST. The string and ground selection transistors SST and GST may be extended from the memory region MR to a peripheral region PR. As illustrated in FIG. 11 , the string and ground selection transistors SST and GST spaced apart from each other may be disposed in each memory region MR.
Also, according to the embodiment illustrated in FIG. 12 , at least two or more than memory regions MR may be arranged in the x-axis and y-axis directions of a semiconductor substrate 100, and cell array regions CAR may be disposed on the memory regions MR. That is, at least two or more than memory regions MR may be arranged in the x-axis and y-axis directions. Each of the cell array regions CAR may be disposed in plan view between string and ground selection transistors SST and GST. Further, as described with reference to FIGS. 9 and 10 , the string and ground selection transistors SST and GST may be disposed under the cell array regions CAR. According to this embodiment, the cell array regions CAR adjacent to each other in the x-axis direction may share a sense amp 40 and a column decoder 50. On the other hand, the cell array regions CAR adjacent to each other in the y-axis direction may share a row decoder 20 and a word line driver 30. That is, the row decoder 20 and the word line driver 30 may be disposed between the cell array regions CAR adjacent to each other in the y-axis direction.
In a non-memory layer L1, the layout structure of non-memory circuits is not limited to the embodiments illustrated in FIGS. 8 through 12 , and may be changed variously.
According to this embodiment, as illustrated in FIGS. 13 through 15 , the memory layer L2 includes first and second word line contact regions WCTR1 and WCTR2, and a cell array region CAR therebetween. Referring to FIGS. 13 through 15 , in the cell array region CAR, the upper surface of the insulation layer 200 is formed lower than top surfaces of the first and second word line contact regions WCTR1 and WCTR2. According to an embodiment, this structure may be formed through a patterning operation which recesses the insulation layer 200 in the cell array region CAR. The insulation layer 200 thus formed have a recess portion 210 in the cell array region CAR, and may have a protruding portion 220 in the first and second word line contact regions WCTR1 and WCTR2. A side wall of the protruding portion 220, which is formed through the patterning operation, may have a predetermined slope (an angle of about 90 degrees to 130 degrees) with respect to the semiconductor substrate 100. According to another embodiment, the foregoing structure may be formed by forming a predetermined thin film having the thickness corresponding to the step height between the two regions of the insulation layer 200 and then etching the thin film in the cell array region CAR.
In the recess portion 210 of the insulation layer 200, a word line structure 300, in which interlayer insulation layers 231-237 and a plurality of word lines WL1-WL6 are alternatingly stacked, is disposed. The word line structure 300 may be formed conformally in the recess portion 210 of the insulation layer 200. The total thickness of the word line structure 300 in the cell array region CAR may be smaller than the step height between the recess portion 210 and the protruding portion 220. In more detail, each of the word lines WL1-WL6 may include an interconnection line portion parallel to the semiconductor substrate 10 and disposed in the cell array region CAR, and a contact portion disposed in the first and second word line contact regions WCTR1 and WCTR2 and having a slope with respect to the semiconductor substrate 100.
The length of the interconnection line portions of the word lines WL1-WL6 may be decreased as the interconnection line portions go far from the surface of the insulation layer 200. The gap between the interconnection line portions of the word lines WL1-WL6 is determined by the thickness of the interlayer insulation layers 231-237. The thickness of the interlayer insulation layers 231-237 may be selected from a range which satisfies technical characteristics for the overlap of inversion regions described in FIG. 5 . However, since the uppermost interlayer insulation layer 237 may be used as an etching mask in a subsequent patterning process, to the uppermost interlayer insulation layer may be formed thicker than other interlayer insulation layers 231-236.
Also, the contact portions of the word lines WL1-WL6 may be far from the protruding portion 220 of the insulation layer 200 as the contact portions go far from the surface of the insulation layer 200. Further, the length of the contact portions of the word lines WL1-WL6 may be shortened as the contact portions go far from a side wall of the protruding portion 220 of the insulation layer 200.
According to this embodiment, as described with reference to FIG. 3 , a semiconductor pattern 265 disposed in the memory layer L2 is electrically connected to the selection transistors SST and GST of the non-memory layer L1 through a string connection structure 150. Also, as described with reference to FIG. 7 through 9 , the string selection transistor SST and the ground selection transistor GST may be disposed spaced apart from each other in the non-memory layer L1. A sense amp 40 and a column decoder 50 may be disposed on the semiconductor substrate 100 between the selection transistors SST and GST in the non-memory layer L1.
According to this embodiment, a word line driver 30, which is a non-memory circuit, may be disposed under the first and second word line contact regions WCTR1 and WCTR2. In the non-memory layer L1, a layout structure of the non-memory circuits will be described in more detail with reference to FIGS. 18 through 23 .
Also, referring to FIGS. 13 through 15 , the word line driver 30 in the non-memory layer L1 may contact the contact portion of the word lines WL1-WL6 of the memory layer L2 through a word line connection structure 350. The word line connection structure 350 includes first and second contact plugs CTP1 and CTP2, and interconnection lines ICL. The first contact plug CTP1 may directly contact the contact portion of the word line, and the second contact plug CTP2 may contact the word line driver 30 of the non-memory layer L1. The first and second contact plugs CTP1 and CTP2 may be electrically connected through the interconnection lines ICL. The second contact plugs CTP2 contacting the word line driver 30 may penetrate through the insulation layer 200. Also, as illustrated in FIGS. 14 and 15 , the second contact plugs CTP2 may be formed between the word line structures 300. According to another embodiment, the second contact plugs CTP2 may contact the word line driver 30 by penetrating through the protruding portion 220 of the insulation layer 200.
Meanwhile, in first and second word line contact regions WCTR1 and WCTR2, since the gap between the contact portions of word lines WL1-WL6 is determined by the gap between the interconnection lines, the contact portions may be disposed adjacent to each other. As a result, in the formation of the contact plugs CTP1 and CTP2 connected to each of the word lines WL1-WL6, the process margin may decrease. Therefore, as illustrated in FIGS. 14 and 15 , first contact plugs CTP1, which are connected to the word lines WL1, WL3 and WL5 disposed at odd-numbered layers, are disposed in the first word line contact region WCTR1. In the second word line contact region WCTR2, the first contact plugs CTP1, which are connected to the word lines WL2, WL4 and WL6 disposed at even-numbered layers, are disposed.
Also, the angle between the contact portion and the interconnection line portion of each of the word lines WL1-WL6 may be substantially equal to the angle between the interface, which is between the cell array region CAR and the word line contact regions WCTR1 and WCTR2, and the upper surface of the substrate 100. For example, as illustrated in FIG. 11 , in the case where the interface between the cell array region and the word line contact regions WCTR1 and WCTR2 is vertical to the upper surface of the semiconductor substrate 100, the contact portions of the word lines WL1-WL6 are also formed vertically to the semiconductor substrate 100.
Also, according to another embodiment, as illustrated in FIG. 17 , in a protruding portion 220 of an insulation layer 200, a side wall adjacent to a cell array region CAR may form smaller degrees than about 90 degrees with respect to the upper surface of the semiconductor substrate 100. In this case, the area of the upper surface of the word lines WL1-WL6, which is exposed by planarization etching described above, increases relative to the foregoing embodiment. Specifically, if the angle of the side wall with respect to the upper surface of the semiconductor substrate 100 is ⊖ and, the thickness and width of the word line are ‘a’ and ‘b’, respectively, the exposed area of the word line will be ‘ab’ in the case of the foregoing embodiments, and will be ‘ab/sin ⊖’ in the case of this embodiment. Therefore, the exposed area of the word lines WL1-WL6 increases as the angle decreases. According to an embodiment, the angle may be between about 30 degrees and about 90 degrees.
According to the embodiment illustrated in FIGS. 18 and 19 , as described with reference to FIG. 8 , string and ground selection transistors SST and GST, which are spaced apart from each other, may be disposed in a memory region MR of a semiconductor substrate 100. According to an embodiment, as illustrated in FIG. 18 , a sense amp 40 and a column decoder 50 may be disposed between the string and ground selection transistors SST and GST. According to another embodiment, as illustrated in FIG. 19 , a cell array region CAR may be disposed in plan view between string and ground selection transistors SST and GST. Also, according to an embodiment, a word line driver 30 may be disposed under a first word line contact region WCTR1. According to another embodiment, a word line driver 30 and a row decoder 20 may be disposed below a first word line contact region WCTR1.
Also, according to the embodiment illustrated in FIG. 20 , as described with reference to FIG. 10 , at least two or more than memory regions MR may be arranged in the x-axis direction. String and ground selection transistors SST and GST, which are spaced apart from each other, are disposed overlapping in each of the memory regions MR, or each of cell array regions CAR may be disposed in plan view between the string and ground selection transistors SST and GST. Further, the adjacent cell array regions CAR may share a sense amp 40 and a column decoder 50. A word line driver 30 may be disposed under a first word line contact region WCTR1 adjacent to each of the cell array regions CAR.
According to the embodiment illustrated in FIG. 21 , as described with reference to FIG. 12 , at least two or more memory regions MR may be arranged in the x-axis and y-axis directions. String and ground selection transistors SST and GST, which are spaced apart from each other, are disposed in each of the memory regions MR, or each of cell array regions CAR may be disposed in plan view between the string and ground selection transistors SST and GST. Also, according to this embodiment, the cell array regions CAR adjacent to each other in the x-axis direction may share a sense amp 40 and a column decoder 50. The cell array regions CAR adjacent to each other in the y-axis direction may share a row decoder 20 and a word line driver 30. Also, according to an embodiment, a word line driver 30 is disposed under a first word line contact region WCTR1, and a row decoder 20 may be disposed under a second word line contact region WTCR2. According to another embodiment, the row decoder 20 and the word line driver 30 may be disposed under the first word line contact region WCTR1.
Also, according to the embodiment illustrated in FIG. 22 , as described with reference to FIGS. 14 and 15 , word line connection structures 350, which are connected to word lines WL1, WL3 and WL5 disposed at odd-numbered layers, may be disposed in a first word line contact region WCTR1. On the other hand, in a second word line contact region WCTR2, the word line connection structures 350, which are connected to the word lines WL2, WL4 and WL6 disposed at even-numbered layers, may be disposed. Therefore, a non-memory layer L1 may include an odd word line driver 30 a which drives the word lines WL1, WL3 and WL5 disposed at odd-numbered layers, and an even word line driver 30 b which drives the word lines WL2, WL4 and WL6 disposed at even-numbered layers. The odd and even word line drivers 30 a and 30 b may be disposed in a memory region MR or a peripheral region PR of a semiconductor substrate 100. The odd word line driver 30 a and the even word line driver 30 b may be disposed spaced apart from each other in the y-axis direction which is perpendicular to the x-axis, the arrangement direction of selection transistors SST and GST. The odd word line driver 30 a is disposed under the first word line contact region WCTR1, and the even word line driver 30 b may be disposed under the second word line contact region WCTR2.
According to the embodiment illustrated in FIG. 23 , at least two or more than cell array regions CAR may be arranged in the x-axis direction. At both sides of each of the cell array regions CAR, a first word line contact region WCTR1 and a second word line contact region WCTR2 may be disposed, respectively. Also, a row decoder 20 may be disposed between an odd word line driver 30 a and an even word line driver 30 b, which are adjacent to each other. In this case, the adjacent cell array regions CAR may share the row decoder 20.
In a non-memory layer L1, the layout structure of non-memory circuits is not limited to this, and may be changed variously.
Describing in detail, as described with reference to FIG. 13 , a semiconductor pattern 265, which is disposed in a cell array region CAR in the memory layer L2, is electrically connected to selection transistors SST and GST of the first non-memory layer L1. Also, a sense amp (see 40 in FIG. 1 ) may be disposed on a semiconductor substrate 100 between the selection transistors SST and GST. That is, the sense amp (see 40 in FIG. 1 ) may be disposed under a recess portion 210 of an insulation layer 200.
Also, according to this embodiment, a word line driver 30, which is connected to word lines WL1-WL6, may be formed on a protruding portion 220 of the insulation layer 200. The word line driver 30 may include a MOSFET comprised of a gate electrode formed on the protruding portion 220 of the insulation layer 200, and source/drain electrodes formed in the protruding portion 220. For this purpose, the protruding portion 220 is formed of a semiconductor material, or may include a semiconductor layer at an upper portion of the protruding portion 220. The word line driver 30 on the protruding portion 220 may be connected to the word lines WL1-WL6 through a word line connection structure 350 formed on the insulation layer 200.
A static random access memory (SRAM) 1221 may be used as a working memory of a processing unit 1222. A host interface 1223 may have a data exchange protocol of the host contacting the memory card 1200. An error correction code 1224 may detect and correct an error which is included in the data read out from the multi-bit flash memory device 1210. A memory interface 1225 is interfacing with the flash memory device 1210 of the inventive concept. The processing unit 1222 performs various control operations for data exchange of the memory controller 1220. Although not illustrated in the drawings, it is obvious to those skill in the art that the memory card 1200 according to the inventive concept may be further supplied with a read only memory (ROM) (not illustrated) or the like which store code data for interfacing with the host.
Also, the flash memory device or the memory system according to the inventive concept may be mounted in various types of packages. Examples of the packages of the semiconductor devices according to the embodiments of the inventive concept may include package on package (PoP), ball grid arrays (BGAs), chip scale packages (CSPs), a plastic leaded chip carrier (PLCC), a plastic dual in-line package (PDIP), a die in waffle pack, a die in wafer form, a chip on board (COB), a ceramic dual in-line package (CERDIP), a plastic metric quad flat pack (MQFP), a thin quad flat pack (TQFP), a small outline package (SOP), a shrink small outline package (SSOP), a thin small outline package (TSOP), a thin quad flat package (TQFP), a system in package (SIP), a multi chip package (MCP), a wafer-level fabricated package (WFP), a wafer-level processed package (WSP) and so on.
According to a three-dimensional memory device of the inventive concept, in a cell string including memory cells and selection transistors three-dimensionally stacked, the memory cells and the selection transistors are disposed at different levels from each other such that the three-dimensional semiconductor memory device can be more highly integrated. Also, non-memory circuits such as a sense amp and a word line driver are disposed under the memory cells such that the three-dimensional semiconductor memory device can be more highly integrated.
Accordingly, as described above, a nonvolatile memory device may include an electrically insulating layer 200 (L2 and L1) on a semiconductor substrate 100 and a NAND-type string of nonvolatile memory cells on the electrically insulating layer 200. The NAND-type string of nonvolatile memory cells includes a plurality of vertically-stacked nonvolatile memory cell sub-strings (shown as five (5) sub-strings 300 connected in series as one NAND-type string) disposed at side-by-side locations on the electrically insulating layer 200. A string selection transistor SST is provided, which includes a gate electrode extending between the electrically insulating layer 200 and the semiconductor substrate 100 and source and drain regions 110 in the semiconductor substrate 100, as shown by FIGS. 3-4 . A ground selection transistor GST is provided, which includes a gate electrode extending between the electrically insulating layer 200 and the semiconductor substrate 100 and source and drain regions 110 in the semiconductor substrate 100. An electrically conductive string selection plug 150 is provided, which extends through the electrically insulating layer 200. This string selection plug 150 electrically connects a drain terminal of a first of the nonvolatile memory cells in the NAND-type string to the source 110 of the string selection transistor SST. An electrically conductive ground selection plug 150 is provided, which extends through the electrically insulating layer 200. This ground selection plug 150 electrically connects a source terminal of a last of the nonvolatile memory cells in the NAND-type string to the drain 110 of the ground selection transistor GST.
The electrically insulating layer 200 includes an upper interlayer insulating layer (200 within L2) on the string selection transistor SST and on the ground selection transistor GST, as illustrated by FIGS. 3-4 . The memory device may further include a bit line BL electrically connected to the drain of the string selection transistor SST. The bit line extends between the interlayer insulating layer (200 within L2) and the semiconductor substrate 100. A common source line CSL is also provided, which is electrically connected to the source of the ground selection transistor GST. The common source line CSL extends between the interlayer insulating layer (200 within L2) and the semiconductor substrate 100.
According to additional embodiments of the invention, a sense amplifier 40 is provided, which extends between the string and ground selection transistors and extends between the interlayer insulating layer 200 and the semiconductor substrate 100. A column decoder 50 is provided, which is electrically coupled to the sense amplifier 40, as illustrated by FIG. 8 . The column decoder 50 extends between the string and ground selection transistors SST and GST. At least a portion of the sense amplifier extends between the NAND-type string on, nonvolatile memory cells and the semiconductor substrate and at least a portion of the column decoder extends between the NAND-type string on nonvolatile memory cells and the semiconductor substrate.
While the inventive concept has been particularly illustrated and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the inventive concept as defined by the following claims. Therefore, the above-disclosed subject matter is to be considered illustrative and not restrictive.
Claims (8)
1. A non-volatile memory device, comprising:
an electrically insulating layer on a semiconductor substrate;
a NAND-type string of nonvolatile memory cells comprising a plurality of vertically-stacked nonvolatile memory cell sub-strings disposed at side-by-side locations on said electrically insulating layer, said NAND-type string of comprising an impurity-doped semiconductor pattern that extends on opposing sidewalls of each of said plurality of vertically-stacked nonvolatile memory cell sub-strings;
a string selection transistor comprising a gate electrode extending between said electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate;
an electrically conductive string selection plug extending through said electrically insulating layer and electrically connecting a drain terminal of a first of the nonvolatile memory cells in said NAND-type string to the source of said string selection transistor, said electrically conductive string selection plug contacting a portion of the impurity-doped semiconductor pattern that extends adjacent a base of a first of the plurality of vertically-stacked nonvolatile memory cell sub-strings;
a ground selection transistor comprising a gate electrode extending between said electrically insulating layer and the semiconductor substrate and source and drain regions in the semiconductor substrate; and
an electrically conductive ground selection plug extending through said electrically insulating layer and electrically connecting a source terminal of a last of the nonvolatile memory cells in said NAND-type string to the drain of said ground selection transistor, said electrically conductive ground selection plug contacting a portion of the impurity-doped semiconductor pattern that extends adjacent a base of a last of the plurality of vertically-stacked nonvolatile memory cell sub-strings.
2. The memory device of claim 1 , wherein said electrically insulating layer comprises an interlayer insulating layer on said string selection transistor and said ground selection transistor; and wherein the memory device further comprises a bit line electrically connected to the drain of said string selection transistor, said bit line extending between the interlayer insulating layer and the semiconductor substrate.
3. The memory device of claim 2 , wherein the memory device further comprises a common source line electrically connected to the source of said ground selection transistor, said common source line extending between the interlayer insulating layer and the semiconductor substrate.
4. The memory device of claim 3 , further comprising a sense amplifier extending between said string and ground selection transistors.
5. The memory device of claim 4 , wherein said sense amplifier extends between the interlayer insulating layer and the semiconductor substrate.
6. The memory device of claim 4 , further comprising a column decoder electrically coupled to said sense amplifier, said column decoder extending between said string and ground selection transistors.
7. The memory device of claim 6 , wherein at least a portion of said sense amplifier is disposed between said NAND-type string on nonvolatile memory cells and the semiconductor substrate, in a vertical view.
8. The memory device of claim 7 , wherein at least a portion of said column decoder is disposed between said NAND-type string on nonvolatile memory cells and the semiconductor substrate, in a vertical view.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020100048793A KR101688598B1 (en) | 2010-05-25 | 2010-05-25 | Three dimensional semiconductor memory device |
KR10-2010-0048793 | 2010-05-25 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110292731A1 US20110292731A1 (en) | 2011-12-01 |
US8654584B2 true US8654584B2 (en) | 2014-02-18 |
Family
ID=45022029
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/114,790 Active 2031-11-25 US8654584B2 (en) | 2010-05-25 | 2011-05-24 | Three-dimensional non-volatile memory devices having highly integrated string selection and sense amplifier circuits therein |
Country Status (2)
Country | Link |
---|---|
US (1) | US8654584B2 (en) |
KR (1) | KR101688598B1 (en) |
Cited By (139)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140003149A1 (en) * | 2012-06-27 | 2014-01-02 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
US20140085973A1 (en) * | 2012-09-21 | 2014-03-27 | Micron Technology, Inc. | Method, system and device for recessed contact in memory array |
US9391090B2 (en) | 2014-08-21 | 2016-07-12 | Samsung Electronics Co., Ltd. | Integrated circuit device including polycrystalline semiconductor film and method of manufacturing the same |
US20160351576A1 (en) * | 2015-05-26 | 2016-12-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US20170278572A1 (en) * | 2015-03-13 | 2017-09-28 | Micron Technology, Inc. | Devices Including Memory Arrays, Row Decoder Circuitries and Column Decoder Circuitries |
US10056404B2 (en) | 2015-08-07 | 2018-08-21 | Samsung Electronics Co., Ltd. | Semiconductor memory devices having closely spaced bit lines |
US10403634B2 (en) | 2017-06-12 | 2019-09-03 | Samsung Electronics Co., Ltd | Semiconductor memory device and method of manufacturing the same |
US10541248B2 (en) | 2013-09-02 | 2020-01-21 | Samsung Electronics Co., Ltd. | Semiconductor device, systems and methods of manufacture |
US10692881B2 (en) | 2017-06-12 | 2020-06-23 | Samsung Electronics Co., Ltd. | Semiconductor memory device and method of manufacturing the same |
US10727244B2 (en) | 2017-06-12 | 2020-07-28 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and methods of fabricating the same |
US10825779B2 (en) | 2015-04-19 | 2020-11-03 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10833108B2 (en) | 2010-10-13 | 2020-11-10 | Monolithic 3D Inc. | 3D microdisplay device and structure |
US10840239B2 (en) | 2014-08-26 | 2020-11-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10847540B2 (en) | 2015-10-24 | 2020-11-24 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US10892016B1 (en) | 2019-04-08 | 2021-01-12 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US10896931B1 (en) | 2010-10-11 | 2021-01-19 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10903089B1 (en) | 2012-12-29 | 2021-01-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10910364B2 (en) | 2009-10-12 | 2021-02-02 | Monolitaic 3D Inc. | 3D semiconductor device |
US10943934B2 (en) | 2010-10-13 | 2021-03-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US10978501B1 (en) | 2010-10-13 | 2021-04-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US10998374B1 (en) | 2010-10-13 | 2021-05-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11004694B1 (en) | 2012-12-29 | 2021-05-11 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11004967B1 (en) | 2013-03-11 | 2021-05-11 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11004719B1 (en) | 2010-11-18 | 2021-05-11 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11011507B1 (en) | 2015-04-19 | 2021-05-18 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11018191B1 (en) | 2010-10-11 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11018042B1 (en) | 2010-11-18 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11018156B2 (en) | 2019-04-08 | 2021-05-25 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11018116B2 (en) | 2012-12-22 | 2021-05-25 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11018133B2 (en) | 2009-10-12 | 2021-05-25 | Monolithic 3D Inc. | 3D integrated circuit |
US11024673B1 (en) | 2010-10-11 | 2021-06-01 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11031275B2 (en) | 2010-11-18 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11031394B1 (en) | 2014-01-28 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11043523B1 (en) | 2010-10-13 | 2021-06-22 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11056468B1 (en) | 2015-04-19 | 2021-07-06 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11063071B1 (en) | 2010-10-13 | 2021-07-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US11063024B1 (en) | 2012-12-22 | 2021-07-13 | Monlithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11088050B2 (en) | 2012-04-09 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers |
US11088130B2 (en) | 2014-01-28 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11087995B1 (en) | 2012-12-29 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11094576B1 (en) | 2010-11-18 | 2021-08-17 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11107808B1 (en) | 2014-01-28 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11107721B2 (en) | 2010-11-18 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with NAND logic |
US11114464B2 (en) | 2015-10-24 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11114427B2 (en) | 2015-11-07 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor processor and memory device and structure |
US11133344B2 (en) | 2010-10-13 | 2021-09-28 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11158652B1 (en) | 2019-04-08 | 2021-10-26 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11158674B2 (en) | 2010-10-11 | 2021-10-26 | Monolithic 3D Inc. | Method to produce a 3D semiconductor device and structure |
US11163112B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11164898B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11164770B1 (en) | 2010-11-18 | 2021-11-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11164811B2 (en) | 2012-04-09 | 2021-11-02 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers and oxide-to-oxide bonding |
US11177140B2 (en) | 2012-12-29 | 2021-11-16 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11211279B2 (en) | 2010-11-18 | 2021-12-28 | Monolithic 3D Inc. | Method for processing a 3D integrated circuit and structure |
US11217565B2 (en) | 2012-12-22 | 2022-01-04 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11227897B2 (en) | 2010-10-11 | 2022-01-18 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11251149B2 (en) | 2016-10-10 | 2022-02-15 | Monolithic 3D Inc. | 3D memory device and structure |
US11257867B1 (en) | 2010-10-11 | 2022-02-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with oxide bonds |
US11270055B1 (en) | 2013-04-15 | 2022-03-08 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11296106B2 (en) | 2019-04-08 | 2022-04-05 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11296115B1 (en) | 2015-10-24 | 2022-04-05 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11309292B2 (en) | 2012-12-22 | 2022-04-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11315980B1 (en) | 2010-10-11 | 2022-04-26 | Monolithic 3D Inc. | 3D semiconductor device and structure with transistors |
US11327227B2 (en) | 2010-10-13 | 2022-05-10 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11329059B1 (en) | 2016-10-10 | 2022-05-10 | Monolithic 3D Inc. | 3D memory devices and structures with thinned single crystal substrates |
US11341309B1 (en) | 2013-04-15 | 2022-05-24 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11355381B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11355380B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | Methods for producing 3D semiconductor memory device and structure utilizing alignment marks |
US11374118B2 (en) | 2009-10-12 | 2022-06-28 | Monolithic 3D Inc. | Method to form a 3D integrated circuit |
US11398569B2 (en) | 2013-03-12 | 2022-07-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11404466B2 (en) | 2010-10-13 | 2022-08-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11410912B2 (en) | 2012-04-09 | 2022-08-09 | Monolithic 3D Inc. | 3D semiconductor device with vias and isolation layers |
US11430667B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11430668B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11437368B2 (en) | 2010-10-13 | 2022-09-06 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11443971B2 (en) | 2010-11-18 | 2022-09-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11469271B2 (en) | 2010-10-11 | 2022-10-11 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11476181B1 (en) | 2012-04-09 | 2022-10-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11482439B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors |
US11482440B2 (en) | 2010-12-16 | 2022-10-25 | Monolithic 3D Inc. | 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits |
US11482438B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11487928B2 (en) | 2013-04-15 | 2022-11-01 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11495484B2 (en) | 2010-11-18 | 2022-11-08 | Monolithic 3D Inc. | 3D semiconductor devices and structures with at least two single-crystal layers |
US11508605B2 (en) | 2010-11-18 | 2022-11-22 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11521888B2 (en) | 2010-11-18 | 2022-12-06 | Monolithic 3D Inc. | 3D semiconductor device and structure with high-k metal gate transistors |
US11569117B2 (en) | 2010-11-18 | 2023-01-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11574109B1 (en) | 2013-04-15 | 2023-02-07 | Monolithic 3D Inc | Automation methods for 3D integrated circuits and devices |
US11594473B2 (en) | 2012-04-09 | 2023-02-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11600667B1 (en) | 2010-10-11 | 2023-03-07 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11605663B2 (en) | 2010-10-13 | 2023-03-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11610802B2 (en) | 2010-11-18 | 2023-03-21 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes |
US11615977B2 (en) | 2010-11-18 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11616004B1 (en) | 2012-04-09 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
TWI805420B (en) * | 2022-06-24 | 2023-06-11 | 華邦電子股份有限公司 | Memory array |
US11694944B1 (en) | 2012-04-09 | 2023-07-04 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11694922B2 (en) | 2010-10-13 | 2023-07-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11711928B2 (en) | 2016-10-10 | 2023-07-25 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US11720736B2 (en) | 2013-04-15 | 2023-08-08 | Monolithic 3D Inc. | Automation methods for 3D integrated circuits and devices |
US11735501B1 (en) | 2012-04-09 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11735462B2 (en) | 2010-11-18 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11763864B2 (en) | 2019-04-08 | 2023-09-19 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures with bit-line pillars |
US11784082B2 (en) | 2010-11-18 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11784169B2 (en) | 2012-12-22 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11804396B2 (en) | 2010-11-18 | 2023-10-31 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11812620B2 (en) | 2016-10-10 | 2023-11-07 | Monolithic 3D Inc. | 3D DRAM memory devices and structures with control circuits |
US11855114B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11854857B1 (en) | 2010-11-18 | 2023-12-26 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11855100B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11862503B2 (en) | 2010-11-18 | 2024-01-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11869591B2 (en) | 2016-10-10 | 2024-01-09 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US11869915B2 (en) | 2010-10-13 | 2024-01-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11869965B2 (en) | 2013-03-11 | 2024-01-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11881443B2 (en) | 2012-04-09 | 2024-01-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11901210B2 (en) | 2010-11-18 | 2024-02-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11916045B2 (en) | 2012-12-22 | 2024-02-27 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11923230B1 (en) | 2010-11-18 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11923374B2 (en) | 2013-03-12 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11930648B1 (en) | 2016-10-10 | 2024-03-12 | Monolithic 3D Inc. | 3D memory devices and structures with metal layers |
US11929372B2 (en) | 2010-10-13 | 2024-03-12 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11935949B1 (en) | 2013-03-11 | 2024-03-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11937422B2 (en) | 2015-11-07 | 2024-03-19 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11956952B2 (en) | 2015-08-23 | 2024-04-09 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11961827B1 (en) | 2012-12-22 | 2024-04-16 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11967583B2 (en) | 2012-12-22 | 2024-04-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11978731B2 (en) | 2015-09-21 | 2024-05-07 | Monolithic 3D Inc. | Method to produce a multi-level semiconductor memory device and structure |
US11984445B2 (en) | 2009-10-12 | 2024-05-14 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US11984438B2 (en) | 2010-10-13 | 2024-05-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11991884B1 (en) | 2015-10-24 | 2024-05-21 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12016181B2 (en) | 2015-10-24 | 2024-06-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12027518B1 (en) | 2009-10-12 | 2024-07-02 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US12033884B2 (en) | 2010-11-18 | 2024-07-09 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US12035531B2 (en) | 2015-10-24 | 2024-07-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12051674B2 (en) | 2012-12-22 | 2024-07-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US12068187B2 (en) | 2010-11-18 | 2024-08-20 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding and DRAM memory cells |
US12080743B2 (en) | 2010-10-13 | 2024-09-03 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US12094829B2 (en) | 2014-01-28 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US12094965B2 (en) | 2013-03-11 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US12094892B2 (en) | 2010-10-13 | 2024-09-17 | Monolithic 3D Inc. | 3D micro display device and structure |
US12100658B2 (en) | 2024-03-31 | 2024-09-24 | Monolithic 3D Inc. | Method to produce a 3D multilayer semiconductor device and structure |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101339237B1 (en) | 2011-12-05 | 2013-12-09 | 현대자동차 주식회사 | Method for detecting breakage of dpf |
KR101970941B1 (en) | 2012-08-20 | 2019-08-13 | 삼성전자 주식회사 | Nonvolatile memory device and fabricating method thereof |
KR101415925B1 (en) * | 2012-10-25 | 2014-07-16 | 서울대학교산학협력단 | Stacked Dynamic Ram |
KR102021808B1 (en) * | 2012-12-04 | 2019-09-17 | 삼성전자주식회사 | Nonvolatile memory including memory cell array having 3-dimensional structure |
JP2014149889A (en) * | 2013-01-31 | 2014-08-21 | Toshiba Corp | Semiconductor memory device |
KR101995910B1 (en) * | 2013-03-26 | 2019-07-03 | 매크로닉스 인터내셔널 컴퍼니 리미티드 | 3d nand flash memory |
CN103326729B (en) * | 2013-05-16 | 2016-02-24 | 西安邮电大学 | A kind of high-speed coding circuit based on transfer of data |
US9570459B2 (en) | 2013-07-10 | 2017-02-14 | Unity Semiconductor Corporation | Vertical gate NAND memory devices |
KR102154784B1 (en) * | 2013-10-10 | 2020-09-11 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
KR102139944B1 (en) * | 2013-11-26 | 2020-08-03 | 삼성전자주식회사 | Three dimensional semiconductor device |
US9252148B2 (en) * | 2014-01-22 | 2016-02-02 | Micron Technology, Inc. | Methods and apparatuses with vertical strings of memory cells and support circuitry |
KR102148436B1 (en) * | 2014-02-21 | 2020-08-27 | 에스케이하이닉스 주식회사 | Semiconductor device and manufacturing method thereof |
KR102179284B1 (en) * | 2014-05-12 | 2020-11-18 | 삼성전자주식회사 | Nonvolatile memory device and erasing method thereof |
KR102135181B1 (en) | 2014-05-12 | 2020-07-17 | 삼성전자주식회사 | Semiconductor devices and methods of manufacturing the same |
US20150371925A1 (en) * | 2014-06-20 | 2015-12-24 | Intel Corporation | Through array routing for non-volatile memory |
KR102249172B1 (en) * | 2014-09-19 | 2021-05-11 | 삼성전자주식회사 | Nonvolatile memory device |
KR102316267B1 (en) * | 2015-04-15 | 2021-10-22 | 삼성전자주식회사 | Memory device having COP structure, memory package including the same and method of manufacturing the same |
KR20210029554A (en) * | 2019-09-06 | 2021-03-16 | 에스케이하이닉스 주식회사 | Memory device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002368140A (en) | 2001-06-06 | 2002-12-20 | Sony Corp | Non-volatile semiconductor memory device |
KR20080058251A (en) | 2006-12-21 | 2008-06-25 | 가부시끼가이샤 도시바 | Nonvolatile semiconductor memory and manufacturing method thereof |
US20090090960A1 (en) | 2007-10-05 | 2009-04-09 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor storage device and method of manufacturing the same |
US20090278193A1 (en) * | 2008-05-09 | 2009-11-12 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
US20100177566A1 (en) * | 2009-01-14 | 2010-07-15 | Kim Won-Joo | Non-volatile memory device having stacked structure, and memory card and electronic system including the same |
-
2010
- 2010-05-25 KR KR1020100048793A patent/KR101688598B1/en active IP Right Grant
-
2011
- 2011-05-24 US US13/114,790 patent/US8654584B2/en active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002368140A (en) | 2001-06-06 | 2002-12-20 | Sony Corp | Non-volatile semiconductor memory device |
KR20080058251A (en) | 2006-12-21 | 2008-06-25 | 가부시끼가이샤 도시바 | Nonvolatile semiconductor memory and manufacturing method thereof |
JP2008159699A (en) | 2006-12-21 | 2008-07-10 | Toshiba Corp | Nonvolatile semiconductor memory |
US20080173928A1 (en) * | 2006-12-21 | 2008-07-24 | Fumitaka Arai | Nonvolatile semiconductor memory and process of producing the same |
US20090090960A1 (en) | 2007-10-05 | 2009-04-09 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor storage device and method of manufacturing the same |
JP2009094236A (en) | 2007-10-05 | 2009-04-30 | Toshiba Corp | Nonvolatile semiconductor storage device |
US20090278193A1 (en) * | 2008-05-09 | 2009-11-12 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
US20100177566A1 (en) * | 2009-01-14 | 2010-07-15 | Kim Won-Joo | Non-volatile memory device having stacked structure, and memory card and electronic system including the same |
Non-Patent Citations (1)
Title |
---|
Kim et al. "Novel Vertical-Stacked-Array-Transistor (VSAT) for Ultra-High-Density and Cost-Effective NAND Flash Memory Devices and SSD (Solid State Drive)" VLSI VSAT-UCLA Thesis, 2009. |
Cited By (166)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11018133B2 (en) | 2009-10-12 | 2021-05-25 | Monolithic 3D Inc. | 3D integrated circuit |
US11374118B2 (en) | 2009-10-12 | 2022-06-28 | Monolithic 3D Inc. | Method to form a 3D integrated circuit |
US10910364B2 (en) | 2009-10-12 | 2021-02-02 | Monolitaic 3D Inc. | 3D semiconductor device |
US11984445B2 (en) | 2009-10-12 | 2024-05-14 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US12027518B1 (en) | 2009-10-12 | 2024-07-02 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US11469271B2 (en) | 2010-10-11 | 2022-10-11 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11158674B2 (en) | 2010-10-11 | 2021-10-26 | Monolithic 3D Inc. | Method to produce a 3D semiconductor device and structure |
US11600667B1 (en) | 2010-10-11 | 2023-03-07 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11024673B1 (en) | 2010-10-11 | 2021-06-01 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11227897B2 (en) | 2010-10-11 | 2022-01-18 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11257867B1 (en) | 2010-10-11 | 2022-02-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with oxide bonds |
US11018191B1 (en) | 2010-10-11 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11315980B1 (en) | 2010-10-11 | 2022-04-26 | Monolithic 3D Inc. | 3D semiconductor device and structure with transistors |
US10896931B1 (en) | 2010-10-11 | 2021-01-19 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10833108B2 (en) | 2010-10-13 | 2020-11-10 | Monolithic 3D Inc. | 3D microdisplay device and structure |
US11694922B2 (en) | 2010-10-13 | 2023-07-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11929372B2 (en) | 2010-10-13 | 2024-03-12 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11404466B2 (en) | 2010-10-13 | 2022-08-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11327227B2 (en) | 2010-10-13 | 2022-05-10 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11437368B2 (en) | 2010-10-13 | 2022-09-06 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US12094892B2 (en) | 2010-10-13 | 2024-09-17 | Monolithic 3D Inc. | 3D micro display device and structure |
US11869915B2 (en) | 2010-10-13 | 2024-01-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11374042B1 (en) | 2010-10-13 | 2022-06-28 | Monolithic 3D Inc. | 3D micro display semiconductor device and structure |
US12080743B2 (en) | 2010-10-13 | 2024-09-03 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11855100B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11164898B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11855114B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11984438B2 (en) | 2010-10-13 | 2024-05-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11163112B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11133344B2 (en) | 2010-10-13 | 2021-09-28 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11605663B2 (en) | 2010-10-13 | 2023-03-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US10943934B2 (en) | 2010-10-13 | 2021-03-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US10978501B1 (en) | 2010-10-13 | 2021-04-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US10998374B1 (en) | 2010-10-13 | 2021-05-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11063071B1 (en) | 2010-10-13 | 2021-07-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US11043523B1 (en) | 2010-10-13 | 2021-06-22 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11615977B2 (en) | 2010-11-18 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11482439B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors |
US11355380B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | Methods for producing 3D semiconductor memory device and structure utilizing alignment marks |
US11018042B1 (en) | 2010-11-18 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11355381B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11923230B1 (en) | 2010-11-18 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US12033884B2 (en) | 2010-11-18 | 2024-07-09 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11901210B2 (en) | 2010-11-18 | 2024-02-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11031275B2 (en) | 2010-11-18 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11004719B1 (en) | 2010-11-18 | 2021-05-11 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11443971B2 (en) | 2010-11-18 | 2022-09-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11735462B2 (en) | 2010-11-18 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11784082B2 (en) | 2010-11-18 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11862503B2 (en) | 2010-11-18 | 2024-01-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11211279B2 (en) | 2010-11-18 | 2021-12-28 | Monolithic 3D Inc. | Method for processing a 3D integrated circuit and structure |
US11482438B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11610802B2 (en) | 2010-11-18 | 2023-03-21 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes |
US11164770B1 (en) | 2010-11-18 | 2021-11-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11094576B1 (en) | 2010-11-18 | 2021-08-17 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11854857B1 (en) | 2010-11-18 | 2023-12-26 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US12068187B2 (en) | 2010-11-18 | 2024-08-20 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding and DRAM memory cells |
US11107721B2 (en) | 2010-11-18 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with NAND logic |
US11569117B2 (en) | 2010-11-18 | 2023-01-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11521888B2 (en) | 2010-11-18 | 2022-12-06 | Monolithic 3D Inc. | 3D semiconductor device and structure with high-k metal gate transistors |
US11508605B2 (en) | 2010-11-18 | 2022-11-22 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11804396B2 (en) | 2010-11-18 | 2023-10-31 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11495484B2 (en) | 2010-11-18 | 2022-11-08 | Monolithic 3D Inc. | 3D semiconductor devices and structures with at least two single-crystal layers |
US11482440B2 (en) | 2010-12-16 | 2022-10-25 | Monolithic 3D Inc. | 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits |
US11694944B1 (en) | 2012-04-09 | 2023-07-04 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11594473B2 (en) | 2012-04-09 | 2023-02-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11476181B1 (en) | 2012-04-09 | 2022-10-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11164811B2 (en) | 2012-04-09 | 2021-11-02 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers and oxide-to-oxide bonding |
US11088050B2 (en) | 2012-04-09 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers |
US11881443B2 (en) | 2012-04-09 | 2024-01-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11735501B1 (en) | 2012-04-09 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11616004B1 (en) | 2012-04-09 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11410912B2 (en) | 2012-04-09 | 2022-08-09 | Monolithic 3D Inc. | 3D semiconductor device with vias and isolation layers |
US12009032B2 (en) | 2012-06-27 | 2024-06-11 | Kioxia Corporation | Semiconductor storage device |
US11244726B2 (en) | 2012-06-27 | 2022-02-08 | Kioxia Corporation | Semiconductor storage device |
US11756623B2 (en) | 2012-06-27 | 2023-09-12 | Kioxia Corporation | Semiconductor storage device |
US9672927B2 (en) | 2012-06-27 | 2017-06-06 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
US9111592B2 (en) * | 2012-06-27 | 2015-08-18 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
US10643702B2 (en) | 2012-06-27 | 2020-05-05 | Toshiba Memory Corporation | Semiconductor storage device |
US20140003149A1 (en) * | 2012-06-27 | 2014-01-02 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
US10902918B2 (en) | 2012-06-27 | 2021-01-26 | Toshiba Memory Corporation | Semiconductor storage device |
US10014054B2 (en) | 2012-06-27 | 2018-07-03 | Toshiba Memory Corporation | Semiconductor storage device |
US10276241B2 (en) | 2012-06-27 | 2019-04-30 | Toshiba Memory Corporation | Semiconductor storage device |
US20140085973A1 (en) * | 2012-09-21 | 2014-03-27 | Micron Technology, Inc. | Method, system and device for recessed contact in memory array |
US9634063B2 (en) | 2012-09-21 | 2017-04-25 | Micron Technology, Inc | Method, system and device for recessed contact in memory array |
US9111857B2 (en) * | 2012-09-21 | 2015-08-18 | Micron Technology, Inc. | Method, system and device for recessed contact in memory array |
US11018116B2 (en) | 2012-12-22 | 2021-05-25 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11217565B2 (en) | 2012-12-22 | 2022-01-04 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11916045B2 (en) | 2012-12-22 | 2024-02-27 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11063024B1 (en) | 2012-12-22 | 2021-07-13 | Monlithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11784169B2 (en) | 2012-12-22 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US12051674B2 (en) | 2012-12-22 | 2024-07-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11309292B2 (en) | 2012-12-22 | 2022-04-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11967583B2 (en) | 2012-12-22 | 2024-04-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11961827B1 (en) | 2012-12-22 | 2024-04-16 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11430667B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11430668B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11087995B1 (en) | 2012-12-29 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11177140B2 (en) | 2012-12-29 | 2021-11-16 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11004694B1 (en) | 2012-12-29 | 2021-05-11 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10903089B1 (en) | 2012-12-29 | 2021-01-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11121246B2 (en) | 2013-03-11 | 2021-09-14 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11515413B2 (en) | 2013-03-11 | 2022-11-29 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11869965B2 (en) | 2013-03-11 | 2024-01-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US12094965B2 (en) | 2013-03-11 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11004967B1 (en) | 2013-03-11 | 2021-05-11 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11935949B1 (en) | 2013-03-11 | 2024-03-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11398569B2 (en) | 2013-03-12 | 2022-07-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11923374B2 (en) | 2013-03-12 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11487928B2 (en) | 2013-04-15 | 2022-11-01 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11720736B2 (en) | 2013-04-15 | 2023-08-08 | Monolithic 3D Inc. | Automation methods for 3D integrated circuits and devices |
US11341309B1 (en) | 2013-04-15 | 2022-05-24 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11270055B1 (en) | 2013-04-15 | 2022-03-08 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11574109B1 (en) | 2013-04-15 | 2023-02-07 | Monolithic 3D Inc | Automation methods for 3D integrated circuits and devices |
US12029040B2 (en) | 2013-09-02 | 2024-07-02 | Samsung Electronics Co., Ltd. | Semiconductor device, systems and methods of manufacture |
US10541248B2 (en) | 2013-09-02 | 2020-01-21 | Samsung Electronics Co., Ltd. | Semiconductor device, systems and methods of manufacture |
US11545503B2 (en) | 2013-09-02 | 2023-01-03 | Samsung Electronics Co., Ltd. | Semiconductor device, systems and methods of manufacture |
US11088130B2 (en) | 2014-01-28 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US12094829B2 (en) | 2014-01-28 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11031394B1 (en) | 2014-01-28 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11107808B1 (en) | 2014-01-28 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US9576969B2 (en) | 2014-08-21 | 2017-02-21 | Samsung Electronics Co., Ltd. | Integrated circuit device including polycrystalline semiconductor film and method of manufacturing the same |
US9391090B2 (en) | 2014-08-21 | 2016-07-12 | Samsung Electronics Co., Ltd. | Integrated circuit device including polycrystalline semiconductor film and method of manufacturing the same |
US10840239B2 (en) | 2014-08-26 | 2020-11-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US20170278572A1 (en) * | 2015-03-13 | 2017-09-28 | Micron Technology, Inc. | Devices Including Memory Arrays, Row Decoder Circuitries and Column Decoder Circuitries |
US10262739B2 (en) * | 2015-03-13 | 2019-04-16 | Micron Technology, Inc. | Devices including memory arrays, row decoder circuitries and column decoder circuitries |
US10014057B2 (en) * | 2015-03-13 | 2018-07-03 | Micron Technology, Inc. | Devices including memory arrays, row decoder circuitries and column decoder circuitries |
US20180286484A1 (en) * | 2015-03-13 | 2018-10-04 | Micron Technology, Inc. | Devices Including Memory Arrays, Row Decoder Circuitries and Column Decoder Circuitries |
US10825779B2 (en) | 2015-04-19 | 2020-11-03 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11011507B1 (en) | 2015-04-19 | 2021-05-18 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11056468B1 (en) | 2015-04-19 | 2021-07-06 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US20160351576A1 (en) * | 2015-05-26 | 2016-12-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US11963360B2 (en) * | 2015-05-26 | 2024-04-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US20210242220A1 (en) * | 2015-05-26 | 2021-08-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US10056404B2 (en) | 2015-08-07 | 2018-08-21 | Samsung Electronics Co., Ltd. | Semiconductor memory devices having closely spaced bit lines |
US11956952B2 (en) | 2015-08-23 | 2024-04-09 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11978731B2 (en) | 2015-09-21 | 2024-05-07 | Monolithic 3D Inc. | Method to produce a multi-level semiconductor memory device and structure |
US11114464B2 (en) | 2015-10-24 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11991884B1 (en) | 2015-10-24 | 2024-05-21 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US11296115B1 (en) | 2015-10-24 | 2022-04-05 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US12035531B2 (en) | 2015-10-24 | 2024-07-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12016181B2 (en) | 2015-10-24 | 2024-06-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US10847540B2 (en) | 2015-10-24 | 2020-11-24 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11114427B2 (en) | 2015-11-07 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor processor and memory device and structure |
US11937422B2 (en) | 2015-11-07 | 2024-03-19 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11251149B2 (en) | 2016-10-10 | 2022-02-15 | Monolithic 3D Inc. | 3D memory device and structure |
US11869591B2 (en) | 2016-10-10 | 2024-01-09 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US11812620B2 (en) | 2016-10-10 | 2023-11-07 | Monolithic 3D Inc. | 3D DRAM memory devices and structures with control circuits |
US11329059B1 (en) | 2016-10-10 | 2022-05-10 | Monolithic 3D Inc. | 3D memory devices and structures with thinned single crystal substrates |
US11930648B1 (en) | 2016-10-10 | 2024-03-12 | Monolithic 3D Inc. | 3D memory devices and structures with metal layers |
US11711928B2 (en) | 2016-10-10 | 2023-07-25 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US10403634B2 (en) | 2017-06-12 | 2019-09-03 | Samsung Electronics Co., Ltd | Semiconductor memory device and method of manufacturing the same |
US10692881B2 (en) | 2017-06-12 | 2020-06-23 | Samsung Electronics Co., Ltd. | Semiconductor memory device and method of manufacturing the same |
US11991885B2 (en) | 2017-06-12 | 2024-05-21 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and methods of fabricating the same |
US10886299B2 (en) | 2017-06-12 | 2021-01-05 | Samsung Electronics Co., Ltd. | Semiconductor memory device and method of manufacturing the same |
US11107828B2 (en) | 2017-06-12 | 2021-08-31 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and methods of fabricating the same |
US10727244B2 (en) | 2017-06-12 | 2020-07-28 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and methods of fabricating the same |
US11158652B1 (en) | 2019-04-08 | 2021-10-26 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11018156B2 (en) | 2019-04-08 | 2021-05-25 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11296106B2 (en) | 2019-04-08 | 2022-04-05 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US10892016B1 (en) | 2019-04-08 | 2021-01-12 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11763864B2 (en) | 2019-04-08 | 2023-09-19 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures with bit-line pillars |
TWI805420B (en) * | 2022-06-24 | 2023-06-11 | 華邦電子股份有限公司 | Memory array |
US12100611B2 (en) | 2023-11-14 | 2024-09-24 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US12100658B2 (en) | 2024-03-31 | 2024-09-24 | Monolithic 3D Inc. | Method to produce a 3D multilayer semiconductor device and structure |
US12100646B2 (en) | 2024-04-01 | 2024-09-24 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
Also Published As
Publication number | Publication date |
---|---|
KR101688598B1 (en) | 2017-01-02 |
KR20110129254A (en) | 2011-12-01 |
US20110292731A1 (en) | 2011-12-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8654584B2 (en) | Three-dimensional non-volatile memory devices having highly integrated string selection and sense amplifier circuits therein | |
US11171116B2 (en) | Semiconductor devices and manufacturing methods of the same | |
US10854623B2 (en) | Memory device | |
US10707126B2 (en) | Semiconductor device having interconnection structure | |
US10615173B2 (en) | Three dimensional semiconductor memory devices | |
CN107611125B (en) | Semiconductor device and method for manufacturing the same | |
US9865541B2 (en) | Memory device having cell over periphery structure and memory package including the same | |
US8431969B2 (en) | Interconnection structure of three-dimensional semiconductor device | |
US20170309486A1 (en) | Memory device | |
US20160329340A1 (en) | Nonvolatile memory device | |
CN108231779B (en) | Semiconductor device with a plurality of transistors | |
KR20190091672A (en) | Three dimensional semiconductor memory device | |
US20160163730A1 (en) | Semiconductor device | |
US20120299086A1 (en) | Semiconductor memory devices | |
US11049847B2 (en) | Semiconductor device for preventing defects between bit lines and channels | |
US10903223B2 (en) | Driver placement in memories having stacked memory arrays | |
KR102378821B1 (en) | Semiconductor devices | |
US9947684B2 (en) | Three-dimensional semiconductor device | |
US20140001625A1 (en) | Semiconductor devices and methods of manufacturing the same | |
US20240145530A1 (en) | Integrated circuit and non-volatile memory device | |
CN111146205B (en) | Semiconductor device and method for manufacturing semiconductor device | |
US20220084579A1 (en) | Memory device including row decoders |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, KINAM;PARK, YONGJIK;CHOI, SIYOUNG;AND OTHERS;SIGNING DATES FROM 20110506 TO 20110510;REEL/FRAME:026336/0275 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |