US8547165B1 - Adjustable second-order-compensation bandgap reference - Google Patents

Adjustable second-order-compensation bandgap reference Download PDF

Info

Publication number
US8547165B1
US8547165B1 US13/414,200 US201213414200A US8547165B1 US 8547165 B1 US8547165 B1 US 8547165B1 US 201213414200 A US201213414200 A US 201213414200A US 8547165 B1 US8547165 B1 US 8547165B1
Authority
US
United States
Prior art keywords
current
ptat
ctat
currents
generating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/414,200
Other versions
US20130234781A1 (en
Inventor
Gabriele Bernardinis
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Analog Devices Inc
Original Assignee
Analog Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Analog Devices Inc filed Critical Analog Devices Inc
Priority to US13/414,200 priority Critical patent/US8547165B1/en
Assigned to ANALOG DEVICES, INC. reassignment ANALOG DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BERNARDINIS, GABRIELE
Priority to PCT/US2013/029041 priority patent/WO2013134218A2/en
Publication of US20130234781A1 publication Critical patent/US20130234781A1/en
Application granted granted Critical
Publication of US8547165B1 publication Critical patent/US8547165B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/30Regulators using the difference between the base-emitter voltages of two bipolar transistors operating at different current densities

Definitions

  • Embodiments of the invention generally relate to voltage references and, more particularly, to bandgap-reference circuits.
  • the energy bandgap of silicon for example, is approximately 1.11 electron-volts at room temperature, regardless of its power source or loading. Because the energy bandgap is susceptible to changes in temperature, however, a simple reference-voltage generation circuit generates two reference values: a first one that changes in the same direction as a change in the temperature (a so-called proportional-to-absolute-temperature or “PTAT” value) and a second one that changes in the direction opposed to the temperature change (a complementary-to-absolute-temperature or “CTAT” value). The two values are added together and, to first order, the temperature dependencies cancel each other out.
  • PTAT proportional-to-absolute-temperature
  • CTAT complementary-to-absolute-temperature
  • FIG. 1A illustrates a simple bandgap-reference circuit 100 that includes a first transistor 102 configured for generating a CTAT value 104 across a first resistor 106 and a second transistor 108 for generating a PTAT value 110 across a second resistor 112 .
  • the output value 114 combines the two generated values 104 , 110 .
  • a more sophisticated bandgap-reference circuit 150 shown in FIG. 1B , includes first-order PTAT and CTAT value-generating transistors 152 , 154 (analogous to the transistors 102 , 108 in the simpler circuit 100 of FIG. 1A ) but also includes a third transistor 156 that is configured to generate a second-order temperature factor.
  • the first two transistors 152 , 154 generate PTAT and CTAT currents 158 , 160 (which are tapped via a buffer 162 and fed back to control current sources 164 ). A portion of the current 166 generated by the third transistor 156 is subtracted from the PTAT/CTAT currents 158 , 160 via resistors 168 , 170 , thereby accounting for the second-order effects.
  • the output current is mirrored using a current mirror 172 , and an output voltage is developed at an output terminal 174 across an output resistor 176 .
  • the second-order circuit 150 of FIG. 1B improves upon the simpler circuit 100 of FIG. 1A , it is designed based on an approximation of the second-order current 166 that may not always hold true. Specifically, it is assumed that the current 166 generated by the third transistor 156 is not significantly affected by the additional contributions added from the PTAT/CTAT currents 158 , 160 . In reality, however, this may not always be the case; the third transistor 156 may be calibrated to generate the second-order factor (the “ ⁇ ” factor, as referred to throughout this application) at a particular temperature (for example), but changing conditions may upset the balance of currents flowing into it, producing an error.
  • the second-order factor the “ ⁇ ” factor, as referred to throughout this application
  • the calibration/characterization of the transistors 152 , 154 , 156 must generally be predetermined by a computer simulation of the circuit 150 because, once manufactured, the circuit 150 cannot be adjusted.
  • the computer model of the transistors 152 , 154 , 156 may not be accurate enough, however, to precisely determine the value of a process-dependent factor (referred to herein as “XTI” and explained in greater detail below).
  • XTI process-dependent factor
  • This XTI parameter may be especially difficult to predict in CMOS processes, in which models of bipolar junction transistors (BJTs) are not well-developed.
  • BJTs bipolar junction transistors
  • the actual value of this process-dependent XTI factor (as explained in greater detail below) may thus differ from the simulated or predicted value, further increasing the error of the circuit 150 . This error may be unacceptable in some applications; a need therefore exists for an adjustable voltage-reference circuit that correctly and robustly cancels out second-order temperature effects in its generated output.
  • Various aspects of the systems and methods described herein include deriving each term of a temperature-independent reference voltage individually (i.e., in isolation from each other) and combining them in a way such that they do not interfere with each other.
  • the terms are generated as currents and summed together; the resulting summed current is then transformed back into a temperature-independent and second-order-corrected output voltage.
  • the process-dependent XTI factor may be adjusted after manufacture by tuning a resistor ratio to exactly match the measured process factor, thereby overcoming any possible inaccuracy in the BJT simulation models.
  • a system for generating a voltage reference includes three blocks and an output circuit.
  • the first block generates a proportional-to-absolute-temperature (“PTAT”) current
  • the second block generates a complementary-to-absolute-temperature (“CTAT”) current
  • the third block generates a nonlinear current in isolation from the generating of the PTAT and CTAT currents.
  • the output circuit combines the PTAT current, CTAT current, and nonlinear current to create an output reference voltage.
  • the nonlinear current may be proportional to T ⁇ ln(T/T 0 ).
  • the first block may include a trimmable resistor for balancing first-order components of the PTAT and CTAT currents.
  • a current DAC may trim the trimmable resistor and the same or different current DAC may compensate for a process-dependent value by trimming an output resistance.
  • the third block may further include a trimmable resistor for adjusting the nonlinear current to cancel out second-order effects of temperature from the PTAT and CTAT currents and/or a BJT with an inaccessible collector terminal.
  • An amplifier which may include a chopping circuit for chopping its input values, may isolate the nonlinear current.
  • a chopping circuit may chop an output current, and the first block may include a chopping circuit for chopping resistors used to generate the PTAT current.
  • a method of generating a voltage reference includes generating a proportional-to-absolute-temperature (“PTAT”) current, generating a complementary-to-absolute-temperature (“CTAT”) current, and generating a nonlinear current in isolation from the generating of the PTAT and CTAT currents.
  • PTAT proportional-to-absolute-temperature
  • CTAT complementary-to-absolute-temperature
  • nonlinear current in isolation from the generating of the PTAT and CTAT currents.
  • the nonlinear current may be proportional to T ⁇ ln(T/T 0 ).
  • a ratio between the PTAT and CTAT currents may be adjusted (by trimming a resistor) to cancel out first-order effects of temperature in the PTAT and CTAT currents.
  • a scaling factor applied to the nonlinear current may be adjusted (by trimming a resistor) to cancel out second-order effects of temperature from the PTAT and CTAT currents.
  • Two parameters e.g., PTAT currents
  • a process-dependent variable may be compensated for by, e.g., trimming an output resistor.
  • FIG. 1A illustrates a conventional first-order-compensating bandgap voltage-reference circuit
  • FIG. 1B illustrates a conventional second-order-compensating bandgap voltage-reference circuit
  • FIG. 2 illustrates a circuit diagram of an isolating, adjustable bandgap voltage-reference circuit in accordance with an embodiment of the invention
  • FIG. 3 illustrates a block diagram of an isolating, adjustable bandgap voltage-reference circuit in accordance with an embodiment of the invention
  • FIG. 4 illustrates a transistor-level implementation of an isolating, adjustable bandgap voltage-reference circuit in accordance with an embodiment of the invention
  • FIG. 5 illustrates an implementation of a trimming circuit in accordance with an embodiment of the invention
  • FIG. 6 illustrates a flowchart for generating an isolating, adjustable bandgap voltage reference in accordance with an embodiment of the invention.
  • FIG. 7 illustrates a timing diagram for chopping in accordance with an embodiment of the invention.
  • Three semiconductor devices e.g., diode-connected BJTs
  • BJTs diode-connected BJTs
  • buffers are used to isolate each device.
  • the “XTI” factor which may not be correctly identified via simulation alone, may be defined via characterization; once identified, its value is stable and its variation over time may be monitored through further characterization.
  • the invention uses only substrate-based PNP BJTs; in many CMOS processes, NPN BJTs are unavailable and/or access to the BJT's collector terminal is impossible.
  • the bandgap reference value of silicon is accessible by measuring the base-emitter voltage (“V BE ”) of a diode-connected BJT. This voltage varies nonlinearly in accordance with the second-order term
  • Equation (1) ⁇ ⁇ ⁇ T ⁇ ⁇ ln ⁇ ⁇ T T 0 that appears below in Equation (1).
  • V BE ⁇ ( T ) ⁇ ⁇ ⁇ ⁇ T ⁇ ⁇ ln ⁇ T T 0 ( 1 )
  • the present invention generates the nonlinear, second-order term of Equation (1) in isolation, scales it, and subtracts it from the current resulting from the sum of the first-order bandgap currents, PTAT and CTAT.
  • the scaling factors applied to the PTAT and CTAT values are ⁇ and ⁇ , respectively, making the sum of the three currents equal to ( ⁇ T ⁇ ln(T/T 0 ))+(( ⁇ PTAT)+( ⁇ CTAT).
  • the current based on Equation (1) is used to cancel out a nonlinear component of the generated CTAT current.
  • Equation (1) The value of the ⁇ coefficient of V BE (T) in Equation (1) depends at least in part on the temperature dependency of the bias current through the junction of the BJT generating the term.
  • the use of three buffers isolates the three current components PTAT, CTAT and T ⁇ ln(T/T 0 ) from each other.
  • a circuit 200 (illustrated in FIG. 2 ) that implements the present invention includes three blocks or sections: a PTAT block (including a first BJT Q 1 ) for generating a PTAT current, a CTAT block (including a second BJT Q 2 ) for generating a CTAT current, and a nonlinear block (including a third BJT Q 3 ) for generating a nonlinear current proportional to T ⁇ ln(T/T 0 ).
  • a PTAT block including a first BJT Q 1
  • CTAT block including a second BJT Q 2
  • a nonlinear block including a third BJT Q 3
  • the PTAT block generates a PTAT current I 4 /I 5 by adjusting the magnitudes of currents I 4 and I 5 and/or by trimming a resistor R 1 ;
  • the CTAT block generates a CTAT current I 6 by buffering a negative-temperature-dependent voltage V(B) on a node B (which is the V BE of the second transistor Q 2 ) onto a resistor R 2 , thereby generating the current I 6 as V(B)/R 2 ;
  • the nonlinear block generates the nonlinear current I 8 by subtracting V(B) from a voltage V(D) on a node D (which is the V BE of the third transistor Q 3 ), wherein V BE (Q 3 )>V BE (Q 2 ), thereby creating a current proportional to T ⁇ ln(T/T 0 ) through a resistor R 3 .
  • This resistor R 3 may be adjusted to achieve the needed “ ⁇ ” coefficient value needed to cancel the non-linear component from the current flowing through R 2 , resulting in a pure CTAT current I 7 .
  • the output reference voltage may be generated by summing the currents I 4 +I 5 +I 7 on node D (wherein current I 7 is the sum of I 6 and I 8 , as computed on node C), mirroring the current, and passing the mirrored current through an output resistor R 4 , as explained in greater detail below.
  • R 4 may be matched to the other resistors R 1 , R 2 , R 3 .
  • the PTAT currents I 4 , I 5 may be generated by applying a voltage ⁇ V BE (i.e., the difference between the base-emitter voltages V BE of the first transistor Q 1 and the second transistor Q 2 ) across R 1 .
  • the amplifier A 1 forces its two inputs (nodes A and B) to be the same voltage in accordance with its design parameters.
  • Currents I 4 and I 5 are forced to be equal by equivalent resistors R A and R B (because node D is common to both resistors R A and R B , their voltage drops V(DA) and V(DB) are equal, and therefore their currents I 4 and I 5 are equal).
  • the overall accuracy of the circuit 200 depends not on the absolute value but on the relative mismatch between R A and R B , which may be minimized via chopping (as explained in greater detail below), sizing, and/or layout technique.
  • Equation (2) the difference between the respective V BE voltages of transistors Q 1 and Q 2 is shown below in Equation (2).
  • Equation (3) the resulting currents I 4 and I 5 are shown below in Equation (3).
  • the voltage V(B) on node B is buffered via a second amplifier A 2 .
  • the buffered voltage may be transformed into a current I 6 via a resistor R 2 , which is of the same kind as, and sized proportionally to, the other resistors R 1 , R 3 , R 4 .
  • An NMOS transistor M 1 may be configured as a source-follower circuit between the second amplifier A 2 and the resistor R 2 ; the transistor M 1 may have its bulk and source terminals connected together in order to avoid or reduce asymmetric-leakage current injection from the source-bulk NP junction (which varies over temperature and may affect the accuracy of the circuit 200 if the transistor M 1 is not so configured).
  • Equation (4) describes the voltage for a BJT base-to-emitter PN junction.
  • V BE ⁇ T E G - ( E G - V BE @ T ⁇ ⁇ 0 ) ⁇ T T 0 - ( XTI - ⁇ ) ⁇ KT q ⁇ ln ⁇ T T 0 ( 4 )
  • V BE@T0 is the voltage at temperature T 0
  • E G is the bandgap voltage
  • XTI is a process dependent parameter
  • is a variable parameter equal either to ⁇ 1 (for positive-temperature-coefficient bias current), +1 (for negative-temperature-coefficient bias current), or 0 (for constant over-temperature bias current).
  • Equation (5) includes a constant term E G , an inversely-proportional-to-temperature term (E G -V B@T0 )T/T 0 (which is the CTAT term), and a nonlinear term (XTI ⁇ 1)*KT/q*ln(T/T 0 ).
  • the CTAT term may be scaled and added to Equation (3) to thereby offset and eliminate both it and the PTAT term.
  • a nonlinear current may be generated, as explained in greater detail below, to offset the nonlinear term in Equation (5). 4.
  • the third transistor Q 3 is biased with a replica of the output current I 4 +I 5 +I 7 (via use of a current mirror).
  • the voltage V(D) is, to first approximation, constant in temperature, which results in a voltage V D given below by Equation (6).
  • V D E G - ( E G - V D @ T ⁇ ⁇ 0 ) ⁇ T T 0 - XTI ⁇ KT q ⁇ ln ⁇ T T 0 ( 6 )
  • the difference between the voltages V(D) and V(B) is transformed into a current I 8 via the third amplifier A 3 and the resistor R 3 (which is, as mentioned above, of the same kind as and sized proportionally to R 1 , R 2 , and R 4 ).
  • the resulting currents I 6 and I 8 are given below by Equations (7) and (8).
  • I 6 E G - ( E G - V B @ T ⁇ ⁇ 0 ) ⁇ T T 0 - ( XTI - 1 ) ⁇ KT q ⁇ ln ⁇ T T 0 R 2 ( 7 )
  • I 8 ⁇ ( E G - ( E G - V D @ T ⁇ ⁇ 0 ) ⁇ T T 0 - XTI ⁇ KT q ⁇ ln ⁇ T T 0 ) - ( E G - ( E G - V B @ T ⁇ ⁇ 0 ) ⁇ T T 0 - ( XTI - 1 ) ⁇ KT q ⁇ ln ⁇ T T 0 )
  • R 3 ⁇ ( V D @ T ⁇ ⁇ 0 - V B @ T ⁇ ⁇ 0 ) ⁇ T T 0 - KT q ⁇ ln ⁇ T T 0 R 3 ( 8 )
  • the nonlinear current I 6 does not affect the results of Equations (5) and (6) due at least in part to the presence of the amplifiers A 2 and A 3 and its isolation from the generation of currents I 4 and I 5 .
  • the amplifier A 3 isolates the current I 8 , that current does not affect the output
  • a second NMOS transistor M 2 may be configured as a second source follower; its body effect is absorbed by its configuration.
  • the gain of the third amplifier A 3 is, in one embodiment, large enough to guarantee that its input voltage V(DF) is much less than the maximum error allowed to achieve the target precision of the circuit 200 (like the first and second amplifiers A 1 , A 2 ).
  • the resistance of the resistor R 3 may be changed by tapping it using an input of the third amplifier A 3 .
  • the voltage V(D) on node D has a logarithmic relationship with I 3 , so the current I 3 need not be precisely matched with the sum of the currents I 4 , I 5 , I 7 .
  • the resulting current I 7 , on node C, is given by the sum of currents I 6 and I 8 in accordance with Equation (9).
  • I 7 E G - ( E G - V B @ T ⁇ ⁇ 0 ) ⁇ T T 0 - ( XTI - 1 ) ⁇ KT q ⁇ ln ⁇ T T 0 R 2 - ( V D @ T ⁇ ⁇ 0 - V B @ T ⁇ ⁇ 0 ) ⁇ T T 0 - KT q ⁇ ln ⁇ T T 0 R 3 ( 9 )
  • the overall current I 9 resulting from summing currents I 4 , I 5 , I 7 is given by Equation (10),
  • the coefficients ⁇ and ⁇ (related to PTAT and CTAT, respectively) are, in first approximation, given by Equation (13).
  • the ratio between R 1 and R 2 may be determined by equating the ⁇ and ⁇ coefficients given in Equation (13), as shown below in Equation (14). This ratio may be used to choose relative sizes for R 1 and R 2 to achieve a constant-over-temperature reference output.
  • R 1 R 2 2 ⁇ KT 0 q ⁇ 1 E G ⁇ ( XTI - 1 ) + V D @ T ⁇ ⁇ 0 - V B @ T ⁇ ⁇ 0 ⁇ XTI ⁇ ln ⁇ ⁇ N ( 14 ) 5. Additional Features
  • FIG. 3 A block diagram of another circuit 300 configured in accordance with an embodiment of the current invention is shown in FIG. 3 .
  • the circuit 300 like the circuit 200 shown in FIG. 2 , includes transistors Q 1 , Q 2 , Q 3 (shown here as diodes) for generating the PTAT, CTAT, and nonlinear currents, respectively, and amplifiers A 1 , A 2 , A 3 for isolating generation of the currents.
  • Other parts of the circuit 300 are analogous to similarly named parts of the circuit 200 shown in FIG. 2 , such as the PTAT currents I 4 /I 5 , the CTAT current I 7 , and the nonlinear current I 8 .
  • the circuit 300 includes chopping elements 302 , 304 to reduce mismatch between various components in the circuit.
  • “Chopping” refers to a technique for averaging or balancing two (or more) similar currents, voltages, or components to reduce or eliminate any discrepancies between them; it works by periodically swapping and re-swapping the chosen parameters.
  • currents I 4 and I 5 are, ideally, identical, but a mismatch between resistors R A and R B (among other reasons) may create a difference between them.
  • the chopping element 304 draws current I 4 from resistor R A and current I 5 from resistor R B during the first half of a period T (as would have been the case had there been no chopping element 304 ).
  • the chopping element 304 swaps the currents such that current I 4 is drawn from resistor R B and current I 5 is drawn from resistor R A .
  • the input to the second amplifier A 2 (for example) averages between the currents I 4 and I 5 , and any differences between the currents is averaged.
  • the chopping element 304 thus reduces the matching requirements and thus the sizing of resistors R A and R B .
  • Chopping element 302 similarly chops currents I 1 and I 2 ; this chopping may help maintain a close match between the summed currents I 4 +I 5 +I 7 and the output current I 3 , thus easing the design requirements for precision of the current mirrors (i.e., reducing their size).
  • the amplifiers A 1 , A 2 , A 3 may similarly chop their input signals to attenuate any temperature- or process-dependent effects on the amplifiers, thus reducing any input offset. This additional boost to the precision of the amplifiers A 1 , A 2 , A 3 may ease the maximum input offset allowed for the amplifiers, thereby decreasing their size.
  • the chopping of the amplifiers A 1 , A 2 , A 3 may introduce a frequency component into the operation of the circuit 300 ; this frequency component, however, may be filtered by various techniques known in the art (e.g., sampling/averaging the reference value at a specific frequency or low-pass filtering the frequency component with passive or active filters) or may be inherently filtered by another circuit or circuits using/interfacing with the reference circuit 300 (i.e., the frequency component may be too fast for those other circuits to even detect it).
  • the chopping of the amplifiers A 1 , A 2 , A 3 occurs at the same frequency.
  • the first 302 and/or second chopping elements 304 may run at a fraction of that frequency (e.g., half) in order to, e.g., avoid working against the chopping of the first amplifier A 1 .
  • the chopping of the amplifiers A 1 , A 2 , A 3 may reduce their sizes, while the second chopping element 304 (i.e., chopping of R A /R B ) may increase the performance (i.e., accuracy) of the bandgap circuit 300 for a given size (or, correspondingly, reduce the size requirement for a given accuracy).
  • the circuit 300 further includes a startup circuit 306 to assure that it starts properly when the power supply is ramped from zero up to its nominal operating value.
  • the startup circuit 306 pulls node J toward ground when the output voltage V out is below a certain threshold, V STUP ; when V out >V STUP , the startup circuit 306 releases node J, and V out continues to rise toward its steady-state voltage value.
  • FIG. 4 illustrates another transistor-level circuit 400 implementing another embodiment of the current invention that includes one method of trimming the resistor R 1 .
  • the resistor R 1 may be trimmed to match the needed ratio between PTAT and CTAT (in accordance with Equation (14)) for the first-order temperature compensation.
  • a current DAC IDAC 1 is used to trim resistor R 1 , thereby avoiding any parasitic resistance in the path of the current I 4 flowing through the resistor R 1 (which would result in a voltage drop having a temperature coefficient different from the voltage across R 1 ).
  • the use of transistor-based switches, for example, to short or insert parts of R 1 would create such a situation and introduce a different temperature coefficient into the circuit 200 .
  • the current DAC IDAC t adjusts the apparent value of R 1 .
  • IDAC t injects a PTAT current I 10 in node A and subtracts the same amount of current I 10 from node G. Therefore, the voltage drop between node A and G is given by Equation (15).
  • the apparent value of R 1 may be lowered in a similar fashion.
  • the effective resistance of the resistor R 1 may thus be expressed by Equation (16).
  • a second current DAC IDAC 2 may also be used. If the XTI value determined by simulation and used to design the circuit 400 differs from the actual, measured value of XTI determined after the circuit has been manufactured, the value of resistor R 4 may be trimmed to adjust the final output voltage V out .
  • the second current DAC IDAC 2 thus compensates for any possible discrepancy in XTI in addition to compensating for any mismatch between R 4 and R 1 , R 2 , or R 3 (which may introduce a gain error in the output V out ) and/or any mismatch in the current mirrors.
  • a filter capacitor C 1 is used to compensate the first amplifier A 1 and to low-pass filter any frequencies injected into the circuit 400 by the chopping elements 302 , 304 .
  • Cascode devices M 3 -M 6 may be used to improve current-matching between the blocks of the circuit 400 .
  • trimmable resistor R 3 (used, as described above, to adjust the ⁇ coefficient and cancel out the second-order temperature component) is shown in the circuit 500 of FIG. 5 .
  • the total resistance of the resistor R 3 is divided into sections, and the tap input at node F is connected to one of the points between or adjacent to the sections by a switching network 502 , which may use MOS transistors as the switches.
  • This implementation 500 does not insert any switches between the end nodes E, H of the resistor, thereby preventing any insertion of a MOS-based temperature dependency into the resistance R 3 . Any leakage current from the switches 502 may be compensated by I 8 and thus not affect I 7 .
  • the switches 502 may be programmed after manufacture of the circuit 500 via a programmable control register (accessible via, for example, a JTAG port), by blowing fuses, or by any other means known in the art.
  • FIG. 6 illustrates a method 600 for generating a reference voltage.
  • a PTAT current is generated in a first step 602
  • a CTAT current is generated in a second step 604 .
  • a nonlinear current proportional to T ⁇ ln(T/T 0 )
  • the generation in isolation is defined by the magnitude of the nonlinear current having no effect on the PTAT and CTAT currents, and vice versa.
  • the currents are combined to create an output reference voltage.
  • FIG. 7 illustrates additional chopping schemes 700 that may be used in embodiments of the current invention.
  • a first switching frequency 702 may be used to supply the chopping for the amplifiers A 1 , A 2 , A 3 between their inputs A+ and A ⁇ .
  • a second frequency 704 which is one-half of the first switching frequency 704 , may be used by the second chopping unit 304 to chop the resistors R A , R B .
  • a third frequency 706 is used by the first chopping unit 302 to chop the currents I 1 and I 2 ; this third frequency 706 may be one-half of the second frequency 704 and one-quarter of the first frequency 702 .
  • the currents I 1 and I 2 are chopped together with the currents I 3 and I 11 in accordance with the fourth frequency 708 .
  • the four currents are rotated in a first phase I 1 , I 2 , I 3 , I 11 , a second phase I 11 , I 1 , I 2 , I 3 , a third phase I 3 , I 11 , I 1 , I 2 and a fourth phase I 2 , I 3 , I 11 , I 1 to further improve the performance of the circuit 300 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Nonlinear Science (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Control Of Electrical Variables (AREA)

Abstract

A voltage reference is produced from PTAT, CTAT, and nonlinear current components generated in isolation from each other and combined to create the voltage reference.

Description

TECHNICAL FIELD
Embodiments of the invention generally relate to voltage references and, more particularly, to bandgap-reference circuits.
BACKGROUND
Many transistor-based electronic circuits will function properly only if they are supplied a very precise power-supply voltage; if the supply voltage drifts too far out of an acceptable tolerance, the transistors it powers may function unpredictably, poorly, or not at all. Many factors may affect the value of the supply voltage, including fluctuations in a power source (e.g., a battery or AC mains supply), changes in temperature, or changes in the load on the power supply. One way that a power supply may maintain a more stable output voltage is to generate a “reference voltage”: a voltage derived from a fixed, stable, and constant value such as (in many transistor-based supplies) the energy bandgap intrinsic to a given material. The energy bandgap of silicon, for example, is approximately 1.11 electron-volts at room temperature, regardless of its power source or loading. Because the energy bandgap is susceptible to changes in temperature, however, a simple reference-voltage generation circuit generates two reference values: a first one that changes in the same direction as a change in the temperature (a so-called proportional-to-absolute-temperature or “PTAT” value) and a second one that changes in the direction opposed to the temperature change (a complementary-to-absolute-temperature or “CTAT” value). The two values are added together and, to first order, the temperature dependencies cancel each other out. FIG. 1A illustrates a simple bandgap-reference circuit 100 that includes a first transistor 102 configured for generating a CTAT value 104 across a first resistor 106 and a second transistor 108 for generating a PTAT value 110 across a second resistor 112. The output value 114 combines the two generated values 104, 110.
As supply voltages have dropped and transistors have become less tolerant of variations, however, the simple bandgap-reference circuit 100 shown in FIG. 1A has proved inadequate in some applications because it does not compensate for second-order effects of temperature on the bandgap value (which are explained in greater detail below). A more sophisticated bandgap-reference circuit 150, shown in FIG. 1B, includes first-order PTAT and CTAT value-generating transistors 152, 154 (analogous to the transistors 102, 108 in the simpler circuit 100 of FIG. 1A) but also includes a third transistor 156 that is configured to generate a second-order temperature factor. The first two transistors 152, 154 generate PTAT and CTAT currents 158, 160 (which are tapped via a buffer 162 and fed back to control current sources 164). A portion of the current 166 generated by the third transistor 156 is subtracted from the PTAT/ CTAT currents 158, 160 via resistors 168, 170, thereby accounting for the second-order effects. The output current is mirrored using a current mirror 172, and an output voltage is developed at an output terminal 174 across an output resistor 176.
While the second-order circuit 150 of FIG. 1B improves upon the simpler circuit 100 of FIG. 1A, it is designed based on an approximation of the second-order current 166 that may not always hold true. Specifically, it is assumed that the current 166 generated by the third transistor 156 is not significantly affected by the additional contributions added from the PTAT/ CTAT currents 158, 160. In reality, however, this may not always be the case; the third transistor 156 may be calibrated to generate the second-order factor (the “α” factor, as referred to throughout this application) at a particular temperature (for example), but changing conditions may upset the balance of currents flowing into it, producing an error.
Furthermore, the calibration/characterization of the transistors 152, 154, 156 must generally be predetermined by a computer simulation of the circuit 150 because, once manufactured, the circuit 150 cannot be adjusted. The computer model of the transistors 152, 154, 156 may not be accurate enough, however, to precisely determine the value of a process-dependent factor (referred to herein as “XTI” and explained in greater detail below). This XTI parameter may be especially difficult to predict in CMOS processes, in which models of bipolar junction transistors (BJTs) are not well-developed. The actual value of this process-dependent XTI factor (as explained in greater detail below) may thus differ from the simulated or predicted value, further increasing the error of the circuit 150. This error may be unacceptable in some applications; a need therefore exists for an adjustable voltage-reference circuit that correctly and robustly cancels out second-order temperature effects in its generated output.
SUMMARY
Various aspects of the systems and methods described herein include deriving each term of a temperature-independent reference voltage individually (i.e., in isolation from each other) and combining them in a way such that they do not interfere with each other. In one embodiment, the terms are generated as currents and summed together; the resulting summed current is then transformed back into a temperature-independent and second-order-corrected output voltage. The process-dependent XTI factor may be adjusted after manufacture by tuning a resistor ratio to exactly match the measured process factor, thereby overcoming any possible inaccuracy in the BJT simulation models.
In one aspect, a system for generating a voltage reference includes three blocks and an output circuit. The first block generates a proportional-to-absolute-temperature (“PTAT”) current, the second block generates a complementary-to-absolute-temperature (“CTAT”) current, and the third block generates a nonlinear current in isolation from the generating of the PTAT and CTAT currents. The output circuit combines the PTAT current, CTAT current, and nonlinear current to create an output reference voltage.
The nonlinear current may be proportional to T×ln(T/T0). The first block may include a trimmable resistor for balancing first-order components of the PTAT and CTAT currents. A current DAC may trim the trimmable resistor and the same or different current DAC may compensate for a process-dependent value by trimming an output resistance. The third block may further include a trimmable resistor for adjusting the nonlinear current to cancel out second-order effects of temperature from the PTAT and CTAT currents and/or a BJT with an inaccessible collector terminal. An amplifier, which may include a chopping circuit for chopping its input values, may isolate the nonlinear current. A chopping circuit may chop an output current, and the first block may include a chopping circuit for chopping resistors used to generate the PTAT current.
In another aspect, a method of generating a voltage reference includes generating a proportional-to-absolute-temperature (“PTAT”) current, generating a complementary-to-absolute-temperature (“CTAT”) current, and generating a nonlinear current in isolation from the generating of the PTAT and CTAT currents. The PTAT current, CTAT current, and nonlinear current are combined to create an output reference voltage.
The nonlinear current may be proportional to T×ln(T/T0). A ratio between the PTAT and CTAT currents may be adjusted (by trimming a resistor) to cancel out first-order effects of temperature in the PTAT and CTAT currents. A scaling factor applied to the nonlinear current may be adjusted (by trimming a resistor) to cancel out second-order effects of temperature from the PTAT and CTAT currents. Two parameters (e.g., PTAT currents) may be chopped to reduce a mismatch between circuit components (e.g., resistors). A process-dependent variable may be compensated for by, e.g., trimming an output resistor.
These and other objects, along with advantages and features of the present invention herein disclosed, will become more apparent through reference to the following description, the accompanying drawings, and the claims. Furthermore, it is to be understood that the features of the various embodiments described herein are not mutually exclusive and can exist in various combinations and permutations.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings, like reference characters generally refer to the same parts throughout the different views. In the following description, various embodiments of the present invention are described with reference to the following drawings, in which:
FIG. 1A illustrates a conventional first-order-compensating bandgap voltage-reference circuit;
FIG. 1B illustrates a conventional second-order-compensating bandgap voltage-reference circuit;
FIG. 2 illustrates a circuit diagram of an isolating, adjustable bandgap voltage-reference circuit in accordance with an embodiment of the invention;
FIG. 3 illustrates a block diagram of an isolating, adjustable bandgap voltage-reference circuit in accordance with an embodiment of the invention;
FIG. 4 illustrates a transistor-level implementation of an isolating, adjustable bandgap voltage-reference circuit in accordance with an embodiment of the invention;
FIG. 5 illustrates an implementation of a trimming circuit in accordance with an embodiment of the invention;
FIG. 6 illustrates a flowchart for generating an isolating, adjustable bandgap voltage reference in accordance with an embodiment of the invention; and
FIG. 7 illustrates a timing diagram for chopping in accordance with an embodiment of the invention.
DETAILED DESCRIPTION
1. Overview and Methodology
Described herein are various embodiments of methods and systems for generating a reference voltage that corrects for the second-order effects of temperature on the bandgap voltage while isolating the generation of each component of the output voltage and allowing for post-manufacturing adjustment of the “α” coefficient used to generate the second-order component. Three semiconductor devices (e.g., diode-connected BJTs) are used to separately generate a PTAT current, a CTAT current, and a third current proportional to a nonlinear, second-order component of the bandgap's value with respect to temperature. In one embodiment, buffers are used to isolate each device. The “XTI” factor, which may not be correctly identified via simulation alone, may be defined via characterization; once identified, its value is stable and its variation over time may be monitored through further characterization. In one embodiment, the invention uses only substrate-based PNP BJTs; in many CMOS processes, NPN BJTs are unavailable and/or access to the BJT's collector terminal is impossible.
The bandgap reference value of silicon is accessible by measuring the base-emitter voltage (“VBE”) of a diode-connected BJT. This voltage varies nonlinearly in accordance with the second-order term
α T ln T T 0
that appears below in Equation (1).
V BE ( T ) α T ln T T 0 ( 1 )
In one embodiment, the present invention generates the nonlinear, second-order term of Equation (1) in isolation, scales it, and subtracts it from the current resulting from the sum of the first-order bandgap currents, PTAT and CTAT. Note that, throughout this application, the scaling factors applied to the PTAT and CTAT values are β and γ, respectively, making the sum of the three currents equal to (αT×ln(T/T0))+((β×PTAT)+(γ×CTAT). In particular, the current based on Equation (1) is used to cancel out a nonlinear component of the generated CTAT current. The value of the α coefficient of VBE(T) in Equation (1) depends at least in part on the temperature dependency of the bias current through the junction of the BJT generating the term. The use of three buffers (in one embodiment, transconductance amplifiers) isolates the three current components PTAT, CTAT and T×ln(T/T0) from each other.
In one embodiment, a circuit 200 (illustrated in FIG. 2) that implements the present invention includes three blocks or sections: a PTAT block (including a first BJT Q1) for generating a PTAT current, a CTAT block (including a second BJT Q2) for generating a CTAT current, and a nonlinear block (including a third BJT Q3) for generating a nonlinear current proportional to T×ln(T/T0). Each block is explained in greater detail below; in summary, the PTAT block generates a PTAT current I4/I5 by adjusting the magnitudes of currents I4 and I5 and/or by trimming a resistor R1; the CTAT block generates a CTAT current I6 by buffering a negative-temperature-dependent voltage V(B) on a node B (which is the VBE of the second transistor Q2) onto a resistor R2, thereby generating the current I6 as V(B)/R2; and the nonlinear block generates the nonlinear current I8 by subtracting V(B) from a voltage V(D) on a node D (which is the VBE of the third transistor Q3), wherein VBE(Q3)>VBE(Q2), thereby creating a current proportional to T×ln(T/T0) through a resistor R3. This resistor R3 may be adjusted to achieve the needed “α” coefficient value needed to cancel the non-linear component from the current flowing through R2, resulting in a pure CTAT current I7. The output reference voltage may be generated by summing the currents I4+I5+I7 on node D (wherein current I7 is the sum of I6 and I8, as computed on node C), mirroring the current, and passing the mirrored current through an output resistor R4, as explained in greater detail below. R4 may be matched to the other resistors R1, R2, R3.
2. PTAT Current Generation
The PTAT currents I4, I5 may be generated by applying a voltage ΔVBE (i.e., the difference between the base-emitter voltages VBE of the first transistor Q1 and the second transistor Q2) across R1. The amplifier A1 forces its two inputs (nodes A and B) to be the same voltage in accordance with its design parameters. Currents I4 and I5 are forced to be equal by equivalent resistors RA and RB (because node D is common to both resistors RA and RB, their voltage drops V(DA) and V(DB) are equal, and therefore their currents I4 and I5 are equal). The gain of the first amplifier A1 may be large enough such that any difference V(AB) that does develop between its inputs A, B (i.e., any difference that breaks the assumption that V(A)=V(B)) produces an error less than the maximum tolerable error for the circuit 200. In one embodiment, the overall accuracy of the circuit 200 depends not on the absolute value but on the relative mismatch between RA and RB, which may be minimized via chopping (as explained in greater detail below), sizing, and/or layout technique.
Assuming N to be the ratio in size/strength between the first transistor Q1 and the second transistor Q2 and assuming the PTAT currents I4 and I5 to be equal for the reason described above, the difference between the respective VBE voltages of transistors Q1 and Q2 is shown below in Equation (2).
Δ V BE ( T ) = KT q ln N ( 2 )
In accordance with Equation (2), the resulting currents I4 and I5 are shown below in Equation (3).
I 4 ( T ) = I 5 ( T ) = KT qR 1 ln N = ( K qR 1 ln N ) T = β T ( 3 )
Thus, the PTAT currents are directly proportional to the temperature T in accordance with a scaling factor β.
3. CTAT Current Generation
To generate the CTAT component, the voltage V(B) on node B is buffered via a second amplifier A2. The buffered voltage may be transformed into a current I6 via a resistor R2, which is of the same kind as, and sized proportionally to, the other resistors R1, R3, R4. An NMOS transistor M1 may be configured as a source-follower circuit between the second amplifier A2 and the resistor R2; the transistor M1 may have its bulk and source terminals connected together in order to avoid or reduce asymmetric-leakage current injection from the source-bulk NP junction (which varies over temperature and may affect the accuracy of the circuit 200 if the transistor M1 is not so configured).
Given the above configuration for the generation of the CTAT current, Equation (4) describes the voltage for a BJT base-to-emitter PN junction.
V BE T = E G - ( E G - V BE @ T 0 ) T T 0 - ( XTI - δ ) KT q ln T T 0 ( 4 )
wherein VBE@T0 is the voltage at temperature T0, EG is the bandgap voltage, XTI is a process dependent parameter, and δ is a variable parameter equal either to −1 (for positive-temperature-coefficient bias current), +1 (for negative-temperature-coefficient bias current), or 0 (for constant over-temperature bias current).
Given the value for I5 given in Equation (3), the voltage V(B) on node B has a temperature dependency described in Equation (5).
V B = E G - ( E G - V B @ T 0 ) T T 0 - ( XTI - 1 ) KT q ln T T 0 ( 5 )
Equation (5) includes a constant term EG, an inversely-proportional-to-temperature term (EG-VB@T0)T/T0 (which is the CTAT term), and a nonlinear term (XTI−1)*KT/q*ln(T/T0). The CTAT term may be scaled and added to Equation (3) to thereby offset and eliminate both it and the PTAT term. A nonlinear current may be generated, as explained in greater detail below, to offset the nonlinear term in Equation (5).
4. Nonlinear Current Generation
The third transistor Q3 is biased with a replica of the output current I4+I5+I7 (via use of a current mirror). The node D′ connected to the third transistor is therefore at the same potential as the node D that sums the currents I4, I5, I7 (in other words, V(D)=V(D′)). The voltage V(D) is, to first approximation, constant in temperature, which results in a voltage VD given below by Equation (6).
V D = E G - ( E G - V D @ T 0 ) T T 0 - XTI KT q ln T T 0 ( 6 )
The difference between the voltages V(D) and V(B) is transformed into a current I8 via the third amplifier A3 and the resistor R3 (which is, as mentioned above, of the same kind as and sized proportionally to R1, R2, and R4). The resulting currents I6 and I8 are given below by Equations (7) and (8).
I 6 = E G - ( E G - V B @ T 0 ) T T 0 - ( XTI - 1 ) KT q ln T T 0 R 2 ( 7 )
I 8 = ( E G - ( E G - V D @ T 0 ) T T 0 - XTI KT q ln T T 0 ) - ( E G - ( E G - V B @ T 0 ) T T 0 - ( XTI - 1 ) KT q ln T T 0 ) R 3 = ( V D @ T 0 - V B @ T 0 ) T T 0 - KT q ln T T 0 R 3 ( 8 )
Note that the nonlinear current I6, does not affect the results of Equations (5) and (6) due at least in part to the presence of the amplifiers A2 and A3 and its isolation from the generation of currents I4 and I5. Furthermore, because the amplifier A3 isolates the current I8, that current does not affect the output current I3.
A second NMOS transistor M2 may be configured as a second source follower; its body effect is absorbed by its configuration. The gain of the third amplifier A3 is, in one embodiment, large enough to guarantee that its input voltage V(DF) is much less than the maximum error allowed to achieve the target precision of the circuit 200 (like the first and second amplifiers A1, A2). The resistance of the resistor R3 may be changed by tapping it using an input of the third amplifier A3.
The voltage V(D) on node D has a logarithmic relationship with I3, so the current I3 need not be precisely matched with the sum of the currents I4, I5, I7. The resulting current I7, on node C, is given by the sum of currents I6 and I8 in accordance with Equation (9).
I 7 = E G - ( E G - V B @ T 0 ) T T 0 - ( XTI - 1 ) KT q ln T T 0 R 2 - ( V D @ T 0 - V B @ T 0 ) T T 0 - KT q ln T T 0 R 3 ( 9 )
The overall current I9 resulting from summing currents I4, I5, I7 is given by Equation (10),
I 9 = E G - ( E G - V B @ T 0 ) T T 0 - ( XTI - 1 ) KT q ln T T 0 R 2 - ( V D @ T 0 - V B @ T 0 ) T T 0 - KT q ln T T 0 R 3 + 2 KT qR 1 ln N = ( 2 K qR 1 ln N ) T + β T T 0 + α T ln T T 0 ( 10 )
in which I4 and I5 are assumed to be equal.
It may be derived that by satisfying the relationship shown in Equation (11),
( XTI - 1 ) R 2 = 1 R 3 -> R 2 R 3 = XTI - 1 ( 11 )
the coefficient “α” shown in Equation (10) becomes zero, which in turn simplifies Equation (10) into the form shown below in Equation (12).
I 9 = 2 KT qR 1 ln N + E G - ( E G - V B @ T 0 ) T T 0 R 2 - ( V D @ T 0 - V B @ T 0 ) T T 0 R 3 = E G R 2 + γ T + β T ( 12 )
The coefficients β and γ (related to PTAT and CTAT, respectively) are, in first approximation, given by Equation (13).
β = - ( V D @ T 0 R 3 + E G R 2 ) 1 T 0 and γ = 2 K qR 1 ln N + ( R 2 + R 3 R 2 R 3 ) V B @ T 0 T 0 ( 13 )
Given the process-dependent XTI value in Equation (11), the ratio between R1 and R2 may be determined by equating the γ and β coefficients given in Equation (13), as shown below in Equation (14). This ratio may be used to choose relative sizes for R1 and R2 to achieve a constant-over-temperature reference output.
R 1 R 2 = 2 KT 0 q 1 E G ( XTI - 1 ) + V D @ T 0 - V B @ T 0 XTI ln N ( 14 )
5. Additional Features
A block diagram of another circuit 300 configured in accordance with an embodiment of the current invention is shown in FIG. 3. The circuit 300, like the circuit 200 shown in FIG. 2, includes transistors Q1, Q2, Q3 (shown here as diodes) for generating the PTAT, CTAT, and nonlinear currents, respectively, and amplifiers A1, A2, A3 for isolating generation of the currents. Other parts of the circuit 300 are analogous to similarly named parts of the circuit 200 shown in FIG. 2, such as the PTAT currents I4/I5, the CTAT current I7, and the nonlinear current I8.
The circuit 300 includes chopping elements 302, 304 to reduce mismatch between various components in the circuit. “Chopping” refers to a technique for averaging or balancing two (or more) similar currents, voltages, or components to reduce or eliminate any discrepancies between them; it works by periodically swapping and re-swapping the chosen parameters. For example, in the circuit 300, currents I4 and I5 are, ideally, identical, but a mismatch between resistors RA and RB (among other reasons) may create a difference between them. The chopping element 304 draws current I4 from resistor RA and current I5 from resistor RB during the first half of a period T (as would have been the case had there been no chopping element 304). During the second half of the period T, however, the chopping element 304 swaps the currents such that current I4 is drawn from resistor RB and current I5 is drawn from resistor RA. Thus, over many periods T, the input to the second amplifier A2 (for example) averages between the currents I4 and I5, and any differences between the currents is averaged. The chopping element 304 thus reduces the matching requirements and thus the sizing of resistors RA and RB. Chopping element 302 similarly chops currents I1 and I2; this chopping may help maintain a close match between the summed currents I4+I5+I7 and the output current I3, thus easing the design requirements for precision of the current mirrors (i.e., reducing their size).
The amplifiers A1, A2, A3 may similarly chop their input signals to attenuate any temperature- or process-dependent effects on the amplifiers, thus reducing any input offset. This additional boost to the precision of the amplifiers A1, A2, A3 may ease the maximum input offset allowed for the amplifiers, thereby decreasing their size. The chopping of the amplifiers A1, A2, A3 (or of the chopping elements 302, 304) may introduce a frequency component into the operation of the circuit 300; this frequency component, however, may be filtered by various techniques known in the art (e.g., sampling/averaging the reference value at a specific frequency or low-pass filtering the frequency component with passive or active filters) or may be inherently filtered by another circuit or circuits using/interfacing with the reference circuit 300 (i.e., the frequency component may be too fast for those other circuits to even detect it).
In one embodiment, the chopping of the amplifiers A1, A2, A3 occurs at the same frequency. The first 302 and/or second chopping elements 304 may run at a fraction of that frequency (e.g., half) in order to, e.g., avoid working against the chopping of the first amplifier A1. As described above, the chopping of the amplifiers A1, A2, A3 may reduce their sizes, while the second chopping element 304 (i.e., chopping of RA/RB) may increase the performance (i.e., accuracy) of the bandgap circuit 300 for a given size (or, correspondingly, reduce the size requirement for a given accuracy).
The circuit 300 further includes a startup circuit 306 to assure that it starts properly when the power supply is ramped from zero up to its nominal operating value. The startup circuit 306 pulls node J toward ground when the output voltage Vout is below a certain threshold, VSTUP; when Vout>VSTUP, the startup circuit 306 releases node J, and Vout continues to rise toward its steady-state voltage value.
FIG. 4 illustrates another transistor-level circuit 400 implementing another embodiment of the current invention that includes one method of trimming the resistor R1. The resistor R1 may be trimmed to match the needed ratio between PTAT and CTAT (in accordance with Equation (14)) for the first-order temperature compensation. In one embodiment, a current DAC IDAC1 is used to trim resistor R1, thereby avoiding any parasitic resistance in the path of the current I4 flowing through the resistor R1 (which would result in a voltage drop having a temperature coefficient different from the voltage across R1). The use of transistor-based switches, for example, to short or insert parts of R1 would create such a situation and introduce a different temperature coefficient into the circuit 200.
Instead, the current DAC IDACt adjusts the apparent value of R1. In order to raise the apparent value of R1, IDACt injects a PTAT current I10 in node A and subtracts the same amount of current I10 from node G. Therefore, the voltage drop between node A and G is given by Equation (15). The apparent value of R1 may be lowered in a similar fashion.
ΔV AG =R 1 I 4 +R 1 I 10 =R 1(I 4 +I 10)  (15)
The effective resistance of the resistor R1 may thus be expressed by Equation (16).
R 1 effective = Δ V AG I 4 = R 1 ( I 4 + I 10 ) I 4 = R 1 ( 1 + I 10 I 4 ) ( 16 )
Despite the use of the current DAC IDAC1 and the injected/subtracted current I10, the current flowing into the first transistor Q1 is still I4.
A second current DAC IDAC2 may also be used. If the XTI value determined by simulation and used to design the circuit 400 differs from the actual, measured value of XTI determined after the circuit has been manufactured, the value of resistor R4 may be trimmed to adjust the final output voltage Vout. The second current DAC IDAC2 thus compensates for any possible discrepancy in XTI in addition to compensating for any mismatch between R4 and R1, R2, or R3 (which may introduce a gain error in the output Vout) and/or any mismatch in the current mirrors. In some embodiments, a filter capacitor C1 is used to compensate the first amplifier A1 and to low-pass filter any frequencies injected into the circuit 400 by the chopping elements 302, 304. Cascode devices M3-M6 may be used to improve current-matching between the blocks of the circuit 400.
One embodiment of the trimmable resistor R3 (used, as described above, to adjust the α coefficient and cancel out the second-order temperature component) is shown in the circuit 500 of FIG. 5. The total resistance of the resistor R3 is divided into sections, and the tap input at node F is connected to one of the points between or adjacent to the sections by a switching network 502, which may use MOS transistors as the switches. This implementation 500 does not insert any switches between the end nodes E, H of the resistor, thereby preventing any insertion of a MOS-based temperature dependency into the resistance R3. Any leakage current from the switches 502 may be compensated by I8 and thus not affect I7. The switches 502 may be programmed after manufacture of the circuit 500 via a programmable control register (accessible via, for example, a JTAG port), by blowing fuses, or by any other means known in the art.
FIG. 6 illustrates a method 600 for generating a reference voltage. A PTAT current is generated in a first step 602, and a CTAT current is generated in a second step 604. In a third step 606, a nonlinear current, proportional to T×ln(T/T0), is generated in isolation from the generating of the PTAT and CTAT currents. As explained above, the generation in isolation is defined by the magnitude of the nonlinear current having no effect on the PTAT and CTAT currents, and vice versa. In a fourth step 608, the currents are combined to create an output reference voltage.
FIG. 7 illustrates additional chopping schemes 700 that may be used in embodiments of the current invention. A first switching frequency 702 may be used to supply the chopping for the amplifiers A1, A2, A3 between their inputs A+ and A−. A second frequency 704, which is one-half of the first switching frequency 704, may be used by the second chopping unit 304 to chop the resistors RA, RB. In one embodiment, a third frequency 706 is used by the first chopping unit 302 to chop the currents I1 and I2; this third frequency 706 may be one-half of the second frequency 704 and one-quarter of the first frequency 702. In another embodiment, the currents I1 and I2 are chopped together with the currents I3 and I11 in accordance with the fourth frequency 708. In this embodiment, the four currents are rotated in a first phase I1, I2, I3, I11, a second phase I11, I1, I2, I3, a third phase I3, I11, I1, I2 and a fourth phase I2, I3, I11, I1 to further improve the performance of the circuit 300.
Certain embodiments of the present invention were described above. It is, however, expressly noted that the present invention is not limited to those embodiments, but rather the intention is that additions and modifications to what was expressly described herein are also included within the scope of the invention. Moreover, it is to be understood that the features of the various embodiments described herein were not mutually exclusive and can exist in various combinations and permutations, even if such combinations or permutations were not made express herein, without departing from the spirit and scope of the invention. In fact, variations, modifications, and other implementations of what was described herein will occur to those of ordinary skill in the art without departing from the spirit and the scope of the invention. As such, the invention is not to be defined only by the preceding illustrative description.

Claims (20)

What is claimed is:
1. A system for generating a voltage reference, the system comprising:
a first block for generating a proportional-to-absolute-temperature (“PTAT”) current;
a second block for generating a complementary-to-absolute-temperature (“CTAT”) current;
a third block for generating a nonlinear current in isolation from the generating of the PTAT and CTAT currents; and
an output circuit for combining the PTAT current, CTAT current, and nonlinear current to create an output reference voltage.
2. The system of claim 1, wherein the nonlinear current is proportional to T×ln(T/T0).
3. The system of claim 1, wherein the first block comprises a trimmable resistor for balancing first-order components of the PTAT and CTAT currents.
4. The system of claim 3, further comprising a current DAC for trimming the trimmable resistor.
5. The system of claim 1, further comprising a current DAC for compensating for a process-dependent value by trimming an output resistance.
6. The system of claim 1, wherein the third block further comprises a trimmable resistor for adjusting the nonlinear current to cancel out second-order effects of temperature from the PTAT and CTAT currents.
7. The system of claim 1, wherein the third block further comprises a BJT with an inaccessible collector terminal.
8. The system of claim 1, wherein an amplifier isolates the nonlinear current and wherein the amplifier comprises a chopping circuit for chopping its input values.
9. The system of claim 1, wherein the first block comprises a chopping circuit for chopping resistors used to generate the PTAT current.
10. The system of claim 1, further comprising a chopping circuit for chopping an output current.
11. A method of generating a voltage reference, the method comprising:
generating a proportional-to-absolute-temperature (“PTAT”) current;
generating a complementary-to-absolute-temperature (“CTAT”) current;
generating a nonlinear current in isolation from the generating of the PTAT and CTAT currents; and
combining the PTAT current, CTAT current, and nonlinear current to create an output reference voltage.
12. The method of claim 11, wherein the nonlinear current is proportional to T×ln(T/T0).
13. The method of claim 11, further comprising adjusting a ratio between the PTAT and CTAT currents to cancel out first-order effects of temperature in the PTAT and CTAT currents.
14. The method of claim 13, wherein adjusting the ratio comprises trimming a resistor.
15. The method of claim 11, further comprising adjusting a scaling factor applied to the nonlinear current to cancel out second-order effects of temperature from the PTAT and CTAT currents.
16. The method of claim 15, wherein adjusting the scaling factor comprises trimming a resistor.
17. The method of claim 11, further comprising chopping two parameters to reduce a mismatch between circuit components.
18. The method of claim 17, wherein the parameters are PTAT currents and the circuit components are resistors.
19. The method of claim 11, further comprising compensating for a process-dependent variable.
20. The method of claim 19, wherein compensating for the process-dependent variable comprises trimming an output resistor.
US13/414,200 2012-03-07 2012-03-07 Adjustable second-order-compensation bandgap reference Active US8547165B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/414,200 US8547165B1 (en) 2012-03-07 2012-03-07 Adjustable second-order-compensation bandgap reference
PCT/US2013/029041 WO2013134218A2 (en) 2012-03-07 2013-03-05 Adjustable second-order-compensation bandgap reference

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/414,200 US8547165B1 (en) 2012-03-07 2012-03-07 Adjustable second-order-compensation bandgap reference

Publications (2)

Publication Number Publication Date
US20130234781A1 US20130234781A1 (en) 2013-09-12
US8547165B1 true US8547165B1 (en) 2013-10-01

Family

ID=47884608

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/414,200 Active US8547165B1 (en) 2012-03-07 2012-03-07 Adjustable second-order-compensation bandgap reference

Country Status (2)

Country Link
US (1) US8547165B1 (en)
WO (1) WO2013134218A2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130099770A1 (en) * 2010-12-15 2013-04-25 Liang Cheng Reference power supply circuit
US9261415B1 (en) * 2014-09-22 2016-02-16 Infineon Technologies Ag System and method for temperature sensing
DE102015224097A1 (en) 2015-11-11 2017-05-11 Dialog Semiconductor (Uk) Limited Apparatus and method for a bandgap type high voltage reference circuit having a flexible output setting
US9665116B1 (en) * 2015-11-16 2017-05-30 Texas Instruments Deutschland Gmbh Low voltage current mode bandgap circuit and method

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2014086000A (en) * 2012-10-26 2014-05-12 Sony Corp Reference voltage generation circuit
CN103869865B (en) * 2014-03-28 2015-05-13 中国电子科技集团公司第二十四研究所 Temperature compensation band-gap reference circuit
US10234889B2 (en) * 2015-11-24 2019-03-19 Texas Instruments Incorporated Low voltage current mode bandgap circuit and method
KR101885256B1 (en) * 2016-12-14 2018-08-03 포항공과대학교 산학협력단 A low power all-in-one bandgap voltage and current reference circuit
US10359801B1 (en) 2018-05-29 2019-07-23 Iowa State University Research Foundation, Inc. Voltage reference generator with linear and non-linear temperature dependency elimination
US10243544B1 (en) 2018-06-19 2019-03-26 Waymo Llc Light detection with logarithmic current-to-voltage converter
US10838443B2 (en) * 2018-12-05 2020-11-17 Qualcomm Incorporated Precision bandgap reference with trim adjustment
CN114035641B (en) * 2021-11-03 2023-05-09 西安电子科技大学重庆集成电路创新研究院 Band gap reference circuit with high performance

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7495505B2 (en) * 2006-07-18 2009-02-24 Faraday Technology Corp. Low supply voltage band-gap reference circuit and negative temperature coefficient current generation unit thereof and method for supplying band-gap reference current
US7705662B2 (en) * 2008-09-25 2010-04-27 Hong Kong Applied Science And Technology Research Institute Co., Ltd Low voltage high-output-driving CMOS voltage reference with temperature compensation
US7965129B1 (en) * 2010-01-14 2011-06-21 Freescale Semiconductor, Inc. Temperature compensated current reference circuit
US8269548B2 (en) * 2010-04-08 2012-09-18 Princeton Technology Corporation Zero-temperature-coefficient voltage or current generator
US8278994B2 (en) * 2009-10-02 2012-10-02 Power Integrations, Inc. Temperature independent reference circuit

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6828847B1 (en) * 2003-02-27 2004-12-07 Analog Devices, Inc. Bandgap voltage reference circuit and method for producing a temperature curvature corrected voltage reference
US20060043957A1 (en) * 2004-08-30 2006-03-02 Carvalho Carlos M Resistance trimming in bandgap reference voltage sources
US20070052473A1 (en) * 2005-09-02 2007-03-08 Standard Microsystems Corporation Perfectly curvature corrected bandgap reference
TWI337694B (en) * 2007-12-06 2011-02-21 Ind Tech Res Inst Bandgap reference circuit

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7495505B2 (en) * 2006-07-18 2009-02-24 Faraday Technology Corp. Low supply voltage band-gap reference circuit and negative temperature coefficient current generation unit thereof and method for supplying band-gap reference current
US7705662B2 (en) * 2008-09-25 2010-04-27 Hong Kong Applied Science And Technology Research Institute Co., Ltd Low voltage high-output-driving CMOS voltage reference with temperature compensation
US8278994B2 (en) * 2009-10-02 2012-10-02 Power Integrations, Inc. Temperature independent reference circuit
US7965129B1 (en) * 2010-01-14 2011-06-21 Freescale Semiconductor, Inc. Temperature compensated current reference circuit
US8269548B2 (en) * 2010-04-08 2012-09-18 Princeton Technology Corporation Zero-temperature-coefficient voltage or current generator

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130099770A1 (en) * 2010-12-15 2013-04-25 Liang Cheng Reference power supply circuit
US8884603B2 (en) * 2010-12-15 2014-11-11 Csmc Technologies Fab1 Co., Ltd. Reference power supply circuit
US9261415B1 (en) * 2014-09-22 2016-02-16 Infineon Technologies Ag System and method for temperature sensing
DE102015224097A1 (en) 2015-11-11 2017-05-11 Dialog Semiconductor (Uk) Limited Apparatus and method for a bandgap type high voltage reference circuit having a flexible output setting
US10379566B2 (en) 2015-11-11 2019-08-13 Apple Inc. Apparatus and method for high voltage bandgap type reference circuit with flexible output setting
US10831228B2 (en) 2015-11-11 2020-11-10 Apple Inc. Apparatus and method for high voltage bandgap type reference circuit with flexible output setting
US9665116B1 (en) * 2015-11-16 2017-05-30 Texas Instruments Deutschland Gmbh Low voltage current mode bandgap circuit and method
CN107066023A (en) * 2015-11-16 2017-08-18 德州仪器德国股份有限公司 Low voltage-current mode band-gap circuit and method

Also Published As

Publication number Publication date
WO2013134218A3 (en) 2013-11-21
US20130234781A1 (en) 2013-09-12
WO2013134218A2 (en) 2013-09-12

Similar Documents

Publication Publication Date Title
US8547165B1 (en) Adjustable second-order-compensation bandgap reference
US7576598B2 (en) Bandgap voltage reference and method for providing same
US8212606B2 (en) Apparatus and method for offset drift trimming
US9804631B2 (en) Method and device for generating an adjustable bandgap reference voltage
US9104217B2 (en) Electronic device and method for generating a curvature compensated bandgap reference voltage
US7839202B2 (en) Bandgap reference circuit with reduced power consumption
US7420359B1 (en) Bandgap curvature correction and post-package trim implemented therewith
US8102201B2 (en) Reference circuit and method for providing a reference
US8952675B2 (en) Device for generating an adjustable bandgap reference voltage with large power supply rejection rate
US10671109B2 (en) Scalable low output impedance bandgap reference with current drive capability and high-order temperature curvature compensation
Zhu et al. A 4.6-ppm/° C high-order curvature compensated bandgap reference for BMIC
US20090243713A1 (en) Reference voltage circuit
US20130241526A1 (en) Reference voltage generating circuit and reference voltage source
US8907652B2 (en) Band-gap voltage generator
JP2015203945A (en) Current generation circuit, bandgap reference circuit and semiconductor device including the same
US20100007324A1 (en) Voltage reference electronic circuit
US20190227587A1 (en) Signal-generation circuitry
Andreou et al. A 0.7 V, 2.7 μW, 12.9 ppm/° C over 180° C CMOS subthreshold voltage reference
US20110267133A1 (en) Current generating circuit
JP2018018561A (en) Semiconductor device and electronic system
US11714444B2 (en) Bandgap current reference
Hu et al. A novel 1.03 ppm/° C wide-temperature-range curvature-compensated bandgap voltage reference
WO2018146878A1 (en) Reference voltage generation circuit and reference voltage generation method
US11846962B2 (en) Bandgap reference circuit
Lourenço et al. Radiation-Hardened Bandgap Voltage and Current Reference for Space Applications with 2.38 ppm/° C Temperature Coefficient

Legal Events

Date Code Title Description
AS Assignment

Owner name: ANALOG DEVICES, INC., MASSACHUSETTS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BERNARDINIS, GABRIELE;REEL/FRAME:028826/0483

Effective date: 20120411

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8