US8471155B2 - Metal plugged substrates with no adhesive between metal and polyimide - Google Patents
Metal plugged substrates with no adhesive between metal and polyimide Download PDFInfo
- Publication number
- US8471155B2 US8471155B2 US13/036,579 US201113036579A US8471155B2 US 8471155 B2 US8471155 B2 US 8471155B2 US 201113036579 A US201113036579 A US 201113036579A US 8471155 B2 US8471155 B2 US 8471155B2
- Authority
- US
- United States
- Prior art keywords
- metal
- metal layer
- hole
- semiconductor device
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 229910052751 metal Inorganic materials 0.000 title claims abstract description 192
- 239000002184 metal Substances 0.000 title claims abstract description 192
- 239000000758 substrate Substances 0.000 title claims abstract description 70
- 239000004642 Polyimide Substances 0.000 title claims abstract description 18
- 229920001721 polyimide Polymers 0.000 title claims abstract description 18
- 239000000853 adhesive Substances 0.000 title abstract description 32
- 230000001070 adhesive effect Effects 0.000 title abstract description 32
- 239000004065 semiconductor Substances 0.000 claims abstract description 53
- 239000010410 layer Substances 0.000 claims description 108
- 229910000679 solder Inorganic materials 0.000 claims description 20
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 15
- 229910052802 copper Inorganic materials 0.000 claims description 11
- 239000010949 copper Substances 0.000 claims description 11
- 239000012790 adhesive layer Substances 0.000 claims description 2
- 229920000642 polymer Polymers 0.000 claims 5
- 238000000034 method Methods 0.000 abstract description 42
- 230000008569 process Effects 0.000 description 19
- 239000000463 material Substances 0.000 description 16
- 238000000151 deposition Methods 0.000 description 13
- 238000004070 electrodeposition Methods 0.000 description 13
- 239000008151 electrolyte solution Substances 0.000 description 13
- 238000004519 manufacturing process Methods 0.000 description 12
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 11
- 238000005323 electroforming Methods 0.000 description 11
- 230000015572 biosynthetic process Effects 0.000 description 9
- 230000007547 defect Effects 0.000 description 9
- 230000008901 benefit Effects 0.000 description 8
- 230000008021 deposition Effects 0.000 description 7
- 239000010931 gold Substances 0.000 description 7
- 229910052759 nickel Inorganic materials 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 239000002659 electrodeposit Substances 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- 238000004080 punching Methods 0.000 description 6
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 5
- 150000001875 compounds Chemical class 0.000 description 5
- 229910052737 gold Inorganic materials 0.000 description 5
- 230000000873 masking effect Effects 0.000 description 5
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 4
- 239000011889 copper foil Substances 0.000 description 4
- 238000005336 cracking Methods 0.000 description 4
- 230000002950 deficient Effects 0.000 description 4
- 238000009713 electroplating Methods 0.000 description 4
- 230000000977 initiatory effect Effects 0.000 description 4
- 238000001465 metallisation Methods 0.000 description 4
- 238000007747 plating Methods 0.000 description 4
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 4
- 239000012190 activator Substances 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 229910021645 metal ion Inorganic materials 0.000 description 3
- 150000002739 metals Chemical class 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- 229910052763 palladium Inorganic materials 0.000 description 3
- 230000004044 response Effects 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- HCHKCACWOHOZIP-UHFFFAOYSA-N Zinc Chemical compound [Zn] HCHKCACWOHOZIP-UHFFFAOYSA-N 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 238000000429 assembly Methods 0.000 description 2
- 229910052797 bismuth Inorganic materials 0.000 description 2
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000004090 dissolution Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 229910052741 iridium Inorganic materials 0.000 description 2
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 2
- 229910052742 iron Inorganic materials 0.000 description 2
- 238000010030 laminating Methods 0.000 description 2
- 238000003475 lamination Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 229910052762 osmium Inorganic materials 0.000 description 2
- SYQBFIAQOQZEGI-UHFFFAOYSA-N osmium atom Chemical compound [Os] SYQBFIAQOQZEGI-UHFFFAOYSA-N 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 229910052703 rhodium Inorganic materials 0.000 description 2
- 239000010948 rhodium Substances 0.000 description 2
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 description 2
- 229910052707 ruthenium Inorganic materials 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 239000007858 starting material Substances 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 229910052725 zinc Inorganic materials 0.000 description 2
- 239000011701 zinc Substances 0.000 description 2
- 239000002253 acid Substances 0.000 description 1
- 150000007513 acids Chemical class 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- -1 e.g. Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000005022 packaging material Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000002985 plastic film Substances 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 229910001220 stainless steel Inorganic materials 0.000 description 1
- 239000010935 stainless steel Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/423—Plated through-holes or plated via connections characterised by electroplating method
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/4985—Flexible insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/27—Manufacturing methods
- H01L2224/27011—Involving a permanent auxiliary member, i.e. a member which is left at least partly in the finished device, e.g. coating, dummy feature
- H01L2224/27013—Involving a permanent auxiliary member, i.e. a member which is left at least partly in the finished device, e.g. coating, dummy feature for holding or confining the layer connector, e.g. solder flow barrier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/3205—Shape
- H01L2224/32057—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/83009—Pre-treatment of the layer connector or the bonding area
- H01L2224/83051—Forming additional members, e.g. dam structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83385—Shape, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0103—Zinc [Zn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01044—Ruthenium [Ru]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01045—Rhodium [Rh]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01051—Antimony [Sb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01076—Osmium [Os]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01077—Iridium [Ir]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0393—Flexible materials
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09372—Pads and lands
- H05K2201/09472—Recessed pad for surface mounting; Recessed electrode of component
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/07—Treatments involving liquids, e.g. plating, rinsing
- H05K2203/0703—Plating
- H05K2203/0726—Electroforming, i.e. electroplating on a metallic carrier thereby forming a self-supporting structure
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
- H05K3/205—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using a pattern electroplated or electroformed on a metallic carrier
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/427—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in metal-clad substrates
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49126—Assembling bases
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
- Y10T29/49144—Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
Definitions
- the present invention is related in general to the field of semiconductor device assembly and packaging, and more specifically to fabricating integrated circuit (IC) devices having flexible tape substrates.
- IC integrated circuit
- a flexible tape substrate is typically composed of polymer material such as polyimide, and is often referred to as a polyimide tape substrate or simply as a film substrate.
- the polyimide tape substrate is typically fabricated by disposing an adhesive material layered between a polyimide layer and a metal layer.
- a surface of a polyimide layer is covered with a film adhesive that is protected by a removable, protective plastic sheet.
- the protective sheet covering the adhesive layer is peeled off, thereby exposing the adhesive surface.
- a thin copper foil is laminated to the adhesive surface, thereby creating a 3-layer polyimide/adhesive/copper flexible tape substrate having multiple holes in the polyimide layer and no holes in the copper foil.
- the adhesive material which is often soft and sticky, is typically difficult to handle as it tends to stick to the processing equipment such as a punch and die set and also tends to extrude (e.g., stretch during punching).
- the adhesive material may be squeezed into a lumen or cavity of the punched hole due to the pressure applied during the lamination of the copper foil. Presence of adhesive material in the lumen of the punched hole may disrupt subsequent metal deposition in the holes, and may potentially lead to the formation of voids at the plug base or formation of defective plug surfaces.
- the formation of the defect may be a stress initiation point and may result in solder joint cracking during reliability testing.
- a hole is punched in the flexible tape substrate.
- the flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between.
- a cover is placed on the metal layer to cap a base of the hole.
- a metal is deposited on the cover exposed at the base of the hole, the metal being used to form a bond with the metal layer.
- the metal being deposited causes the hole to be plugged up to a selective height. Upon removal of the cover, the metal may also be deposited on the metal layer to increase a thickness of the metal layer.
- an apparatus for fabricating a flexible tape substrate of a semiconductor device includes a hole puncher and an electroformer.
- the hole puncher punches one or more holes in the flexible tape substrate.
- the flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between.
- the electroformer is operable to electro deposit a metal, which is also used to form the metal layer.
- the electroformer includes a mandrel, an electrolyte solution for the metal, and a pair of electrodes powered by an electrical source. A surface of the mandrel is in ohmic contact with the metal layer. The mandrel and the flexible tape substrate are partially immersed in the electrolyte solution.
- the electrical source provides a negative voltage to the mandrel that is a cathode and a positive voltage to an anode made from the metal.
- the metal is electro deposited on a surface of the mandrel exposed at the base of the hole.
- the metal being electro deposited causes the hole to be plugged up to a selective height.
- the metal is electro deposited on a surface of the metal layer, thereby increasing its thickness.
- the embodiments advantageously provide an improved method and apparatus for fabricating a semiconductor device having a flexible tape substrate that is free from the use of adhesives.
- the adhesiveless fabrication process uses less expensive starting material, eliminates the step of laminating the copper layer on the adhesive surface, and simplifies the punching operation by eliminating the use of adhesives.
- the adhesiveless fabrication of the flexible tape substrate advantageously eliminates the disruption of metal deposition due to the presence of the adhesive material in the vias, thereby reducing the formation of voids or defective plug surfaces.
- the adhesiveless fabrication technique advantageously improves semiconductor package reliability by eliminating the possibility of an adhesive in the lumen, thereby eliminating the formation of a defect in the solder.
- the adhesiveless fabrication technique also advantageously uses electroforming for electro deposition of metal on selective areas of the flexible tape substrate.
- the electroforming is advantageously used to increase a thickness of the metal layer, starting as a seed layer having a thickness less than 2 microns and building it up to a desired thickness measured in tens of microns.
- Standard substrate fabrication processes such as masking may be deployed to develop trace patterns and etching may be used to selectively remove metal from the metal layer having the increased thickness.
- FIG. 1A illustrates a simplified and schematic cross sectional view of a portion of a semiconductor device having a flexible tape substrate that is adhesiveless, according to an embodiment
- FIG. 1B illustrates a simplified and schematic cross sectional view of a portion of a semiconductor device described with reference to FIG. 1A having a hole punched in a flexible tape substrate, according to an embodiment
- FIG. 1C illustrates a simplified and schematic cross sectional view of a portion of a semiconductor device described with reference to FIG. 1A having a hole that is capped by a cover, according to an embodiment
- FIG. 1D illustrates a simplified and schematic cross sectional view of a portion of a semiconductor device described with reference to FIG. 1A having a hole that is plugged with a metal up to a selective height, according to an embodiment
- FIG. 1E illustrates a simplified and schematic cross sectional view of a semiconductor device described with reference to FIG. 1A after assembly, according to an embodiment
- FIG. 2A illustrates a simplified block diagram of an apparatus for fabricating a portion of a semiconductor device described with reference to FIGS. 1A , 1 B, 1 C and 1 D, according to an embodiment
- FIG. 2B illustrates a simplified block diagram of an electroformer assembly described with reference to FIG. 2A , according to an embodiment
- FIG. 2C illustrates a simplified block diagram of an electroformer described with reference to FIG. 2B , according to an embodiment
- FIG. 3A is a flow chart illustrating a method for fabricating a semiconductor device having a flexible substrate, according to an embodiment
- FIG. 3B is a flow chart illustrating a method for depositing a metal by electroforming described with reference to FIG. 3A , according to an embodiment.
- the adhesive material which is often soft and sticky, is typically difficult to handle as it tends to stick to the punch and die set and also tends to extrude (e.g., stretch during punching).
- the adhesive material may be squeezed into the lumen or cavity of the punched hole due to the pressure applied during the lamination of the copper foil. Presence of adhesive material in the lumen of the punched hole may disrupt the deposition of metal in the holes, and may potentially lead to the formation of voids and defective plug surfaces, thereby reducing product quality and reliability.
- Presence of the adhesive material in the lumen may also result in a defect such as a notch in the solder ball during the reflow process, which may be a stress initiation point and which may result in solder joint cracking during reliability testing.
- This problem may be addressed by an apparatus and method for fabricating a semiconductor device having an improved adhesiveless flexible tape substrate.
- a hole is punched in the flexible tape substrate.
- the flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between.
- a cover is placed on the metal layer to cap a base of the hole.
- a metal is deposited on the cover exposed at the base of the hole, the metal being used to form a bond with the metal layer.
- the metal being deposited causes the hole to be plugged up to a selective height. Upon removal of the cover, the metal may also be deposited on the metal layer to increase a thickness of the metal layer.
- a portion of a semiconductor device having an improved adhesiveless flexible tape substrate is described with reference to FIGS. 1A , 1 B, 1 C, 1 D, 1 E, 2 A, 2 B, 2 C, 3 A and FIG. 3B .
- a semiconductor package provides the physical and electrical interface to at least one integrated circuit (IC) or die for connecting the IC to external circuits.
- the package protects the IC from damage, contamination, and stress that result from factors such as handling, heating, and cooling.
- the process of putting the IC inside a package to make it reliable and convenient to use is known as semiconductor package assembly, or simply ‘assembly’.
- Substrate is an underlying material used to fabricate a semiconductor device. In addition to providing base support, substrates are also used to provide electrical interconnections between the IC chip and external circuits.
- a semiconductor device is an electronic component that utilizes electronic properties of semiconductor materials to perform a desired function.
- a semiconductor device may be manufactured as a single discrete device or as one or more ICs packaged into a module.
- Electroforming A manufacturing process to form a metal object by electro deposition (may also referred to as electroplating). Electroplating refers to a process to form a metal covered object. Electro deposition is the deposition (e.g., electrochemical reduction) of metal ions from an electrolytic solution in response to an electrical input. The metal is deposited onto a “mandrel” or “former” having a suitable shape to form a metal layer of a desired thickness, followed by the removal of the mandrel to produce a free standing metal or metal covered object. Electroforming is often used to produce precise solid-state electronic devices such as integrated circuit chips. A mandrel is usually a cylindrical metal bar that serves as a core around which material (such as metal) may be cast, molded, forged, bent, deposited, or otherwise shaped.
- material such as metal
- Configuration Describes a set up of an element, a circuit, a package, an electronic device, and similar other, and refers to a process for setting, defining, or selecting particular properties, parameters, or attributes of the device prior to or during its use or operation. Some configuration attributes may be selected to have a default value. For example, a thickness of a metal layer may be configured to be increased from a default value of 1 micron to 40 microns.
- Lumen The inside bore or cavity of a hollow tube, a hole or a via.
- FIG. 1A illustrates a simplified and schematic cross sectional view of a portion of a semiconductor device 100 having a flexible tape substrate 110 that is adhesiveless, according to an embodiment.
- the adhesiveless flexible tape substrates are commonly available for sale and are provided by suppliers such as the 3M Company located in St. Paul, Minn. 55144.
- the semiconductor device 100 may include additional components such as an integrated circuit (IC) or die, electrical interconnects such as bond wires and ball grid arrays, and packaging materials such as a mold compound. Additional details of the semiconductor device 100 after assembly is described with reference to FIG. 1E .
- the semiconductor device 100 is at least one of a microprocessor, an application specific integrated circuit (ASIC), a digital signal processor, a radio frequency chip, a memory, a microcontroller and a system-on-a-chip or a combination thereof.
- ASIC application specific integrated circuit
- the semiconductor device 100 includes the flexible tape substrate 110 having 2-layers with a combined thickness TS 112 .
- the flexible tape substrate 110 includes a metal layer 120 having a thickness TM 122 that is directly attached to a polyimide layer 130 having a thickness TP 132 . That is, the metal layer 120 and the polyimide layer 130 are attached in an adhesivesless manner, e.g., without the presence of an adhesive there between.
- the metal layer 120 is fabricated using a metal such as copper, silver, gold, nickel, zinc, platinum, palladium, iridium, ruthenium, osmium, rhodium, iron, cobalt, indium, tin, antimony, lead, bismuth, and alloys thereof.
- a metal such as copper, silver, gold, nickel, zinc, platinum, palladium, iridium, ruthenium, osmium, rhodium, iron, cobalt, indium, tin, antimony, lead, bismuth, and alloys thereof.
- FIG. 1B illustrates a simplified and schematic cross sectional view of a portion of the semiconductor device 100 described with reference to FIG. 1A having a hole 140 punched in the flexible tape substrate 110 , according to an embodiment.
- the hole 140 may be punched through the flexible tape substrate 110 by using a traditional punch and die set. It is understood that although the flexible tape substrate 110 is shown to include one hole, the flexible tape substrate 110 may include a plurality of holes or vias.
- the lumen of the hole 140 has an exposed edge of the metal layer 120 and an exposed edge of the polyimide layer 130 .
- FIG. 1C illustrates a simplified and schematic cross sectional view of a portion of the semiconductor device 100 described with reference to FIG. 1A having the hole 140 that is capped by a cover 150 , according to an embodiment.
- the cover 150 is in direct contact with the metal layer 120 .
- the cover 150 is placed on the metal layer 120 to cap or close a base of the hole 140 .
- the dimensions and the shape of the cover 150 may vary with each application, e.g., a cover that is in the shape of a cylinder.
- the cover 150 is fabricated from a deposit resistant metal that is capable of protecting the top surface of the metal layer 120 from deposition of the metal provided by a metal source (not shown).
- the cover 150 is fabricated from an electrically conductive material.
- the electrically conductive material may be a metal selectable from one of stainless steel and nickel, or an alloy thereof. Additional details of an apparatus and a method for the deposition of the metal on selective areas of the flexible tape substrate 110 is described with reference to FIGS. 2A , 2 B, and 2 C.
- a bottom surface 152 of the cover 150 is coplanar with the top surface of the metal layer 120 .
- the bottom surface 152 which is exposed to the hole 140 , is capable of receiving a deposit of the metal from the metal source.
- the metal being deposited (also referred to as a metal plug) is capable of being bonded to the metal layer 120 .
- the metal being deposited in the hole 140 may be the same as the metal being used to fabricate the metal layer 120 , e.g., copper.
- the metal being deposited in the hole 140 may be different than the metal being used to fabricate the metal layer 120 , e.g., Ni metal deposit on a copper layer.
- the metal being used for the deposition or the metal layer 120 is selected to be one of copper, silver, gold, nickel, zinc, platinum, palladium, iridium, ruthenium, osmium, rhodium, iron, cobalt, indium, tin, antimony, lead, bismuth, and alloys thereof.
- the metal being deposited in the hole 140 is capable of plugging the hole 140 up to a selective height.
- the cover 150 including the bottom surface 152 , has a lower coefficient of adhesion to the metal compared to a coefficient of adhesion between the metal and the exposed edge of the metal layer 120 within the hole 140 .
- the difference in the coefficient of adhesion thereby enables the metal plugged in the hole 140 to remain attached to the edge of the metal layer 120 within the hole 140 when the cover 150 is separated from the metal layer 120 .
- the cover 150 may be treated to further reduce the coefficient of adhesion to the metal.
- FIG. 1D illustrates a simplified and schematic cross sectional view of a portion of the semiconductor device 100 described with reference to FIG. 1A having the hole 140 plugged with the metal up to a selective height, according to an embodiment.
- the cover 150 is separated (e.g., lifted or physically removed) from the metal layer 120 .
- the base of the hole 140 which is plugged with the metal, is coplanar with the metal layer 120 .
- An amount of metal deposited in the hole 140 may be varied to adjust the selective height from 0 to a fully plugged hole.
- the selective height of the fully plugged hole 140 is equal to the thickness TS 112 .
- the selective height is equal to the thickness TS 122 , which is equal to the thickness of the metal layer 120 .
- the flexible tape substrate 110 may undergo further processing to complete the assembly and packaging of the semiconductor device 100 .
- a thickness of the metal layer 120 or the selective height of the metal deposit in the hole 140 , or both may be adjusted, e.g., increased or decreased, by additional deposition or removal of the metal.
- a mask may be used to form a circuit pattern on the metal layer. Unwanted metal may be stripped or etched away to leave the desired circuit pattern.
- FIG. 1E illustrates a simplified and schematic cross sectional view of a semiconductor device 100 described with reference to FIGS. 1A , 1 B, 1 C, and 1 D after assembly, according to an embodiment.
- the semiconductor device 100 is assembled using the flexible tape substrate 110 , the metal layer 120 having the desired metal patterns, a die attach compound 162 , a die 160 , a bond wire 164 , and a mold compound 170 .
- a solder resist 154 material is applied on the top surface of the polymide layer 130 and the metal layer 120 to protect areas where solder may not be desired.
- the die 160 is attached to the flexible substrate 110 using the die attach compound 162 .
- the metal that is deposited in the hole forms a metal plug 172 having a selective height varying from 0% to 100%, e.g., a fully plugged hole or via. It may be desirable to select the height of the metal plug 172 in the via to be at least around 30%. This advantageously drives out solder voids from the via and also restricts the moisture, which may be present in the flexible tape substrate 110 , from entering the solder in the vias.
- the metal plug 172 electrically couples the metal layer 120 to a corresponding solder ball 174 of a plurality of solder balls arranged in a ball grid array. A portion of the solder ball 174 extends into the vias and attaches to the metal plug 172 .
- the die 160 is electrically coupled to the metal layer 120 , and hence to the metal plug 172 and the solder ball 174 , using the bond wire 164 .
- the semiconductor package is then encapsulated using the mold compound 170 .
- FIG. 2A illustrates a simplified block diagram of an apparatus 200 for fabricating a portion of the semiconductor device 100 described with reference to FIG. 1A , according to an embodiment.
- the apparatus 200 includes a hole puncher 210 and an electroformer assembly 220 .
- the hole puncher 210 is operable to punch a through hole 140 in the flexible tape substrate 110 , thereby producing the flexible tape substrate 110 having the hole 140 .
- the electroformer assembly 220 is operable to electro deposit metal on selective areas of the flexible tape substrate 110 having the hole 140 .
- electroforming is a manufacturing process to form a metal object by electro deposition (also referred to as electroplating).
- Electro deposition is the deposition (e.g., electrochemical reduction) of metal ions from an electrolytic solution in response to an electrical input.
- the electroformer assembly 220 is operable to electro deposit a metal, the metal being the same metal that is used to form the metal layer 120 . Additional details of the electroformer assembly 220 is described with reference to FIG. 2B .
- FIG. 2B illustrates a simplified block diagram of the electroformer assembly 220 described with reference to FIG. 2A , according to an embodiment.
- the electroformer assembly 220 includes a cleaner 222 , an activator 224 , an electroformer 226 , and a drier 228 .
- a rinser may be added to perform a rinse operation prior to each stage or after each stage or a combination thereof.
- the flexible tape substrate 110 having the hole 140 is cleaned by the cleaner 222 to remove undesirable deposits or debris during the punching process.
- the cleaner 222 may include an alkaline electrocleaning solution. Strength of the cleaner 222 is adjustable to facilitate cleaning but avoiding etching or dissolution of the metal layer 120 .
- the activator 224 is operable to activate the metal surface of the metal layer 120 , thereby facilitating a uniform electro deposition of the metal.
- the activator 224 may include chemicals, e.g., acids, that reduce oxides formed on the surface to activate the metal surface.
- the electroformer 226 is operable to perform the electro depositing of the metal on selective areas of the cleaned and activated metal surfaces of the flexible tape substrate 110 having the hole 140 . Certain operations of the electroformer 226 such as plating on both sides of a substrate may be performed by removal of components or may be performed off-line. Additional details of the electroformer 226 are described with reference to FIG. 2C .
- the drier 228 is operable to dry the surfaces of the flexible tape substrate 110 that have received the electro deposit treatment.
- FIG. 2C illustrates a simplified block diagram of the electroformer 226 described with reference to FIG. 2B , according to an embodiment.
- the electroformer 226 includes a mandrel 250 , an electrolyte solution 260 for the metal, a tank 262 containing the electrolyte solution 260 , an electrical source 270 , and a controller 280 .
- the electrical source 270 which may be a rectifier, is operable to provide power to perform the electroforming.
- the electrical source 270 includes a negative voltage provided to the mandrel 250 , which is connected as a cathode 272 .
- the electrical source 270 includes a positive voltage connected to an anode 274 that is formed from the metal.
- the electrolyte solution 260 supports the electro depositing process by facilitating electrode dissolution and replenishment of the metal ions in the tank 262 .
- the mandrel 250 is the same as the cover 150 described with reference to FIG. 1C and the anode 274 is the metal source.
- the surface of the mandrel 250 which is coupled to the cathode 272 , is in ohmic contact with the metal surface 120 portion of the flexible tape substrate 110 having the hole 140 .
- the metal surface 120 is electrically coupled to the cathode 272 .
- the mandrel 250 and the flexible tape substrate 110 are partially immersed in the electrolyte solution 260 .
- the mandrel 250 is capable of being rotated around an axis to control an amount of time the hole 140 is completely immersed in the electrolyte solution 260 .
- the metal surface 120 except for the base of the hole 140 , is advantageously shielded by the surface of the mandrel 250 from receiving the electro deposit of the metal.
- the controller 280 is operable to receive inputs and control an amount of metal that is electro deposited on selective areas of the flexible tape substrate 110 such as in the hole 140 by controlling the amount of time the hole 140 is immersed in the electrolyte solution 260 and by controlling an amount of current flowing between the cathode 272 and the anode 274 .
- the controller 280 may be operated in manual control, e.g., by an operator, or may be operated in automatic control.
- the controller 280 is operable to adjust the time and the current to cause the electro depositing of the metal on the surface of the mandrel 250 exposed to the hole 140 , thereby causing the hole 140 to be plugged with the metal up to the selective height, e.g., a height that is equal to the thickness TS 122 of the metal layer 120 .
- the mandrel 250 may be removed from the tank, e.g., to perform off-line processing 227 .
- the off-line processing 227 may include substrate masking, developing, and etching. The masking, developing, and etching operations form the pattern side assuming the metal layer 120 laminated to the flexible substrate 110 is of a desired thickness.
- the off-line processing may include a final plating process, to cover selective surfaces of the patterns and plugs with metal layers such as Ni and Au.
- the off-line processing may include increasing a thickness of the metal layer 120 using an electroplating process. In this application, the metal layer 120 is in the form of a thin seed layer.
- the thickness of the thin seed layer is built up having patterns of metal that may be over plated with metals such as Ni and Au or Ni and Pd, after which the resist is stripped and the seed layer is etched away leaving electrically discrete patterns capped with thin layers of other metals.
- the metal layer 120 may have the desired thickness. After masking, exposing-developing trace side, and plating, e.g., with Ni+Au, and stripping resist, the metal layer 120 exposed with no Ni and Au is etched to the polyimide using Ni+Au as etch mask, thus forming electrically discrete traces or patterns.
- the removal of the mandrel 250 causes the metal deposited on the mandrel 250 to remain with the metal layer 120 .
- the separation of the mandrel 250 exposes a continuous top surface of the metal layer 120 .
- the base of the hole 140 has a plugged-in surface that is coplanar with the metal layer 120 .
- the separation also enables electro deposition of the metal on additional areas of the flexible tape substrate 110 having the hole 140 that is at least partially plugged up. That is, the flexible metal tape 110 having at least a partially plugged up hole may be immersed in the electrolyte solution 260 for receiving additional electro deposit treatment, if desired.
- a thickness of the metal layer 120 may be increased from TS 122 to a thickness TS 2 292 .
- the metal layer 120 is a seed layer having a first thickness of less than 2 microns.
- the thickness of the metal layer may be increased to approximately 50 microns through the electro deposition process.
- the electro deposition of the metal in the lumen of the hole 140 may be increased from an height that equal to TS 122 to a second height TH 2 294 that is less than the thickness TS 112 . If an initial thickness of the metal layer 120 meets desired needs then no further electro deposition treatment may be provided.
- a mask may be used to form a circuit pattern on the metal layer 120 . Unwanted metal may be stripped or etched away to leave the desired circuit pattern. If a seed layer is used, then after patterning and plating to desired thickness, the etching process is used to remove the seed layer.
- FIG. 3A is a flow chart illustrating a method for fabricating a semiconductor device having a flexible substrate, according to an embodiment.
- FIG. 3A illustrates the process for fabricating the semiconductor device 100 described with reference to FIGS. 1A , 1 B, 1 C, 1 D, 1 E, 2 A, 2 B and FIG. 2C .
- a hole is punched in the flexible tape substrate.
- the flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between.
- a cover is placed on the metal layer to cap a base of the hole.
- a metal is deposited on the cover exposed at the base of the hole.
- the metal being deposited which may be the same metal used to form the metal layer, causes the hole to be plugged up to a selective height.
- the cover is removed to expose the base having a plugged-in surface that is coplanar with the metal layer.
- a thickness of the metal layer is increased from a first thickness to a second thickness by additional depositing of the metal and the selective height is increased from a first height to a second height in response to the metal being deposited in the lumen of the hole.
- FIG. 3B is a flow chart illustrating a method for depositing a metal by electroforming, according to an embodiment.
- FIG. 3B illustrates the process for electroforming described with reference to FIGS. 2A , 2 B and FIG. 2C .
- the flexible tape substrate is cleaned.
- the flexible tape substrate and the cover is immersed in an electrolyte solution of the metal, thereby immersing the hole in the electrolyte solution.
- a negative voltage is applied to the cover, which is in ohmic contact with the metal layer.
- a positive voltage is applied to an anode made from the metal to initiate the electro deposition process.
- the embodiments advantageously provide an improved method and apparatus for fabricating a semiconductor device having a flexible tape substrate that is free from the use of adhesives, e.g., is without an adhesive or is adhesiveless.
- the adhesiveless fabrication process advantageously uses less expensive starting material, eliminates the step of laminating the copper layer on the adhesive surface, and simplifies the punching operation by eliminating the use of adhesives.
- the adhesiveless fabrication of the flexible tape substrate also advantageously eliminates the disruption of metal deposition due to the presence of the adhesive material in the vias, thereby reducing the formation of voids or defective plug surfaces.
- the adhesiveless fabrication technique advantageously improves semiconductor package reliability by eliminating the possibility of an adhesive in the lumen, thereby eliminating the formation of a defect such as a notch in the solder. By eliminating the defect, which may potentially become a stress initiation point, stress induced defects such as solder joint cracking during reliability testing are eliminated.
- the adhesiveless fabrication technique also uses electroforming for electro deposition of metal on selective areas of the flexible tape substrate. For example, the electroforming is advantageously used to increase a thickness of the metal layer, starting as a seed layer having a thickness less than 2 microns and building it up to a desired thickness measured in tens of microns. Standard processes such as masking may be deployed to develop trace patterns and etching may be used to remove metal from the metal layer having the increased thickness.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Wire Bonding (AREA)
- Laminated Bodies (AREA)
- Electroplating Methods And Accessories (AREA)
Abstract
In a method and apparatus for fabricating a semiconductor device having a flexible tape substrate, a hole is punched in the flexible tape substrate. The flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between. A cover is placed on the metal layer to cap a base of the hole. A metal is deposited on the cover exposed at the base of the hole, the metal being used to form a bond with the metal layer. The metal being deposited causes the hole to be plugged up to a selective height. Upon removal of the cover, the metal may also be deposited on the metal layer to increase a thickness of the metal layer.
Description
This application is a divisional of application Ser. No. 11/811,749 filed Jun. 12, 2007, the contents of which are herein incorporated by reference in its entirety.
The present invention is related in general to the field of semiconductor device assembly and packaging, and more specifically to fabricating integrated circuit (IC) devices having flexible tape substrates.
A flexible tape substrate is typically composed of polymer material such as polyimide, and is often referred to as a polyimide tape substrate or simply as a film substrate. The polyimide tape substrate is typically fabricated by disposing an adhesive material layered between a polyimide layer and a metal layer. As a first step, a surface of a polyimide layer is covered with a film adhesive that is protected by a removable, protective plastic sheet. After punching holes at desired locations, the protective sheet covering the adhesive layer is peeled off, thereby exposing the adhesive surface. A thin copper foil is laminated to the adhesive surface, thereby creating a 3-layer polyimide/adhesive/copper flexible tape substrate having multiple holes in the polyimide layer and no holes in the copper foil.
The adhesive material, which is often soft and sticky, is typically difficult to handle as it tends to stick to the processing equipment such as a punch and die set and also tends to extrude (e.g., stretch during punching). In addition, the adhesive material may be squeezed into a lumen or cavity of the punched hole due to the pressure applied during the lamination of the copper foil. Presence of adhesive material in the lumen of the punched hole may disrupt subsequent metal deposition in the holes, and may potentially lead to the formation of voids at the plug base or formation of defective plug surfaces.
Applicants recognize an existing need for a method and apparatus for fabricating a semiconductor device using an adhesiveless flexible tape substrate having a metal layer and metal plugged vias, absent the disadvantages found in the prior techniques discussed above. Applicants also recognize that a presence of the adhesive material in the lumen may also result in the formation of a defect such as a notch in a solder ball, the solder ball being coupled to the plugged up hole during the reflow process. The formation of the defect may be a stress initiation point and may result in solder joint cracking during reliability testing.
The foregoing need is addressed by the teachings of the present disclosure, which relates to an apparatus and method for assembly and packaging of semiconductor devices. According to one embodiment, in a method and apparatus for fabricating a semiconductor device having a flexible tape substrate, a hole is punched in the flexible tape substrate. The flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between. A cover is placed on the metal layer to cap a base of the hole. A metal is deposited on the cover exposed at the base of the hole, the metal being used to form a bond with the metal layer. The metal being deposited causes the hole to be plugged up to a selective height. Upon removal of the cover, the metal may also be deposited on the metal layer to increase a thickness of the metal layer.
In one aspect of the disclosure, an apparatus for fabricating a flexible tape substrate of a semiconductor device includes a hole puncher and an electroformer. The hole puncher punches one or more holes in the flexible tape substrate. The flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between. The electroformer is operable to electro deposit a metal, which is also used to form the metal layer. The electroformer includes a mandrel, an electrolyte solution for the metal, and a pair of electrodes powered by an electrical source. A surface of the mandrel is in ohmic contact with the metal layer. The mandrel and the flexible tape substrate are partially immersed in the electrolyte solution. To initiate the electro deposition of the metal, the electrical source provides a negative voltage to the mandrel that is a cathode and a positive voltage to an anode made from the metal. The metal is electro deposited on a surface of the mandrel exposed at the base of the hole. The metal being electro deposited causes the hole to be plugged up to a selective height. Upon removal of the mandrel, the metal is electro deposited on a surface of the metal layer, thereby increasing its thickness.
Several advantages are achieved by the method and apparatus according to the illustrative embodiments presented herein. The embodiments advantageously provide an improved method and apparatus for fabricating a semiconductor device having a flexible tape substrate that is free from the use of adhesives. The adhesiveless fabrication process uses less expensive starting material, eliminates the step of laminating the copper layer on the adhesive surface, and simplifies the punching operation by eliminating the use of adhesives. The adhesiveless fabrication of the flexible tape substrate advantageously eliminates the disruption of metal deposition due to the presence of the adhesive material in the vias, thereby reducing the formation of voids or defective plug surfaces. The adhesiveless fabrication technique advantageously improves semiconductor package reliability by eliminating the possibility of an adhesive in the lumen, thereby eliminating the formation of a defect in the solder. By eliminating the defect, which may potentially become a stress initiation point, stress induced defects such as solder joint cracking during reliability testing are eliminated. The adhesiveless fabrication technique also advantageously uses electroforming for electro deposition of metal on selective areas of the flexible tape substrate. For example, the electroforming is advantageously used to increase a thickness of the metal layer, starting as a seed layer having a thickness less than 2 microns and building it up to a desired thickness measured in tens of microns. Standard substrate fabrication processes such as masking may be deployed to develop trace patterns and etching may be used to selectively remove metal from the metal layer having the increased thickness.
Novel features believed characteristic of the present disclosure are set forth in the appended claims. The disclosure itself, however, as well as a preferred mode of use, various objectives and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings. The functionality of various circuits, devices or components described herein may be implemented as hardware (including discrete components, integrated circuits and systems-on-a-chip ‘SoC’), firmware (including application specific integrated circuits and programmable chips) and/or software or a combination thereof, depending on the application requirements.
Similarly, the functionality of various mechanical elements, members, or components for forming modules, sub-assemblies and assemblies assembled in accordance with a structure for an apparatus may be implemented using various materials and coupling techniques, depending on the application requirements. Descriptive and directional terms used in the written description such as top, bottom, left, right, and similar others, refer to the drawings themselves as laid out on the paper and not to physical limitations of the disclosure unless specifically noted. The accompanying drawings may not to be drawn to scale and some features of embodiments shown and described herein may be simplified or exaggerated for illustrating the principles, features, and advantages of the disclosure.
Use of adhesives in the fabrication of flexible tape substrates makes it more challenging to achieve desired product quality and reliability. The adhesive material, which is often soft and sticky, is typically difficult to handle as it tends to stick to the punch and die set and also tends to extrude (e.g., stretch during punching). In addition, the adhesive material may be squeezed into the lumen or cavity of the punched hole due to the pressure applied during the lamination of the copper foil. Presence of adhesive material in the lumen of the punched hole may disrupt the deposition of metal in the holes, and may potentially lead to the formation of voids and defective plug surfaces, thereby reducing product quality and reliability. Presence of the adhesive material in the lumen may also result in a defect such as a notch in the solder ball during the reflow process, which may be a stress initiation point and which may result in solder joint cracking during reliability testing. This problem may be addressed by an apparatus and method for fabricating a semiconductor device having an improved adhesiveless flexible tape substrate. According to an embodiment, in a method and apparatus for fabricating a semiconductor device having a flexible tape substrate, a hole is punched in the flexible tape substrate. The flexible tape substrate includes a metal layer attached to a polyimide layer without an adhesive there between. A cover is placed on the metal layer to cap a base of the hole. A metal is deposited on the cover exposed at the base of the hole, the metal being used to form a bond with the metal layer. The metal being deposited causes the hole to be plugged up to a selective height. Upon removal of the cover, the metal may also be deposited on the metal layer to increase a thickness of the metal layer. A portion of a semiconductor device having an improved adhesiveless flexible tape substrate is described with reference to FIGS. 1A , 1B, 1C, 1D, 1E, 2A, 2B, 2C, 3A and FIG. 3B .
The following terminology may be useful in understanding the present disclosure. It is to be understood that the terminology described herein is for the purpose of description and should not be regarded as limiting.
Semiconductor Package (or Package)—A semiconductor package provides the physical and electrical interface to at least one integrated circuit (IC) or die for connecting the IC to external circuits. The package protects the IC from damage, contamination, and stress that result from factors such as handling, heating, and cooling. The process of putting the IC inside a package to make it reliable and convenient to use is known as semiconductor package assembly, or simply ‘assembly’.
Substrate—A substrate is an underlying material used to fabricate a semiconductor device. In addition to providing base support, substrates are also used to provide electrical interconnections between the IC chip and external circuits.
Semiconductor Device—A semiconductor device is an electronic component that utilizes electronic properties of semiconductor materials to perform a desired function. A semiconductor device may be manufactured as a single discrete device or as one or more ICs packaged into a module.
Electroforming—A manufacturing process to form a metal object by electro deposition (may also referred to as electroplating). Electroplating refers to a process to form a metal covered object. Electro deposition is the deposition (e.g., electrochemical reduction) of metal ions from an electrolytic solution in response to an electrical input. The metal is deposited onto a “mandrel” or “former” having a suitable shape to form a metal layer of a desired thickness, followed by the removal of the mandrel to produce a free standing metal or metal covered object. Electroforming is often used to produce precise solid-state electronic devices such as integrated circuit chips. A mandrel is usually a cylindrical metal bar that serves as a core around which material (such as metal) may be cast, molded, forged, bent, deposited, or otherwise shaped.
Configuration—Describes a set up of an element, a circuit, a package, an electronic device, and similar other, and refers to a process for setting, defining, or selecting particular properties, parameters, or attributes of the device prior to or during its use or operation. Some configuration attributes may be selected to have a default value. For example, a thickness of a metal layer may be configured to be increased from a default value of 1 micron to 40 microns.
Lumen—The inside bore or cavity of a hollow tube, a hole or a via.
In the depicted embodiment, the semiconductor device 100 includes the flexible tape substrate 110 having 2-layers with a combined thickness TS 112. The flexible tape substrate 110 includes a metal layer 120 having a thickness TM 122 that is directly attached to a polyimide layer 130 having a thickness TP 132. That is, the metal layer 120 and the polyimide layer 130 are attached in an adhesivesless manner, e.g., without the presence of an adhesive there between. In a particular embodiment, the metal layer 120 is fabricated using a metal such as copper, silver, gold, nickel, zinc, platinum, palladium, iridium, ruthenium, osmium, rhodium, iron, cobalt, indium, tin, antimony, lead, bismuth, and alloys thereof.
Referring back to FIG. 1C , a bottom surface 152 of the cover 150 is coplanar with the top surface of the metal layer 120. The bottom surface 152, which is exposed to the hole 140, is capable of receiving a deposit of the metal from the metal source. The metal being deposited (also referred to as a metal plug) is capable of being bonded to the metal layer 120. In a particular embodiment, the metal being deposited in the hole 140 may be the same as the metal being used to fabricate the metal layer 120, e.g., copper. In another embodiment, the metal being deposited in the hole 140 may be different than the metal being used to fabricate the metal layer 120, e.g., Ni metal deposit on a copper layer. As described earlier, the metal being used for the deposition or the metal layer 120 is selected to be one of copper, silver, gold, nickel, zinc, platinum, palladium, iridium, ruthenium, osmium, rhodium, iron, cobalt, indium, tin, antimony, lead, bismuth, and alloys thereof. The metal being deposited in the hole 140 is capable of plugging the hole 140 up to a selective height. The cover 150, including the bottom surface 152, has a lower coefficient of adhesion to the metal compared to a coefficient of adhesion between the metal and the exposed edge of the metal layer 120 within the hole 140. The difference in the coefficient of adhesion thereby enables the metal plugged in the hole 140 to remain attached to the edge of the metal layer 120 within the hole 140 when the cover 150 is separated from the metal layer 120. The cover 150 may be treated to further reduce the coefficient of adhesion to the metal.
In an exemplary, non-depicted embodiment, the flexible tape substrate 110 may undergo further processing to complete the assembly and packaging of the semiconductor device 100. For example, a thickness of the metal layer 120, or the selective height of the metal deposit in the hole 140, or both may be adjusted, e.g., increased or decreased, by additional deposition or removal of the metal. A mask may be used to form a circuit pattern on the metal layer. Unwanted metal may be stripped or etched away to leave the desired circuit pattern.
The activator 224 is operable to activate the metal surface of the metal layer 120, thereby facilitating a uniform electro deposition of the metal. The activator 224 may include chemicals, e.g., acids, that reduce oxides formed on the surface to activate the metal surface. The electroformer 226 is operable to perform the electro depositing of the metal on selective areas of the cleaned and activated metal surfaces of the flexible tape substrate 110 having the hole 140. Certain operations of the electroformer 226 such as plating on both sides of a substrate may be performed by removal of components or may be performed off-line. Additional details of the electroformer 226 are described with reference to FIG. 2C . The drier 228 is operable to dry the surfaces of the flexible tape substrate 110 that have received the electro deposit treatment.
In an embodiment, the mandrel 250 is the same as the cover 150 described with reference to FIG. 1C and the anode 274 is the metal source. Referring back to FIG. 2C , the surface of the mandrel 250, which is coupled to the cathode 272, is in ohmic contact with the metal surface 120 portion of the flexible tape substrate 110 having the hole 140. Thus, the metal surface 120 is electrically coupled to the cathode 272. The mandrel 250 and the flexible tape substrate 110 are partially immersed in the electrolyte solution 260. The mandrel 250 is capable of being rotated around an axis to control an amount of time the hole 140 is completely immersed in the electrolyte solution 260. By being in ohmic contact, the metal surface 120, except for the base of the hole 140, is advantageously shielded by the surface of the mandrel 250 from receiving the electro deposit of the metal.
The controller 280 is operable to receive inputs and control an amount of metal that is electro deposited on selective areas of the flexible tape substrate 110 such as in the hole 140 by controlling the amount of time the hole 140 is immersed in the electrolyte solution 260 and by controlling an amount of current flowing between the cathode 272 and the anode 274. The controller 280 may be operated in manual control, e.g., by an operator, or may be operated in automatic control. For example, the controller 280 is operable to adjust the time and the current to cause the electro depositing of the metal on the surface of the mandrel 250 exposed to the hole 140, thereby causing the hole 140 to be plugged with the metal up to the selective height, e.g., a height that is equal to the thickness TS 122 of the metal layer 120.
In an embodiment, after reaching the selective height of the plug in the hole 140, the mandrel 250 may be removed from the tank, e.g., to perform off-line processing 227. Examples of the off-line processing 227 may include substrate masking, developing, and etching. The masking, developing, and etching operations form the pattern side assuming the metal layer 120 laminated to the flexible substrate 110 is of a desired thickness. In some applications, the off-line processing may include a final plating process, to cover selective surfaces of the patterns and plugs with metal layers such as Ni and Au. In some applications, the off-line processing may include increasing a thickness of the metal layer 120 using an electroplating process. In this application, the metal layer 120 is in the form of a thin seed layer. The thickness of the thin seed layer is built up having patterns of metal that may be over plated with metals such as Ni and Au or Ni and Pd, after which the resist is stripped and the seed layer is etched away leaving electrically discrete patterns capped with thin layers of other metals. In some applications, the metal layer 120 may have the desired thickness. After masking, exposing-developing trace side, and plating, e.g., with Ni+Au, and stripping resist, the metal layer 120 exposed with no Ni and Au is etched to the polyimide using Ni+Au as etch mask, thus forming electrically discrete traces or patterns.
The removal of the mandrel 250 causes the metal deposited on the mandrel 250 to remain with the metal layer 120. The separation of the mandrel 250 exposes a continuous top surface of the metal layer 120. The base of the hole 140 has a plugged-in surface that is coplanar with the metal layer 120. The separation also enables electro deposition of the metal on additional areas of the flexible tape substrate 110 having the hole 140 that is at least partially plugged up. That is, the flexible metal tape 110 having at least a partially plugged up hole may be immersed in the electrolyte solution 260 for receiving additional electro deposit treatment, if desired. For example, a thickness of the metal layer 120 may be increased from TS 122 to a thickness TS2 292. In a particular embodiment, the metal layer 120 is a seed layer having a first thickness of less than 2 microns. The thickness of the metal layer may be increased to approximately 50 microns through the electro deposition process. Similarly, the electro deposition of the metal in the lumen of the hole 140 may be increased from an height that equal to TS 122 to a second height TH2 294 that is less than the thickness TS 112. If an initial thickness of the metal layer 120 meets desired needs then no further electro deposition treatment may be provided. As described earlier, in an exemplary, non-depicted embodiment, a mask may be used to form a circuit pattern on the metal layer 120. Unwanted metal may be stripped or etched away to leave the desired circuit pattern. If a seed layer is used, then after patterning and plating to desired thickness, the etching process is used to remove the seed layer.
Various steps described above may be added, omitted, combined, altered, or performed in different orders. For example, step 330 may be divided into sub steps. FIG. 3B is a flow chart illustrating a method for depositing a metal by electroforming, according to an embodiment. In a particular embodiment, FIG. 3B illustrates the process for electroforming described with reference to FIGS. 2A , 2B and FIG. 2C . At step 3302, the flexible tape substrate is cleaned. At step 3304, the flexible tape substrate and the cover is immersed in an electrolyte solution of the metal, thereby immersing the hole in the electrolyte solution. At step 3306, a negative voltage is applied to the cover, which is in ohmic contact with the metal layer. At step 3308, a positive voltage is applied to an anode made from the metal to initiate the electro deposition process.
Several advantages are achieved by the method and apparatus according to the illustrative embodiments presented herein. The embodiments advantageously provide an improved method and apparatus for fabricating a semiconductor device having a flexible tape substrate that is free from the use of adhesives, e.g., is without an adhesive or is adhesiveless. The adhesiveless fabrication process advantageously uses less expensive starting material, eliminates the step of laminating the copper layer on the adhesive surface, and simplifies the punching operation by eliminating the use of adhesives. The adhesiveless fabrication of the flexible tape substrate also advantageously eliminates the disruption of metal deposition due to the presence of the adhesive material in the vias, thereby reducing the formation of voids or defective plug surfaces. The adhesiveless fabrication technique advantageously improves semiconductor package reliability by eliminating the possibility of an adhesive in the lumen, thereby eliminating the formation of a defect such as a notch in the solder. By eliminating the defect, which may potentially become a stress initiation point, stress induced defects such as solder joint cracking during reliability testing are eliminated. The adhesiveless fabrication technique also uses electroforming for electro deposition of metal on selective areas of the flexible tape substrate. For example, the electroforming is advantageously used to increase a thickness of the metal layer, starting as a seed layer having a thickness less than 2 microns and building it up to a desired thickness measured in tens of microns. Standard processes such as masking may be deployed to develop trace patterns and etching may be used to remove metal from the metal layer having the increased thickness.
Although illustrative embodiments have been shown and described, a wide range of modification, change and substitution is contemplated in the foregoing disclosure and in some instances, some features of the embodiments may be employed without a corresponding use of other features. Those of ordinary skill in the art will appreciate that the hardware and methods illustrated herein may vary depending on the implementation. For example, while certain aspects of the present disclosure have been described in the context of using copper as a metal for electroforming, those of ordinary skill in the art will appreciate that the processes disclosed are capable of being used for assembly of semiconductor devices having different types of metals and different metal deposition techniques.
The methods and systems described herein provide for an adaptable implementation. Although certain embodiments have been described using specific examples, it will be apparent to those skilled in the art that the invention is not limited to these few examples. The benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or an essential feature or element of the present disclosure.
The above disclosed subject matter is to be considered illustrative, and not restrictive, and the appended claims are intended to cover all such modifications, enhancements, and other embodiments, which fall within the true spirit and scope of the present disclosure. Thus, to the maximum extent allowed by law, the scope of the present disclosure is to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing detailed description.
Claims (7)
1. A semiconductor device, comprising
a two-layered flexible tape substrate comprising a polymer layer on a first side and a metal layer on a second side opposite the first side and no intervening adhesive layer between the polymer layer and the metal layer;
holes through the polymer layer and the metal layer of the two-layered flexible tape substrate;
plugs of plated non-solder metal each partially filling one of the holes and each having a top surface co-planar with a top surface of the metal layer surface not in contact with the polymer layer; and
a semiconductor die affixed to the top surface of the metal layer and the plugs.
2. The semiconductor device of claim 1 , in which the polymer layer is a polyimide layer.
3. The semiconductor device of claim 1 , in which the metal layer includes copper.
4. The semiconductor device of claim 1 , in which the non-solder metal includes copper.
5. The semiconductor device of claim 4 , further comprising solder balls each attached to a copper plug inside a hole.
6. The semiconductor device of claim 1 , in which the semiconductor die is wire-bonded to the substrate.
7. The semiconductor device of claim 1 , further comprising distinct boundary between each plug and wall of corresponding hole through the metal layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/036,579 US8471155B2 (en) | 2007-06-12 | 2011-02-28 | Metal plugged substrates with no adhesive between metal and polyimide |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/811,749 US7918018B2 (en) | 2007-06-12 | 2007-06-12 | Method of fabricating a semiconductor device |
US13/036,579 US8471155B2 (en) | 2007-06-12 | 2011-02-28 | Metal plugged substrates with no adhesive between metal and polyimide |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/811,749 Division US7918018B2 (en) | 2007-06-12 | 2007-06-12 | Method of fabricating a semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110147934A1 US20110147934A1 (en) | 2011-06-23 |
US8471155B2 true US8471155B2 (en) | 2013-06-25 |
Family
ID=40131010
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/811,749 Active 2028-10-27 US7918018B2 (en) | 2007-06-12 | 2007-06-12 | Method of fabricating a semiconductor device |
US13/036,579 Active 2027-11-20 US8471155B2 (en) | 2007-06-12 | 2011-02-28 | Metal plugged substrates with no adhesive between metal and polyimide |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/811,749 Active 2028-10-27 US7918018B2 (en) | 2007-06-12 | 2007-06-12 | Method of fabricating a semiconductor device |
Country Status (3)
Country | Link |
---|---|
US (2) | US7918018B2 (en) |
TW (1) | TWI405513B (en) |
WO (1) | WO2008157108A2 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101678052B1 (en) * | 2010-02-25 | 2016-11-22 | 삼성전자 주식회사 | Printed circuit board(PCB) comprising one-layer wire pattern, semiconductor package comprising the PCB, electrical and electronic apparatus comprising the package, method for fabricating the PCB, and method for fabricating the package |
JP2012084840A (en) * | 2010-09-13 | 2012-04-26 | Renesas Electronics Corp | Semiconductor device and manufacturing method thereof |
US8456021B2 (en) | 2010-11-24 | 2013-06-04 | Texas Instruments Incorporated | Integrated circuit device having die bonded to the polymer side of a polymer substrate |
US20120286416A1 (en) * | 2011-05-11 | 2012-11-15 | Tessera Research Llc | Semiconductor chip package assembly and method for making same |
US20140091784A1 (en) * | 2012-10-01 | 2014-04-03 | United Technologies Corporation | Artificial Defect for Eddy Current Inspection |
US9899330B2 (en) * | 2014-10-03 | 2018-02-20 | Mc10, Inc. | Flexible electronic circuits with embedded integrated circuit die |
CN106684003B (en) * | 2016-12-29 | 2019-03-29 | 清华大学 | Fan-out package structure and preparation method thereof |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3868724A (en) | 1973-11-21 | 1975-02-25 | Fairchild Camera Instr Co | Multi-layer connecting structures for packaging semiconductor devices mounted on a flexible carrier |
US4411982A (en) | 1979-09-26 | 1983-10-25 | Matsushita Electric Industrial Co., Ltd. | Method of making flexible printed circuits |
US5322976A (en) | 1987-02-24 | 1994-06-21 | Polyonics Corporation | Process for forming polyimide-metal laminates |
JPH11121541A (en) | 1997-10-21 | 1999-04-30 | Hitachi Cable Ltd | Manufacture of tab tape for bga |
US6418615B1 (en) * | 1999-03-11 | 2002-07-16 | Shinko Electronics Industries, Co., Ltd. | Method of making multilayered substrate for semiconductor device |
US6670718B2 (en) | 2000-12-19 | 2003-12-30 | Hitachi Cable, Ltd. | Wiring board utilizing a conductive member having a reduced thickness |
US6916689B2 (en) | 2000-05-15 | 2005-07-12 | Texas Instruments Incorporated | Plastic chip-scale package having integrated passive components |
US20070175025A1 (en) | 2001-09-28 | 2007-08-02 | Toppan Printing Co., Ltd. | Method of manufacturing multi-layer wiring board |
US8237270B2 (en) * | 2007-04-13 | 2012-08-07 | Shinko Electric Industries Co., Ltd. | Wiring board manufacturing method, semiconductor device manufacturing method and wiring board |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3434672C2 (en) * | 1984-09-21 | 1986-09-11 | Fa. Carl Freudenberg, 6940 Weinheim | Process for the production of flexible printed circuit boards for high bending stress |
US4812213A (en) * | 1988-05-06 | 1989-03-14 | Rogers Corporation | Process for the manufacture of multi-layer circuits with dynamic flexing regions and the flexible circuits made therefrom |
US4945029A (en) * | 1988-05-06 | 1990-07-31 | Rogers Corporation | Process for the manufacture of multi-layer circuits with dynamic flexing regions and the flexible circuits made therefrom |
US5790378A (en) * | 1995-09-22 | 1998-08-04 | National Semiconductor Corporation | High density integrated circuit package including interposer |
SG86345A1 (en) * | 1998-05-14 | 2002-02-19 | Matsushita Electric Ind Co Ltd | Circuit board and method of manufacturing the same |
US6153060A (en) * | 1999-08-04 | 2000-11-28 | Honeywell International Inc. | Sputtering process |
US20070220745A1 (en) * | 2004-04-29 | 2007-09-27 | Siemens Aktiengesellschaft | Method for Producing Traverse Connections in Printed Circuit Board Sets |
US20050285253A1 (en) * | 2004-06-24 | 2005-12-29 | Kumamoto Takashi | Forming buried via hole substrates |
-
2007
- 2007-06-12 US US11/811,749 patent/US7918018B2/en active Active
-
2008
- 2008-06-09 WO PCT/US2008/066278 patent/WO2008157108A2/en active Application Filing
- 2008-06-11 TW TW097121815A patent/TWI405513B/en active
-
2011
- 2011-02-28 US US13/036,579 patent/US8471155B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3868724A (en) | 1973-11-21 | 1975-02-25 | Fairchild Camera Instr Co | Multi-layer connecting structures for packaging semiconductor devices mounted on a flexible carrier |
US4411982A (en) | 1979-09-26 | 1983-10-25 | Matsushita Electric Industrial Co., Ltd. | Method of making flexible printed circuits |
US5322976A (en) | 1987-02-24 | 1994-06-21 | Polyonics Corporation | Process for forming polyimide-metal laminates |
JPH11121541A (en) | 1997-10-21 | 1999-04-30 | Hitachi Cable Ltd | Manufacture of tab tape for bga |
US6418615B1 (en) * | 1999-03-11 | 2002-07-16 | Shinko Electronics Industries, Co., Ltd. | Method of making multilayered substrate for semiconductor device |
US6916689B2 (en) | 2000-05-15 | 2005-07-12 | Texas Instruments Incorporated | Plastic chip-scale package having integrated passive components |
US6670718B2 (en) | 2000-12-19 | 2003-12-30 | Hitachi Cable, Ltd. | Wiring board utilizing a conductive member having a reduced thickness |
US20070175025A1 (en) | 2001-09-28 | 2007-08-02 | Toppan Printing Co., Ltd. | Method of manufacturing multi-layer wiring board |
US8237270B2 (en) * | 2007-04-13 | 2012-08-07 | Shinko Electric Industries Co., Ltd. | Wiring board manufacturing method, semiconductor device manufacturing method and wiring board |
Also Published As
Publication number | Publication date |
---|---|
WO2008157108A2 (en) | 2008-12-24 |
WO2008157108A3 (en) | 2009-09-11 |
US20110147934A1 (en) | 2011-06-23 |
US20080307644A1 (en) | 2008-12-18 |
TWI405513B (en) | 2013-08-11 |
US7918018B2 (en) | 2011-04-05 |
TW200908833A (en) | 2009-02-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8471155B2 (en) | Metal plugged substrates with no adhesive between metal and polyimide | |
US7317245B1 (en) | Method for manufacturing a semiconductor device substrate | |
EP1921674A1 (en) | Semiconductor device and method for manufacturing same | |
US4944850A (en) | Tape automated bonded (tab) circuit and method for making the same | |
KR100874743B1 (en) | Printed wiring board, manufacturing method thereof, and semiconductor device | |
JP2007311713A (en) | Substrate for electronic apparatus, its manufacturing method, electronic apparatus, and its manufacturing method | |
JP3963655B2 (en) | Circuit device manufacturing method | |
CN106169458A (en) | Semiconductor element mounting lead frame and semiconductor device and manufacture method thereof | |
EP1357775B1 (en) | Circuit board and its manufacturing method | |
TW201019446A (en) | Lead frame board, method of forming the same, and semiconductor device | |
US6889428B2 (en) | Method of manufacturing sheet material and method of manufacturing circuit device using the same | |
JP2005244033A (en) | Electrode package and semiconductor device | |
JPH10125818A (en) | Substrate for semiconductor device, semiconductor device and manufacture thereof | |
US8186043B2 (en) | Method of manufacturing a circuit board | |
JP2003243807A (en) | Wiring board and its manufacturing method | |
JP3979873B2 (en) | Non-contact data carrier manufacturing method | |
JP3246841B2 (en) | Probe structure | |
JP3836375B2 (en) | Manufacturing method of semiconductor device | |
US6777314B2 (en) | Method of forming electrolytic contact pads including layers of copper, nickel, and gold | |
CN107658286B (en) | Substrate for mounting semiconductor element, semiconductor device, and method for manufacturing semiconductor device | |
WO2003002786A1 (en) | Electroplating method and printed wiring board manufacturing method | |
JP2006120803A (en) | Semiconductor device and manufacturing method therefor | |
JP2002208779A (en) | Method of forming columnar metal body and conductive structure | |
JP6557814B2 (en) | Semiconductor element mounting substrate, manufacturing method thereof, and manufacturing method of semiconductor device | |
TW543083B (en) | Method for manufacturing semiconductor module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |