US8311761B2 - Strobe-offset control circuit - Google Patents

Strobe-offset control circuit Download PDF

Info

Publication number
US8311761B2
US8311761B2 US13/276,708 US201113276708A US8311761B2 US 8311761 B2 US8311761 B2 US 8311761B2 US 201113276708 A US201113276708 A US 201113276708A US 8311761 B2 US8311761 B2 US 8311761B2
Authority
US
United States
Prior art keywords
data
signal
strobe
delay
receiver
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US13/276,708
Other versions
US20120033514A1 (en
Inventor
Scott C. Best
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
K Mizra LLC
Original Assignee
Rambus Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=35469172&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US8311761(B2) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Priority to US13/276,708 priority Critical patent/US8311761B2/en
Application filed by Rambus Inc filed Critical Rambus Inc
Publication of US20120033514A1 publication Critical patent/US20120033514A1/en
Priority to US13/656,238 priority patent/US8688399B2/en
Application granted granted Critical
Publication of US8311761B2 publication Critical patent/US8311761B2/en
Assigned to RAMBUS INC. reassignment RAMBUS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BEST, SCOTT C.
Priority to US14/230,558 priority patent/US9111608B2/en
Priority to US14/827,771 priority patent/US10056130B2/en
Priority to US16/106,355 priority patent/US10741237B2/en
Priority to US16/940,858 priority patent/US11551743B2/en
Priority to US18/094,895 priority patent/US20230274775A1/en
Assigned to K.MIZRA LLC reassignment K.MIZRA LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RAMBUS INC.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1668Details of memory controller
    • G06F13/1689Synchronisation and timing concerns
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • G11C7/222Clock generating, synchronizing or distributing circuits within memory device
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/04Arrangements for writing information into, or reading information out from, a digital store with means for avoiding disturbances due to temperature effects

Definitions

  • the disclosure herein relates generally to memory systems and methods.
  • this disclosure relates to systems and methods for transferring information among memory devices and a memory controller.
  • High-speed processor-based electronic systems have become all-pervasive in computing, communications, and consumer electronic applications to name a few.
  • the pervasiveness of these systems has led in turn to an increased demand for the systems to host a larger number of applications having a higher level of complexity than those applications hosted on electronic systems of previous generations.
  • the transfer of information and signals required among the components of these high-speed systems in support of these applications has led to increasing demands for interfaces to support the efficient high-speed transfer of information. Examples of such interfaces include the interfaces between processors and memory devices of high-speed systems.
  • DRAM double-data rate dynamic random access memory
  • the double-data rate DRAM is typically twice as fast as a single data rate DRAM running at the same clock speed because a double-data rate DRAM transfers data on both the rising and falling edge of the clock.
  • a memory controller receives data sent by a double data rate DRAM attached thereto using a strobe-based method.
  • a strobe signal also referred to as the DQS signal
  • a data signal also referred to as the DQ signal
  • This DQS is used by the controller to capture the data signal sent by the DRAM.
  • the DQS signal and the data are received and the DQS signal is delayed by some fixed amount, usually one-fourth of the memory system clock period.
  • This delayed DQS signal which is approximately in quadrature with the received data, is then used as a common sample clock for each of the DQ input receivers in typically a byte or 8 bits of data sent in parallel. Due to system offsets and pin-to-pin offsets in the DRAM (commonly referred to on DRAM datasheets as “tDQSQ”), however, one strobe-delay value for the whole byte cannot be the ideal amount of strobe-delay for every pin. Furthermore, while manual adjustment of per-bit offsets can yield higher performing memory systems, requiring manual adjustments of these offsets in a production memory system tends to be expensive.
  • calibration is performed by affecting the read and write timing positions of the memory controller based on pattern comparisons. For example, to calibrate the read timing of a system, a DRAM can be instructed to provide a known pattern to the controller. The controller then adjusts its read-clock timing position to determine the pass-fail regions (e.g., when a comparison between the received data and the expected data fails, the controller determines that phase position to be in a fail region). Once the pass-fail regions for the entire data-eye are known, the controller chooses an optimal read-clock position centered within the known passing region. A strobe-delay value can be subsequently determined for this optimal read-clock position.
  • Timing-calibrated memory systems which eliminate pin-to-pin timing variation can give better performance than strobe-based memory systems which use per-byte strobes, but they are substantially more complex. Consequently, there is a need in high-speed, strobe-based memory systems, for per-pin (data bit) strobe-offset control and timing calibration to minimize DQS-to-DQ timing offsets for each DQ pin individually, yielding more robust, higher-speed systems.
  • FIG. 1 is a block diagram of a strobe-based memory system including a strobe-offset control system for individual data line strobe-offset control, under an embodiment.
  • FIG. 2 is a flow diagram for individual data line strobe-offset calibration in a calibration mode, under an embodiment.
  • FIG. 3 is a flow diagram for receiving data signals of an individual data line using an optimized sample signal, under an embodiment.
  • FIG. 4 is a block diagram of a strobe-based memory system including a strobe-offset control system in the calibration mode, under an embodiment.
  • FIG. 5 is a timing diagram showing the determination/application of the optimal per-bit variable delay to a strobe signal to generate per-bit strobe signals during calibration mode, under an embodiment.
  • FIG. 6 is a block diagram of a strobe-based memory system including a strobe-offset control system in the receiver mode, under an embodiment.
  • FIG. 7 is a timing diagram showing adjustment of strobe signal timing using an optimal per-bit offset (calibration mode) along with a fixed delay (receiver mode) to generate a per-bit strobe signal with optimal alignment for sampling a corresponding data signal, under an embodiment.
  • FIG. 8 is a block diagram of a strobe-based memory system including a strobe-offset control system for individual data line strobe-offset control, under an embodiment.
  • FIG. 9 is a block diagram of a delay element control circuit for use in strobe-based memory controllers, under an embodiment.
  • FIG. 10 is a block diagram of a strobe-offset control system for individual data line strobe-offset control in strobe-based DDR memory systems, under an alternative embodiment of FIG. 1 .
  • FIG. 11 is a block diagram of a control system for individual data line rising and falling edge strobe-offset control in strobe-based DDR memory controllers, under an alternative embodiment of FIG. 10 .
  • FIG. 12 is a block diagram of a calibration control circuit, under an embodiment.
  • FIG. 13 shows a charge pump that can replace the N-bit counter of a calibration control circuit, under an embodiment.
  • strobe-offset control systems and methods receive a strobe signal from a memory device and in turn generate separate per-bit strobe signals for use in receiving data on an external data line or signal line of a memory system.
  • the systems/methods generate the optimal per-bit strobe signals by automatically calibrating per-bit offset timing between data signals DQ ⁇ X> of individual data lines (where DQ ⁇ X> represents any one of a number of data lines DQ ⁇ N: 0 >, where X is any of data lines 0, 1, 2 . . . N) and corresponding strobe signals DQS.
  • the strobe signals DQS are also referred to as strobes and data strobes.
  • the strobe-offset control system is for use in strobe-based memory systems which include, for example, double data rate (DDR) systems like DDR SDRAM as well as DDR 2 SDRAM and other DDR SDRAM variants, such as reduced latency DRAM (RLDRAM), RLDRAM 2 , Graphics DDR (GDDR) and GDDR 2 , GDDR 3 , but is not limited to these memory systems.
  • the strobe-offset control system generally includes a calibration control circuit coupled to a variable delay element, both of which couple to a receiver.
  • the receiver When operating in a calibration mode, the receiver functions as a phase detector and the combination of the receiver, calibration control circuit and variable delay element can effectively form a delay-locked loop (DLL) circuit.
  • This DLL circuit in response to phase information of the data signals and corresponding strobe signals, adjusts the phase relationship between the strobe signals and the data signals for each received data bit by adjusting an offset or delay value applied to the strobe signal.
  • the delay value is adjusted, for example, to optimally edge-align the data signal DQ ⁇ X> and corresponding strobe signal DQS, but is not so limited.
  • the optimal edge-alignment can be with respect to the rising edge or falling edge of the data DQ ⁇ X> and strobe DQS signals.
  • the optimal delay value once determined, is maintained and the system is subsequently placed in a receiver mode.
  • the receiver now functions as an input sampler or data signal sampler.
  • the delay value determined during the calibration mode is applied to the strobe signals DQS received from the memory devices to generate a per-bit quadrature (i.e., approximately 90 degree phase offset) sample signal DQS′ (also referred to as per-bit strobe signal DQS′); the per-bit strobe DQS′ is output for use by the input sampler in receiving data of a corresponding data signal DQ ⁇ X>.
  • Use of the delay value effectively removes the detected phase difference between the data signal DQ ⁇ X> and the strobe signal DQS, thereby optimizing the overall timing margin for that specific data bit DQ ⁇ X> during data transfer operations.
  • FIG. 1 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 100 for individual data line strobe-offset control, under an embodiment.
  • the strobe-based memory system 199 is a component of and/or coupled to a host system or device (not shown) as appropriate to the host system/device.
  • a strobe-offset control system 100 is coupled to receive data of each data line of the memory system 199 , and can include and/or couple with additional components as appropriate to the memory system 199 or host electronic system.
  • the strobe-offset control system 100 includes a receiver 102 with a data input coupled to a data signal DQ ⁇ X> via a data line 104 through at least one data delay element 150 .
  • the data signal DQ ⁇ X> includes information of one data bit of an N-bit wide data byte transferred to the receiver 102 from one or more memory devices 190 via one or more signal lines or buses 170 .
  • the receiver 102 samples the data signal DQ ⁇ X> in response to the sample signal DQS′ 106 as described below and outputs data signal 112 that includes data ⁇ 0:N>.
  • the strobe-offset control system 100 also includes a multiplexer 140 that receives a delayed strobe signal at a first input 142 and a strobe signal DQS at a second input 144 .
  • the delayed strobe signal is generated from the strobe signal DQS by a strobe delay element 160 .
  • the multiplexer 140 under control of a memory controller or other device (not shown) via a calibrate-enable signal 122 , provides one of the delayed strobe signal or the strobe signal DQS to an input 132 of a variable delay element 130 as appropriate to operating modes of the strobe-offset control system 100 described below.
  • the variable delay element 130 receives the output signal of the multiplexer 140 and generates sample signals DQS′ 106 by applying a delay to the signals received at the input 132 .
  • the variable delay element 130 of an embodiment supports delays approximately in the range of one-sixth (i.e., 60 degrees) to one-third (i.e., 120 degrees) of the memory system clock period, and alternative embodiments support other delay periods as appropriate to the receiver and the desired tuning range of the control system 100 .
  • the variable delay element 130 outputs the sample signal DQS′ via line 106 to the receiver 102 .
  • the strobe-offset control system 100 also includes a calibration control circuit 120 which can alternatively be referred to as a calibration controller 120 .
  • the calibration control circuit 120 under control of a memory controller or other device (not shown) of the memory system 199 via a calibrate-enable signal 122 , operates in a calibration mode to adjust an amount of the delay or offset applied by the variable delay element 130 to versions of the strobe signal.
  • the calibration control circuit 120 of an embodiment uses information of one or more signals received from the receiver 102 in performing adjustments of the variable delay value of delay element 130 .
  • One signal received from the receiver 102 is an adjustment control signal 114 that affects the amount of offset applied by the variable delay element 130 as described below.
  • the calibration control circuit 120 receives an optional adjustment valid signal 116 from the receiver 102 that indicates when information of the adjustment control signal 114 is valid, as described below.
  • the strobe signal DQS is coupled to a first input of the multiplexer 140 using at least one strobe delay element 160 .
  • the strobe delay element 160 applies pre-specified delay or offset to the received strobe signal DQS.
  • the strobe delay element 160 of an embodiment delays the strobe signal DQS by a period of time that is one-fourth of the memory system clock period (i.e., 90 degrees), but alternative embodiments will use delay values appropriate to the receiver type. While the strobe delay element 160 is shown and described as dedicated to each byte, alternative embodiments may use one strobe delay element 160 per bit.
  • the data signal DQ ⁇ X> of an embodiment couples to the receiver 102 through at least one data delay element 150 .
  • the data signal DQ ⁇ X> is transmitted from the memory devices 190 in a read operation, for example.
  • the transmitted data signal DQ ⁇ X> is edge-aligned to the transmitted strobe signal DQS.
  • the data delay element 150 applies pre-specified delay to the received data signal DQ ⁇ X>, and couples a delayed version of the data signal DQ ⁇ X>′ (referred to as the delayed data signal) to the receiver 102 .
  • the data delay element 150 delays the data signal DQ ⁇ X> by an amount that is approximately equal to the median delay of the variable delay element 130 , such as one-fourth of the memory system clock period (i.e., 90 degrees), but alternative embodiments will use other delay values.
  • the delayed data signal DQ ⁇ X>′ is then used as a data input to the receiver 102 .
  • the memory system 199 including the strobe-offset control system 100 operates in a number of modes including calibration and receiver modes.
  • the receiver 102 In the calibration mode the receiver 102 generally operates as a phase detector and determines any phase difference between a delayed data signal DQ ⁇ X>′ and the strobe signal DQS′.
  • the receiver When operating as a phase detector the receiver will generally be referred to herein as a receiver/phase detector 102 .
  • the receiver/phase detector 102 compares the phase relationship between the strobe signal DQS′ and the delayed data signals DQ ⁇ X>′ for each received data bit, and provides those comparison results to the calibration control circuit 120 via the adjustment control signal 114 .
  • the calibration control circuit 120 will adjust the delay control signal 124 which affects the delay value applied to the strobe signal DQS via the variable delay circuit 130 .
  • the receiver/phase-detector 102 in combination with the calibration control circuit 120 and the variable delay circuit 130 acts very much like a delay-locked loop circuit (DLL). Once this DLL-like circuit is “locked”, the adjusted delay of the variable delay circuit 130 , when applied to the strobe signal DQS, results in a per-bit sample signal DQS′ that is approximately edge-aligned to the delayed data signal DQ ⁇ X>′.
  • DLL delay-locked loop circuit
  • At least one of the delay elements 130 or 150 is variable, while at most one of them is fixed, where the relative delay between delays provided by delay elements 130 and 150 are controlled by the calibration control circuit 120 .
  • calibration control circuit 120 can additionally control the absolute delay of the delay elements 130 and 150 in addition to their relative values.
  • the calibration control circuit 120 can also store the information for subsequent use and/or processing. As such, the information can be used to characterize the corresponding data paths of the memory system. For example, the data of this characterization can be used to generate offsets for use by the memory controller in memory write operations. This data also has uses in generating predicted offset values for use by the variable delay element 130 during calibration.
  • FIG. 2 is a flow diagram 200 for individual data line strobe-offset calibration in a calibration mode, under an embodiment.
  • a state of a calibrate-enable signal places one or more components of the strobe-offset control system in a calibration mode, at block 202 .
  • a multiplexer is configured to provide the received strobe signal (DQS) to the input of a delay circuit, at block 204 .
  • the receiver is configured to compare timing of the edge-positions of the delayed sample signal (DQS′) and the delayed data signals of the data line, at block 206 .
  • a dummy read of the memory devices is initiated, at block 208 .
  • a dummy read is generally defined to include a process in which a controller interface circuit makes a read request from the DRAM, independent of any data needs of the central processor or other higher layer machine-readable code; these reads are performed at power-up, or other intervals in which the DRAM was otherwise not being utilized.
  • data and DQS signals are transmitted from the DRAM, received at the controller, and any phase difference between the delayed sample signal DQS′ and the delayed data signal is detected, at block 210 .
  • Control signals are generated in response to detected phase differences, and the control signals are used to adjust the amount of variable delay which is applied to either the sample signal or the data signal, at block 212 .
  • the variable delay value for each data line when applied to a per-bit sample signal, optimally edge-aligns the per-bit sample signal to the data signal of that data line, but is not so limited.
  • a lock signal is output in response to determination of the optimal offset, at block 214 , but generation of a lock signal is optional as alternative embodiments can determine completion of calibration using any number of other methods.
  • the memory system is placed in a receiver mode in which the receiver functions as an input sampler.
  • the receiver When operating as an input sampler the receiver will generally be referred to herein as a receiver/input sampler 102 .
  • the variable delay value determined/adjusted during the calibration mode is subsequently used in generating a per-bit sample signal for use by the input sampler in receiving data of a corresponding data signal.
  • Use of the variable delay value effectively removes any unwanted offsets between the data signal and the strobe signal, thereby optimizing the overall timing margin between the data signal and the per-bit sample signal during data transfer operations.
  • FIG. 3 is a flow diagram 300 for receiving data signals of an individual data line using an optimized sample signal, under an embodiment.
  • a state of the calibrate-enable signal places the strobe-offset control system in a receiver mode, at block 302 .
  • a multiplexer is configured to provide a delayed version of the received strobe signal (DQS) as the input to a second delay circuit, at block 304 .
  • the delayed strobe signal is delayed by a period that is approximately one-fourth of the memory system clock period (i.e., 90 degrees).
  • the output of this second delay circuit is provided as a sample signal for sampling data signals of the data line, at block 306 .
  • the second delay circuit applies an amount of delay (determined during calibration mode) to the delayed strobe signal, at block 308 (the strobe signal, therefore, is delayed by a total period of approximately one-fourth of the memory system clock period plus the period of the calibrated delay).
  • the twice delayed signal (delayed strobe signal with calibrated applied) is subsequently output as the sample signal for sampling the individual data line, at block 310 .
  • FIG. 4 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 100 in the calibration mode, under an embodiment.
  • the strobe-offset control system 100 and memory system 199 are as described above with reference to FIG. 1 .
  • a memory controller or other component of the memory system 199 activates the calibrate-enable signals 122 to the strobe-offset control system 100 in response to, for example, initialization or re-initialization of a host system.
  • the active state of the calibrate-enable signal 122 places the calibration control circuit 120 in a calibration mode, and selects the strobe signal DQS (input 144 ) as the output 132 of the multiplexer 140 and consequently the input of the variable delay element 130 .
  • the output of the variable delay element 130 is a delayed version of the input signal, as described below, and is used as a sample signal DQS′ 106 input to the receiver.
  • a dummy read of the memory devices 190 is then initiated by the memory controller (not shown) during which the delayed data signal DQ ⁇ X>′ is compared with DQS′ by the receiver/phase detector 102 .
  • the receiver/phase detector 102 acts as a phase detector (PD) 102 which compares the phase difference between the delayed data signal DQ ⁇ X>′ and the sample signal DQS′.
  • the receiver/phase detector 102 In response to detected phase differences the receiver/phase detector 102 generates an adjustment control signal 114 , and an optional adjustment-valid signal 116 .
  • the receiver/phase detector 102 outputs the adjustment control signal 114 , and optionally the adjustment-valid signal 116 , to the calibration control circuit 120 .
  • the adjustment control signal 114 is an embodiment of a delay-lock loop's (DLL's) up/down signal that the calibration controller 120 uses to affect adjustments to the delay value.
  • the calibration control circuit 120 adjusts the delay applied by the variable delay element 130 via signal lines 124 in response to the adjustment-control and optional adjustment-valid signals 114 and 116 . Repeated adjustments of the variable delay value, in a closed-loop manner, results in signal DQS′ 106 being optimally aligned (approximately edge-aligned) to the delayed data signal DQ ⁇ X>′.
  • the combination of the receiver/phase detector 102 , calibration control circuit 120 and variable delay element 130 effectively form a DLL circuit.
  • This DLL circuit in response to phase information of the delayed data signal DQ ⁇ X>′ and corresponding delayed strobe signal DQS′, adjusts the phase relationship between these signals for each received data bit DQ ⁇ X> (where “X” is 0 . . . N, where “N” is the number of bits associated with a given DQS signal) by adjusting a delay applied to the strobe signal DQS.
  • the adjusted delay when applied to the strobe signal DQS results in a per-bit sample signal DQS′ that is approximately edge-aligned to the delayed data signal DQ ⁇ 0 >′.
  • An optional lock signal 126 is subsequently output (to the memory controller or other circuitry of the memory system 199 ) by the calibration control circuit 120 in response to determination of the edge-alignment, but alternative embodiments may not output a lock signal.
  • the receiver/phase detector 102 of an embodiment outputs a valid signal 116 to the calibration control circuit 120 of an embodiment.
  • the valid signal 116 which is output by the receiver/phase detector 102 to indicate when the adjustment control signal 114 is valid, is used in systems in which the data pattern of the dummy read contains an unequal number of transitions between the data DQ ⁇ X> and strobe DQS signals. That is, while DQS is defined to transition once for every bit transmitted, the DQ ⁇ X> signal may not transition every bit (e.g., if two or more logic-high or logic-low states are transmitted in a row).
  • the valid signal 116 indicates that the DQ ⁇ X> to DQS comparison result (i.e., adjustment control signal 114 ) is valid only when DQ ⁇ X> is detected to have transitioned for purposes of the comparison.
  • the valid signal 116 may not be used in systems in which the data pattern of the dummy read results in an equal number of transitions between the data DQ ⁇ X> and strobe DQS signals.
  • the adjustment control signal 114 is the same electrical signal as the output of the input sampler when it is used in input-sampler mode, i.e. data ⁇ X> signal 112 .
  • FIG. 5 is a timing diagram 500 showing the determination/application of the optimal per-bit variable delay to a strobe signal DQS to generate per-bit strobe signals DQS′ during calibration mode, under an embodiment.
  • Two data lines DQ ⁇ 0 > and DQ ⁇ 3 > are shown as examples only, as the methods described herein are similarly applied to all lines DQ ⁇ X>.
  • delayed data signal DQ ⁇ 0 >′ the rising/falling edges of this data signal DQ ⁇ 0 >′ during an example dummy read (calibration mode) are offset from the corresponding rising/falling edges of the strobe signal DQS by a first phase difference 502 . This phase-difference will, if uncompensated for, limit the maximum bandwidth achievable by the memory system.
  • the receiver/phase detector in combination with the calibration control circuit and variable delay element (collectively the DLL) detects the phase difference 502 , adjusts a variable delay 504 to compensate for the phase difference, and applies the adjusted delay 504 to the strobe signal DQS.
  • the result of applying the adjusted delay 504 to the strobe signal DQS for this data line is a per-bit sample signal DQS ⁇ 0 >′ that is approximately edge-aligned to the delayed data signal DQ ⁇ 0 >′.
  • the rising/falling edges of this data signal DQ ⁇ 3 >′ during the example dummy read (calibration mode) are offset from the rising/falling edges of the strobe signal DQS by a second phase difference 512 .
  • the DLL receives the phase difference 512 , adjusts a variable delay 514 to compensate for the phase difference, and applies the adjusted delay 514 to the strobe signal DQS.
  • the result of applying the adjusted delay 514 to the strobe signal DQS for this data line is a per-bit sample signal DQS ⁇ 3 >′ that is approximately edge-aligned to the delayed data signal DQ ⁇ 3 >′.
  • FIG. 6 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 100 in the receiver mode, under an embodiment.
  • the strobe-offset control system 100 and memory system 199 are as described above with reference to FIG. 1 .
  • a memory controller or other component of the memory system 199 places the system in the receiver mode by deactivating the calibrate-enable signal.
  • the receiver/input sampler 102 operates as an input sampler in the receiver mode and, as such, receives a sample signal DQS′ from the variable delay element.
  • the sample signal is generated by the variable delay element by applying the offset determined during the calibration mode to the delayed strobe signal.
  • the variable delay element outputs a per-bit sample signal DQS′ to the receiver/input sampler 102 for use in sampling/receiving data of the corresponding delayed data signal DQ ⁇ X>′.
  • the receiver/input sampler 102 outputs the sampled/received data on the data lines 112 .
  • FIG. 7 is a timing diagram 700 showing adjustment of strobe signal timing using an optimal per-bit variable delay along with a fixed delay to generate a per-bit strobe signal with optimal alignment for sampling a corresponding data signal, under an embodiment.
  • One data signal DQ ⁇ 0 > is shown as an example only, as the methods described herein are similarly applied to all data lines DQ ⁇ X>.
  • the strobe-offset control system receives the strobe signal DQS from the memory devices along with the data signal DQ ⁇ 0 >. Due to system offsets and pin-to-pin offsets in the memory devices there is an edge-alignment offset 702 between the strobe signal DQS and the received data signal DQ ⁇ 0 >.
  • a fixed delay 704 of approximately 90 degrees to the received data signal DQ ⁇ 0 > as described above produces delayed data signal DQ ⁇ 0 >′.
  • the delayed data signal DQ ⁇ 0 >′ is compared to the received strobe signal DQS and information of phase/timing differences detected during this process result in adjustment and subsequent application of a variable delay 706 to the received strobe signal DQS.
  • Application of the variable delay 706 to the strobe signal DQS results in per-bit sample signal DQS ⁇ 0 >′ (without a fixed delay).
  • the variable delay 706 is approximately equal to the edge-alignment offset 702 plus the fixed delay 704 applied to the data signal DQ ⁇ 022 . This results in a sample signal DQS ⁇ 0 >′ (without a fixed delay) that is approximately edge-aligned with the delayed data signal DQ ⁇ 0 >′.
  • a fixed delay 708 of approximately 90 degrees is applied to the strobe signal DQS along with the variable delay 706 to generate the optimal per-bit sample signal DQS ⁇ 0 >′ for use by the receiver during normal receive operations.
  • the per-bit sample signal DQS ⁇ 0 >′ is optimally positioned relative to the data signal so as to maximize the probability of accurately sampling the delayed data signal DQ ⁇ 0 >′.
  • the amount of per-pin offset that is correctable using the systems and methods herein is the maximum delay difference between the delay available from the variable delay element 130 and the data delay element 150 ( FIG. 1 ).
  • the optimal alignment provided by the systems/methods herein therefore, overcomes some if not all effects due to system/pin-to-pin offsets.
  • the strobe-offset control system 100 includes data delay elements and strobe delay elements for applying fixed delays to the received data signals and strobe signals, respectively.
  • the strobe-offset control system 100 of another embodiment therefore includes one or more delay element control circuits or controllers for use in controlling tolerances of the delays provided by the strobe and data delay elements.
  • FIG. 8 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 800 for individual data line strobe-offset control, under an embodiment.
  • the delay element control circuit 880 generates control signals 882 for use in controlling nominal values of the strobe delay element 160 , and/or the data delay element 150 , and/or the variable delay element 130 . While a single delay element control circuit 880 is described below as controlling both the strobe 160 and data 150 delay elements, alternative embodiments can use separate delay element control circuit for each delay element, each type of delay element or for different combinations of delay elements.
  • FIG. 9 is a block diagram of a delay element control circuit 880 for use in strobe-based memory controllers, under an embodiment.
  • the delay element control circuit 880 controls the respective delays or offsets within a pre-specified range in response to variations in operating or environmental parameters of the host system, memory controller, and/or strobe-offset control system.
  • the operating parameters include, for example, the speed of operation, but can include numerous other parameters as appropriate.
  • the environmental parameters include, for example temperature and/or power supply voltage, but can include numerous other parameters as appropriate.
  • the delay element control circuit 880 of an embodiment includes a delay line 902 , a phase detector 904 , and a delay line controller 906 .
  • the delay line 902 includes four unit delay elements DE 1 , DE 2 , DE 3 , and DE 4 coupled in series and receiving the memory system clock signal 910 as an input; alternative embodiments can include any number of unit delay elements.
  • the delay line 902 provides a total delay that is approximately one period of the memory system clock. Therefore, each of the four unit delay elements DE 1 -DE 4 delays the input clock signal 910 by an amount that is one-fourth of the memory system clock period.
  • the delay line output couples to the phase detector 904 along with the memory system clock signal 910 .
  • the phase detector 904 determines any phase difference between these two input signals and outputs control signals 914 to the delay line controller 906 that include information of the detected phase difference.
  • the delay line controller 906 in turn outputs control signals 882 for use in controlling timing offsets of one or more of the unit delay elements DE 1 -DE 4 in response to the information from the phase detector 904 .
  • the delay line controller output signals 882 are also used as control signals for use in setting the nominal delay value of delay elements like the strobe delay element 106 , the data delay element 150 , and the variable delay element 130 .
  • the delay line controller output signals 882 can be any of a variety of signal types known in the art, such as voltage bias signals, current bias signals, or digital delay-control signals.
  • the offsets of the delay elements are controlled within a pre-specified range in response to variations in operating parameters described above.
  • FIG. 10 is a block diagram of a strobe-offset control system 1000 for individual data line strobe-offset control in strobe-based DDR memory systems 1099 , under an alternative embodiment of FIG. 1 .
  • the DDR memory system 1099 transfers data from the memory devices 190 on both the rising and falling edge of the strobe signal DQS. Consequently, the DDR memory system 1099 is similar to the strobe-based memory system 199 described above with reference to FIG. 1 except for an additional receiver/input sampler 102 F that samples/receives data on the falling edge of the sample signal DQS′.
  • the strobe-offset control system 1000 is similar to the strobe-offset control system 100 described above with reference to FIG. 1 except for an additional coupling of the variable delay element output signal DQS′ to the falling-edge receiver/input sampler 102 F.
  • the strobe-based DDR memory system 1099 includes a rising-edge receiver/input sampler 102 R and a falling-edge receiver/input sampler 102 F both having data inputs coupled to receive a delay data signal DQ ⁇ X>′ that has been delayed by a data delay element 150 .
  • the data signal DQ includes information of one data bit of a data byte transferred between the receivers/input samplers 102 R/ 102 F and one or more memory devices 190 via one or more buses 170 .
  • the rising-edge receiver/input sampler 102 R and falling-edge receiver/input sampler 102 F both receive sample signal DQS′ from the variable delay element 130 .
  • the rising-edge receiver/input sampler 102 R samples the data signal DQ ⁇ X> in response to the sample signal DQS′ 106 as described above and outputs data signal 112 R that includes data DATAR ⁇ 0:N>.
  • the falling-edge receiver/input sampler 102 F samples the data signal DQ ⁇ X> in response to the sample signal DQS′ 106 as described above and outputs data signal 112 F that includes data DATAF ⁇ 0:N>.
  • Components of the strobe-offset control system 1000 include a calibration control circuit 120 , a variable delay element 130 , and a multiplexer 140 , but can include and/or couple with additional components as appropriate to the memory system 1099 or host electronic system.
  • the strobe-offset control system 1000 and its various components operate during data transfer operations as described above with reference to FIGS. 1-7 .
  • FIG. 11 is a block diagram of a control system 1100 for individual data line rising and falling edge strobe-offset control in strobe-based DDR memory controllers 1199 , under an alternative embodiment of FIG. 10 .
  • the DDR memory system 1199 transfers data from the memory devices on both the rising and falling edge of the strobe signal DQS. Consequently, the DDR memory system 1199 is similar to the strobe-based memory system 199 described above with reference to FIG. 1 except for an additional receiver.
  • the strobe-based DDR memory system 1199 thus includes a rising-edge receiver/input sampler 102 R and a falling-edge receiver/input sampler 102 F both having data inputs coupled to receive a data signal DQ ⁇ X>′ that has been delayed by a data delay element 150 .
  • the rising-edge receiver/input sampler 102 R samples data on the rising edge of a sample signal DQS(R)′ while the falling-edge receiver/input sampler 102 F samples data on the falling edge of a sample signal DQS(F)′.
  • the data signal DQ includes information of one bit of a data byte transferred between each of receiver/input sampler 102 R/ 102 F and one or more memory devices (not shown).
  • the rising-edge receiver/input sampler 102 R samples the data signal DQ ⁇ X> in response to the sample signal DQS(R)′ as described above and outputs data signal 112 R that includes data DATAR ⁇ 0:N>.
  • the falling-edge receiver/input sampler 102 F samples the data signal DQ ⁇ X> in response to the sample signal DQS(F)′ as described above and outputs data signal 112 F that includes data DATAF ⁇ 0:N>.
  • the strobe-offset control system 1100 is similar to the strobe-offset control system 100 described above with reference to FIG. 1 except that it includes additional components that provide separate strobe-offset control for the rising and falling edges of the strobe signal DQS.
  • the rising-edge strobe-offset control components (generally indicated with suffix “R”) include a calibration or offset controller 120 R, a variable delay element 130 R, and a multiplexer 140 R along with corresponding signals 132 R, 124 R, and 112 R, as described above with reference to FIG. 1 .
  • the falling-edge strobe-offset control components include a calibration or offset controller 120 F, a variable delay element 130 F, and a multiplexer 140 F along with corresponding signals 132 F, 124 F, and 112 F, as described above with reference to FIG. 1 .
  • the strobe-offset control system 1100 can include and/or couple with additional components as appropriate to the memory system 1199 or host electronic system. The strobe-offset control system 1100 operates during data transfer operations as described above with reference to FIGS. 1-7 .
  • FIG. 12 is a block diagram of a calibration control circuit 120 , under an embodiment.
  • the calibration control circuit 120 receives an up/down adjustment control signal 114 that is a digital representation of the difference in phase between the strobe signal and the data signal as detected by the receiver.
  • a flip-flop 1204 couples the control signal to an N-bit counter 1202 , but the embodiment is not so limited.
  • the calibration control circuit 120 can also receive an optional adjustment valid signal 116 from the receiver that indicates when the adjustment control signal 114 is valid.
  • the adjustment valid signal when included, is coupled to the N-bit counter 1202 via flip-flop 1206 in an embodiment.
  • the N-bit counter 1202 In response to phase difference information of the adjustment control signal 114 the N-bit counter 1202 accumulates the up/down adjustment and generates the delay control signal 124 as appropriate to the detected phase difference.
  • the delay control signal 124 couples to adjust the variable delay value of delay element 130 up or down as appropriate to the detected phase difference.
  • the calibration control circuit 120 also includes optional circuitry 1210 for detecting a dither condition between the phase of the strobe signal and the data signal as detected by the receiver when the phase of the strobe signal is approximately the same as the phase of the data signal. In response to detecting the dither condition, the circuitry 1210 enables the optional lock signal 126 . The lock signal 126 is subsequently output (to the memory controller or other circuitry of the memory system 199 ) by the calibration control circuit 120 to indicate detected phase alignment of the strobe and data signals.
  • the N-bit counter 1202 can be replaced by a charge pump in an alternative embodiment of the calibration control circuit 120 .
  • FIG. 13 shows a charge pump 1300 that can replace the N-bit counter 1202 , under an embodiment.
  • This charge pump 1300 includes current sources I 1 and I 2 selectively switched to a capacitor C via one of a control (up) signal/transistor Tu or a control (down) signal/transistor Td.
  • Alternative charge pump circuits can be used.
  • the calibration control circuit 120 receives an up/down adjustment control signal 114 that represents the difference in phase between the strobe signal and the data signal as detected by the receiver.
  • Information of the adjustment control signal 114 is used to provide the control (up) signal to the gate of transistor Tu and to provide the control (down) signal to the gate of transistor Td.
  • transistor Tu causes a first current source I 1 to deliver charge onto capacitor C.
  • transistor Td causes a second current source I 2 to sink current with a subsequent decrease in charge on capacitor C.
  • the charge pump 1300 outputs an analog control voltage V out for use in generating the delay control signal 124 ( FIG. 1 ) as appropriate to the detected phase difference.
  • the delay control signal 124 couples to adjust the variable delay value (delay element 130 ) up or down as appropriate to the detected phase difference, as described above.
  • the components of the memory systems described above include any collection of computing components and devices operating together.
  • the components of the memory systems can also be components or subsystems within a larger computer system or network.
  • the memory system components can also be coupled among any number of components (not shown), for example other buses, controllers, memory devices, and data input/output (I/O) devices, in any number of combinations.
  • Many of these system components may be soldered to a common printed circuit board (for example, a graphics card or game console device), or may be integrated in a system that includes several printed circuit boards that are coupled together in a system, for example, using connector and socket interfaces such as those employed by personal computer motherboards and dual inline memory modules (“DIMM”).
  • DIMM dual inline memory modules
  • complete systems may be integrated in a single package housing using a system in package (“SIP”) type of approach.
  • IP system in package
  • Integrated circuit devices may be stacked on top of one another and utilize wire bond connections to effectuate communication between chips or may be integrated on a single planar substrate within the package housing.
  • DRAM dynamic random access memory
  • the DRAM memory systems can include double data rate (“DDR”) systems like DDR SDRAM as well as DDR 2 SDRAM and other DDR SDRAM variants, such as Graphics DDR (“GDDR”) and further generations of these memory technologies, i.e., GDDR 2 , and GDDR 3 , but is not limited to these memory systems.
  • DDR double data rate
  • GDDR Graphics DDR
  • aspects of the system for per-bit offset control and calibration described herein may be implemented as functionality programmed into any of a variety of circuitry, including programmable logic devices (PLDs), such as field programmable gate arrays (FPGAs), programmable array logic (PAL) devices, electrically programmable logic and memory devices and standard cell-based devices, as well as application specific integrated circuits (ASICs).
  • PLDs programmable logic devices
  • FPGAs field programmable gate arrays
  • PAL programmable array logic
  • ASICs application specific integrated circuits
  • microcontrollers with memory such as electronically erasable programmable read only memory (EEPROM)
  • embedded microprocessors firmware, software, etc.
  • aspects of the per-bit offset control and calibration system may be embodied in microprocessors having software-based circuit emulation, discrete logic (sequential and combinatorial), custom devices, fuzzy (neural) logic, quantum devices, and hybrids of any of the above device types.
  • the underlying device technologies may be provided in a variety of component types, e.g., metal-oxide semiconductor field-effect transistor (MOSFET) technologies like complementary metal-oxide semiconductor (CMOS), bipolar technologies like emitter-coupled logic (ECL), polymer technologies (e.g., silicon-conjugated polymer and metal-conjugated polymer-metal structures), mixed analog and digital, etc.
  • MOSFET metal-oxide semiconductor field-effect transistor
  • CMOS complementary metal-oxide semiconductor
  • ECL emitter-coupled logic
  • polymer technologies e.g., silicon-conjugated polymer and metal-conjugated polymer-metal structures
  • mixed analog and digital etc.
  • the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense as opposed to an exclusive or exhaustive sense; that is to say, in a sense of “including, but not limited to.” Words using the singular or plural number also include the plural or singular number respectively. Additionally, the words “herein,” “hereunder,” “above,” “below,” and words of similar import refer to this application as a whole and not to any particular portions of this application. When the word “or” is used in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list and any combination of the items in the list.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)

Abstract

A method of operation in a memory controller is disclosed. The method includes receiving a strobe signal having a first phase relationship with respect to first data propagating on a first data line, and a second phase relationship with respect to second data propagating on a second data line. A first sample signal is generated based on the first phase relationship and a second sample signal is generated based on the second phase relationship. The first data signal is received using a first receiver clocked by the first sample signal. The second data signal is received using a second receiver clocked by the second sample signal.

Description

RELATED APPLICATIONS
This application is a Continuation of U.S. patent application Ser. No. 12/694,251, filed Jan. 26, 2010 now U.S. Pat. No. 8,135,555, which is a Continuation of U.S. patent application Ser. No. 11/621,491, filed Jan. 9, 2007 now U.S. Pat. No. 7,668,679, which is a Continuation of U.S. patent application Ser. No. 10/923,421, filed Aug. 20, 2004, now U.S. Pat. No. 7,171,321, each of which is hereby incorporated by reference in its entirety.
TECHNICAL FIELD
The disclosure herein relates generally to memory systems and methods. In particular, this disclosure relates to systems and methods for transferring information among memory devices and a memory controller.
BACKGROUND
High-speed processor-based electronic systems have become all-pervasive in computing, communications, and consumer electronic applications to name a few. The pervasiveness of these systems, many of which are based on multi-gigahertz processors, has led in turn to an increased demand for the systems to host a larger number of applications having a higher level of complexity than those applications hosted on electronic systems of previous generations. The transfer of information and signals required among the components of these high-speed systems in support of these applications has led to increasing demands for interfaces to support the efficient high-speed transfer of information. Examples of such interfaces include the interfaces between processors and memory devices of high-speed systems.
One memory type typically used in high-speed processing systems is double-data rate dynamic random access memory (DRAM). The double-data rate DRAM is typically twice as fast as a single data rate DRAM running at the same clock speed because a double-data rate DRAM transfers data on both the rising and falling edge of the clock.
While the use of double-data rate memory systems leads to increases in data transfer speeds, issues arise regarding the timing of the data transfer, particularly where a memory controller receives data sent by a double data rate DRAM attached thereto using a strobe-based method. Using this strobe-based method, a strobe signal (also referred to as the DQS signal) is edge-aligned to and accompanies a data signal (also referred to as the DQ signal) sent by the DRAM. This DQS is used by the controller to capture the data signal sent by the DRAM. The DQS signal and the data are received and the DQS signal is delayed by some fixed amount, usually one-fourth of the memory system clock period. This delayed DQS signal, which is approximately in quadrature with the received data, is then used as a common sample clock for each of the DQ input receivers in typically a byte or 8 bits of data sent in parallel. Due to system offsets and pin-to-pin offsets in the DRAM (commonly referred to on DRAM datasheets as “tDQSQ”), however, one strobe-delay value for the whole byte cannot be the ideal amount of strobe-delay for every pin. Furthermore, while manual adjustment of per-bit offsets can yield higher performing memory systems, requiring manual adjustments of these offsets in a production memory system tends to be expensive.
In some memory systems, calibration is performed by affecting the read and write timing positions of the memory controller based on pattern comparisons. For example, to calibrate the read timing of a system, a DRAM can be instructed to provide a known pattern to the controller. The controller then adjusts its read-clock timing position to determine the pass-fail regions (e.g., when a comparison between the received data and the expected data fails, the controller determines that phase position to be in a fail region). Once the pass-fail regions for the entire data-eye are known, the controller chooses an optimal read-clock position centered within the known passing region. A strobe-delay value can be subsequently determined for this optimal read-clock position.
Timing-calibrated memory systems which eliminate pin-to-pin timing variation can give better performance than strobe-based memory systems which use per-byte strobes, but they are substantially more complex. Consequently, there is a need in high-speed, strobe-based memory systems, for per-pin (data bit) strobe-offset control and timing calibration to minimize DQS-to-DQ timing offsets for each DQ pin individually, yielding more robust, higher-speed systems.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings, the same reference numbers identify identical or substantially similar elements or acts. To easily identify the discussion of any particular element or act, the most significant digit or digits in a reference number refer to the Figure number in which that element is first introduced (e.g., element 120 is first introduced and discussed with respect to FIG. 1).
FIG. 1 is a block diagram of a strobe-based memory system including a strobe-offset control system for individual data line strobe-offset control, under an embodiment.
FIG. 2 is a flow diagram for individual data line strobe-offset calibration in a calibration mode, under an embodiment.
FIG. 3 is a flow diagram for receiving data signals of an individual data line using an optimized sample signal, under an embodiment.
FIG. 4 is a block diagram of a strobe-based memory system including a strobe-offset control system in the calibration mode, under an embodiment.
FIG. 5 is a timing diagram showing the determination/application of the optimal per-bit variable delay to a strobe signal to generate per-bit strobe signals during calibration mode, under an embodiment.
FIG. 6 is a block diagram of a strobe-based memory system including a strobe-offset control system in the receiver mode, under an embodiment.
FIG. 7 is a timing diagram showing adjustment of strobe signal timing using an optimal per-bit offset (calibration mode) along with a fixed delay (receiver mode) to generate a per-bit strobe signal with optimal alignment for sampling a corresponding data signal, under an embodiment.
FIG. 8 is a block diagram of a strobe-based memory system including a strobe-offset control system for individual data line strobe-offset control, under an embodiment.
FIG. 9 is a block diagram of a delay element control circuit for use in strobe-based memory controllers, under an embodiment.
FIG. 10 is a block diagram of a strobe-offset control system for individual data line strobe-offset control in strobe-based DDR memory systems, under an alternative embodiment of FIG. 1.
FIG. 11 is a block diagram of a control system for individual data line rising and falling edge strobe-offset control in strobe-based DDR memory controllers, under an alternative embodiment of FIG. 10.
FIG. 12 is a block diagram of a calibration control circuit, under an embodiment.
FIG. 13 shows a charge pump that can replace the N-bit counter of a calibration control circuit, under an embodiment.
DETAILED DESCRIPTION
Systems and methods for strobe signal timing calibration and control in strobe-based memory systems are provided below. These systems and methods, also referred to herein as strobe-offset control systems and methods, receive a strobe signal from a memory device and in turn generate separate per-bit strobe signals for use in receiving data on an external data line or signal line of a memory system. The systems/methods generate the optimal per-bit strobe signals by automatically calibrating per-bit offset timing between data signals DQ<X> of individual data lines (where DQ<X> represents any one of a number of data lines DQ<N:0>, where X is any of data lines 0, 1, 2 . . . N) and corresponding strobe signals DQS. The strobe signals DQS are also referred to as strobes and data strobes. The strobe-offset control system is for use in strobe-based memory systems which include, for example, double data rate (DDR) systems like DDR SDRAM as well as DDR2 SDRAM and other DDR SDRAM variants, such as reduced latency DRAM (RLDRAM), RLDRAM2, Graphics DDR (GDDR) and GDDR2, GDDR3, but is not limited to these memory systems.
The strobe-offset control system generally includes a calibration control circuit coupled to a variable delay element, both of which couple to a receiver. When operating in a calibration mode, the receiver functions as a phase detector and the combination of the receiver, calibration control circuit and variable delay element can effectively form a delay-locked loop (DLL) circuit. This DLL circuit, in response to phase information of the data signals and corresponding strobe signals, adjusts the phase relationship between the strobe signals and the data signals for each received data bit by adjusting an offset or delay value applied to the strobe signal. The delay value is adjusted, for example, to optimally edge-align the data signal DQ<X> and corresponding strobe signal DQS, but is not so limited. The optimal edge-alignment can be with respect to the rising edge or falling edge of the data DQ<X> and strobe DQS signals. The optimal delay value, once determined, is maintained and the system is subsequently placed in a receiver mode.
In the receiver mode, the receiver now functions as an input sampler or data signal sampler. The delay value determined during the calibration mode is applied to the strobe signals DQS received from the memory devices to generate a per-bit quadrature (i.e., approximately 90 degree phase offset) sample signal DQS′ (also referred to as per-bit strobe signal DQS′); the per-bit strobe DQS′ is output for use by the input sampler in receiving data of a corresponding data signal DQ<X>. Use of the delay value effectively removes the detected phase difference between the data signal DQ<X> and the strobe signal DQS, thereby optimizing the overall timing margin for that specific data bit DQ<X> during data transfer operations.
In the following description, numerous specific details are introduced to provide a thorough understanding of, and enabling description for, embodiments of the strobe-offset control system. One skilled in the relevant art, however, will recognize that these embodiments can be practiced without one or more of the specific details, or with other components, systems, etc. In other instances, well-known structures or operations are not shown, or are not described in detail, to avoid obscuring aspects of the disclosed embodiments. As an example, the strobe-offset control embodiments described herein are presented in the context of transferring individual data bits DQ<X> with the understanding that the disclosed concepts apply to all data transferred during memory system operations.
FIG. 1 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 100 for individual data line strobe-offset control, under an embodiment. The strobe-based memory system 199 is a component of and/or coupled to a host system or device (not shown) as appropriate to the host system/device. A strobe-offset control system 100 is coupled to receive data of each data line of the memory system 199, and can include and/or couple with additional components as appropriate to the memory system 199 or host electronic system. The strobe-offset control system 100 includes a receiver 102 with a data input coupled to a data signal DQ<X> via a data line 104 through at least one data delay element 150. The data signal DQ<X> includes information of one data bit of an N-bit wide data byte transferred to the receiver 102 from one or more memory devices 190 via one or more signal lines or buses 170. The receiver 102 samples the data signal DQ<X> in response to the sample signal DQS′ 106 as described below and outputs data signal 112 that includes data <0:N>.
The strobe-offset control system 100 also includes a multiplexer 140 that receives a delayed strobe signal at a first input 142 and a strobe signal DQS at a second input 144. The delayed strobe signal is generated from the strobe signal DQS by a strobe delay element 160. The multiplexer 140, under control of a memory controller or other device (not shown) via a calibrate-enable signal 122, provides one of the delayed strobe signal or the strobe signal DQS to an input 132 of a variable delay element 130 as appropriate to operating modes of the strobe-offset control system 100 described below.
The variable delay element 130 receives the output signal of the multiplexer 140 and generates sample signals DQS′ 106 by applying a delay to the signals received at the input 132. The variable delay element 130 of an embodiment supports delays approximately in the range of one-sixth (i.e., 60 degrees) to one-third (i.e., 120 degrees) of the memory system clock period, and alternative embodiments support other delay periods as appropriate to the receiver and the desired tuning range of the control system 100. The variable delay element 130 outputs the sample signal DQS′ via line 106 to the receiver 102.
The strobe-offset control system 100 also includes a calibration control circuit 120 which can alternatively be referred to as a calibration controller 120. The calibration control circuit 120, under control of a memory controller or other device (not shown) of the memory system 199 via a calibrate-enable signal 122, operates in a calibration mode to adjust an amount of the delay or offset applied by the variable delay element 130 to versions of the strobe signal.
The calibration control circuit 120 of an embodiment uses information of one or more signals received from the receiver 102 in performing adjustments of the variable delay value of delay element 130. One signal received from the receiver 102 is an adjustment control signal 114 that affects the amount of offset applied by the variable delay element 130 as described below. Further, the calibration control circuit 120 receives an optional adjustment valid signal 116 from the receiver 102 that indicates when information of the adjustment control signal 114 is valid, as described below.
As described above, the strobe signal DQS is coupled to a first input of the multiplexer 140 using at least one strobe delay element 160. The strobe delay element 160 applies pre-specified delay or offset to the received strobe signal DQS. The strobe delay element 160 of an embodiment delays the strobe signal DQS by a period of time that is one-fourth of the memory system clock period (i.e., 90 degrees), but alternative embodiments will use delay values appropriate to the receiver type. While the strobe delay element 160 is shown and described as dedicated to each byte, alternative embodiments may use one strobe delay element 160 per bit.
Likewise, the data signal DQ<X> of an embodiment couples to the receiver 102 through at least one data delay element 150. The data signal DQ<X> is transmitted from the memory devices 190 in a read operation, for example. In a strobe-based system, the transmitted data signal DQ<X> is edge-aligned to the transmitted strobe signal DQS. The data delay element 150 applies pre-specified delay to the received data signal DQ<X>, and couples a delayed version of the data signal DQ<X>′ (referred to as the delayed data signal) to the receiver 102. The data delay element 150 delays the data signal DQ<X> by an amount that is approximately equal to the median delay of the variable delay element 130, such as one-fourth of the memory system clock period (i.e., 90 degrees), but alternative embodiments will use other delay values. The delayed data signal DQ<X>′ is then used as a data input to the receiver 102.
The memory system 199 including the strobe-offset control system 100 operates in a number of modes including calibration and receiver modes. In the calibration mode the receiver 102 generally operates as a phase detector and determines any phase difference between a delayed data signal DQ<X>′ and the strobe signal DQS′. When operating as a phase detector the receiver will generally be referred to herein as a receiver/phase detector 102. The receiver/phase detector 102 compares the phase relationship between the strobe signal DQS′ and the delayed data signals DQ<X>′ for each received data bit, and provides those comparison results to the calibration control circuit 120 via the adjustment control signal 114. In response to the adjustment control signal 114, and optionally in additional response to the adjustment valid signal 116, the calibration control circuit 120 will adjust the delay control signal 124 which affects the delay value applied to the strobe signal DQS via the variable delay circuit 130. In this embodiment, the receiver/phase-detector 102 in combination with the calibration control circuit 120 and the variable delay circuit 130 acts very much like a delay-locked loop circuit (DLL). Once this DLL-like circuit is “locked”, the adjusted delay of the variable delay circuit 130, when applied to the strobe signal DQS, results in a per-bit sample signal DQS′ that is approximately edge-aligned to the delayed data signal DQ<X>′. Alternatively, at least one of the delay elements 130 or 150 is variable, while at most one of them is fixed, where the relative delay between delays provided by delay elements 130 and 150 are controlled by the calibration control circuit 120. Furthermore, if both delay elements 130 and 150 are variable delay elements, calibration control circuit 120 can additionally control the absolute delay of the delay elements 130 and 150 in addition to their relative values.
In addition to generating information representative of the offset between data and data strobe signals, the calibration control circuit 120 can also store the information for subsequent use and/or processing. As such, the information can be used to characterize the corresponding data paths of the memory system. For example, the data of this characterization can be used to generate offsets for use by the memory controller in memory write operations. This data also has uses in generating predicted offset values for use by the variable delay element 130 during calibration.
FIG. 2 is a flow diagram 200 for individual data line strobe-offset calibration in a calibration mode, under an embodiment. Taking one data line as an example, a state of a calibrate-enable signal places one or more components of the strobe-offset control system in a calibration mode, at block 202. In the calibration mode, a multiplexer is configured to provide the received strobe signal (DQS) to the input of a delay circuit, at block 204. Additionally, the receiver is configured to compare timing of the edge-positions of the delayed sample signal (DQS′) and the delayed data signals of the data line, at block 206. A dummy read of the memory devices is initiated, at block 208. A dummy read is generally defined to include a process in which a controller interface circuit makes a read request from the DRAM, independent of any data needs of the central processor or other higher layer machine-readable code; these reads are performed at power-up, or other intervals in which the DRAM was otherwise not being utilized.
In response to the dummy read, data and DQS signals are transmitted from the DRAM, received at the controller, and any phase difference between the delayed sample signal DQS′ and the delayed data signal is detected, at block 210. Control signals are generated in response to detected phase differences, and the control signals are used to adjust the amount of variable delay which is applied to either the sample signal or the data signal, at block 212. The variable delay value for each data line, when applied to a per-bit sample signal, optimally edge-aligns the per-bit sample signal to the data signal of that data line, but is not so limited. A lock signal is output in response to determination of the optimal offset, at block 214, but generation of a lock signal is optional as alternative embodiments can determine completion of calibration using any number of other methods.
Following determination and adjustment of the optimal variable delay value the memory system is placed in a receiver mode in which the receiver functions as an input sampler. When operating as an input sampler the receiver will generally be referred to herein as a receiver/input sampler 102. The variable delay value determined/adjusted during the calibration mode is subsequently used in generating a per-bit sample signal for use by the input sampler in receiving data of a corresponding data signal. Use of the variable delay value effectively removes any unwanted offsets between the data signal and the strobe signal, thereby optimizing the overall timing margin between the data signal and the per-bit sample signal during data transfer operations.
FIG. 3 is a flow diagram 300 for receiving data signals of an individual data line using an optimized sample signal, under an embodiment. Following calibration of the offset, as described above, a state of the calibrate-enable signal places the strobe-offset control system in a receiver mode, at block 302. In the receiver mode, a multiplexer is configured to provide a delayed version of the received strobe signal (DQS) as the input to a second delay circuit, at block 304. The delayed strobe signal is delayed by a period that is approximately one-fourth of the memory system clock period (i.e., 90 degrees). The output of this second delay circuit is provided as a sample signal for sampling data signals of the data line, at block 306. The second delay circuit applies an amount of delay (determined during calibration mode) to the delayed strobe signal, at block 308 (the strobe signal, therefore, is delayed by a total period of approximately one-fourth of the memory system clock period plus the period of the calibrated delay). The twice delayed signal (delayed strobe signal with calibrated applied) is subsequently output as the sample signal for sampling the individual data line, at block 310.
As a further example of the operating modes described above, FIG. 4 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 100 in the calibration mode, under an embodiment. The strobe-offset control system 100 and memory system 199 are as described above with reference to FIG. 1. Regarding the calibration mode, a memory controller or other component of the memory system 199 activates the calibrate-enable signals 122 to the strobe-offset control system 100 in response to, for example, initialization or re-initialization of a host system. The active state of the calibrate-enable signal 122 places the calibration control circuit 120 in a calibration mode, and selects the strobe signal DQS (input 144) as the output 132 of the multiplexer 140 and consequently the input of the variable delay element 130. The output of the variable delay element 130 is a delayed version of the input signal, as described below, and is used as a sample signal DQS′ 106 input to the receiver.
A dummy read of the memory devices 190 is then initiated by the memory controller (not shown) during which the delayed data signal DQ<X>′ is compared with DQS′ by the receiver/phase detector 102. In the calibration mode the receiver/phase detector 102 acts as a phase detector (PD) 102 which compares the phase difference between the delayed data signal DQ<X>′ and the sample signal DQS′. In response to detected phase differences the receiver/phase detector 102 generates an adjustment control signal 114, and an optional adjustment-valid signal 116. The receiver/phase detector 102 outputs the adjustment control signal 114, and optionally the adjustment-valid signal 116, to the calibration control circuit 120.
The adjustment control signal 114 is an embodiment of a delay-lock loop's (DLL's) up/down signal that the calibration controller 120 uses to affect adjustments to the delay value. The calibration control circuit 120 adjusts the delay applied by the variable delay element 130 via signal lines 124 in response to the adjustment-control and optional adjustment- valid signals 114 and 116. Repeated adjustments of the variable delay value, in a closed-loop manner, results in signal DQS′ 106 being optimally aligned (approximately edge-aligned) to the delayed data signal DQ<X>′.
Consequently, the combination of the receiver/phase detector 102, calibration control circuit 120 and variable delay element 130 effectively form a DLL circuit. This DLL circuit, in response to phase information of the delayed data signal DQ<X>′ and corresponding delayed strobe signal DQS′, adjusts the phase relationship between these signals for each received data bit DQ<X> (where “X” is 0 . . . N, where “N” is the number of bits associated with a given DQS signal) by adjusting a delay applied to the strobe signal DQS. The adjusted delay when applied to the strobe signal DQS results in a per-bit sample signal DQS′ that is approximately edge-aligned to the delayed data signal DQ<0>′. An optional lock signal 126 is subsequently output (to the memory controller or other circuitry of the memory system 199) by the calibration control circuit 120 in response to determination of the edge-alignment, but alternative embodiments may not output a lock signal.
In addition to the adjustment control signal 114 described above, the receiver/phase detector 102 of an embodiment outputs a valid signal 116 to the calibration control circuit 120 of an embodiment. The valid signal 116, which is output by the receiver/phase detector 102 to indicate when the adjustment control signal 114 is valid, is used in systems in which the data pattern of the dummy read contains an unequal number of transitions between the data DQ<X> and strobe DQS signals. That is, while DQS is defined to transition once for every bit transmitted, the DQ<X> signal may not transition every bit (e.g., if two or more logic-high or logic-low states are transmitted in a row). In such systems, the valid signal 116 indicates that the DQ<X> to DQS comparison result (i.e., adjustment control signal 114) is valid only when DQ<X> is detected to have transitioned for purposes of the comparison. Thus, the valid signal 116 may not be used in systems in which the data pattern of the dummy read results in an equal number of transitions between the data DQ<X> and strobe DQS signals. Furthermore, in some embodiments the adjustment control signal 114 is the same electrical signal as the output of the input sampler when it is used in input-sampler mode, i.e. data<X> signal 112.
FIG. 5 is a timing diagram 500 showing the determination/application of the optimal per-bit variable delay to a strobe signal DQS to generate per-bit strobe signals DQS′ during calibration mode, under an embodiment. Two data lines DQ<0> and DQ<3> are shown as examples only, as the methods described herein are similarly applied to all lines DQ<X>. Looking first at delayed data signal DQ<0>′, the rising/falling edges of this data signal DQ<0>′ during an example dummy read (calibration mode) are offset from the corresponding rising/falling edges of the strobe signal DQS by a first phase difference 502. This phase-difference will, if uncompensated for, limit the maximum bandwidth achievable by the memory system. The receiver/phase detector in combination with the calibration control circuit and variable delay element (collectively the DLL) detects the phase difference 502, adjusts a variable delay 504 to compensate for the phase difference, and applies the adjusted delay 504 to the strobe signal DQS. The result of applying the adjusted delay 504 to the strobe signal DQS for this data line is a per-bit sample signal DQS<0>′ that is approximately edge-aligned to the delayed data signal DQ<0>′.
Turning to a second delayed data signal DQ<3>′, the rising/falling edges of this data signal DQ<3>′ during the example dummy read (calibration mode) are offset from the rising/falling edges of the strobe signal DQS by a second phase difference 512. The DLL (receiver (phase detector), calibration control circuit, variable delay element) detects the phase difference 512, adjusts a variable delay 514 to compensate for the phase difference, and applies the adjusted delay 514 to the strobe signal DQS. The result of applying the adjusted delay 514 to the strobe signal DQS for this data line is a per-bit sample signal DQS<3>′ that is approximately edge-aligned to the delayed data signal DQ<3>′.
Subsequent to or simultaneous with determining an optimal amount of variable delay in the calibration mode, the memory system begins operations in the receiver mode. FIG. 6 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 100 in the receiver mode, under an embodiment. The strobe-offset control system 100 and memory system 199 are as described above with reference to FIG. 1. A memory controller or other component of the memory system 199 places the system in the receiver mode by deactivating the calibrate-enable signal.
The receiver/input sampler 102 operates as an input sampler in the receiver mode and, as such, receives a sample signal DQS′ from the variable delay element. The sample signal is generated by the variable delay element by applying the offset determined during the calibration mode to the delayed strobe signal. The variable delay element outputs a per-bit sample signal DQS′ to the receiver/input sampler 102 for use in sampling/receiving data of the corresponding delayed data signal DQ<X>′. The receiver/input sampler 102 outputs the sampled/received data on the data lines 112.
FIG. 7 is a timing diagram 700 showing adjustment of strobe signal timing using an optimal per-bit variable delay along with a fixed delay to generate a per-bit strobe signal with optimal alignment for sampling a corresponding data signal, under an embodiment. One data signal DQ<0> is shown as an example only, as the methods described herein are similarly applied to all data lines DQ<X>. As described above, the strobe-offset control system receives the strobe signal DQS from the memory devices along with the data signal DQ<0>. Due to system offsets and pin-to-pin offsets in the memory devices there is an edge-alignment offset 702 between the strobe signal DQS and the received data signal DQ<0>.
Applying a fixed delay 704 of approximately 90 degrees to the received data signal DQ<0> as described above produces delayed data signal DQ<0>′. During the calibration mode, as described above, the delayed data signal DQ<0>′ is compared to the received strobe signal DQS and information of phase/timing differences detected during this process result in adjustment and subsequent application of a variable delay 706 to the received strobe signal DQS. Application of the variable delay 706 to the strobe signal DQS results in per-bit sample signal DQS<0>′ (without a fixed delay). The variable delay 706 is approximately equal to the edge-alignment offset 702 plus the fixed delay 704 applied to the data signal DQ<022 . This results in a sample signal DQS<0>′ (without a fixed delay) that is approximately edge-aligned with the delayed data signal DQ<0>′.
Following adjustment of the variable delay 706 during calibration mode, a fixed delay 708 of approximately 90 degrees is applied to the strobe signal DQS along with the variable delay 706 to generate the optimal per-bit sample signal DQS<0>′ for use by the receiver during normal receive operations. The per-bit sample signal DQS<0>′ is optimally positioned relative to the data signal so as to maximize the probability of accurately sampling the delayed data signal DQ<0>′. The amount of per-pin offset that is correctable using the systems and methods herein is the maximum delay difference between the delay available from the variable delay element 130 and the data delay element 150 (FIG. 1). The optimal alignment provided by the systems/methods herein, therefore, overcomes some if not all effects due to system/pin-to-pin offsets.
As described above with reference to FIG. 1, the strobe-offset control system 100 includes data delay elements and strobe delay elements for applying fixed delays to the received data signals and strobe signals, respectively. The strobe-offset control system 100 of another embodiment therefore includes one or more delay element control circuits or controllers for use in controlling tolerances of the delays provided by the strobe and data delay elements.
FIG. 8 is a block diagram of a strobe-based memory system 199 including a strobe-offset control system 800 for individual data line strobe-offset control, under an embodiment. The delay element control circuit 880 generates control signals 882 for use in controlling nominal values of the strobe delay element 160, and/or the data delay element 150, and/or the variable delay element 130. While a single delay element control circuit 880 is described below as controlling both the strobe 160 and data 150 delay elements, alternative embodiments can use separate delay element control circuit for each delay element, each type of delay element or for different combinations of delay elements.
FIG. 9 is a block diagram of a delay element control circuit 880 for use in strobe-based memory controllers, under an embodiment. The delay element control circuit 880 controls the respective delays or offsets within a pre-specified range in response to variations in operating or environmental parameters of the host system, memory controller, and/or strobe-offset control system. The operating parameters include, for example, the speed of operation, but can include numerous other parameters as appropriate. The environmental parameters include, for example temperature and/or power supply voltage, but can include numerous other parameters as appropriate.
The delay element control circuit 880 of an embodiment includes a delay line 902, a phase detector 904, and a delay line controller 906. The delay line 902 includes four unit delay elements DE1, DE2, DE3, and DE4 coupled in series and receiving the memory system clock signal 910 as an input; alternative embodiments can include any number of unit delay elements. The delay line 902 provides a total delay that is approximately one period of the memory system clock. Therefore, each of the four unit delay elements DE1-DE4 delays the input clock signal 910 by an amount that is one-fourth of the memory system clock period.
The delay line output couples to the phase detector 904 along with the memory system clock signal 910. The phase detector 904 determines any phase difference between these two input signals and outputs control signals 914 to the delay line controller 906 that include information of the detected phase difference. The delay line controller 906 in turn outputs control signals 882 for use in controlling timing offsets of one or more of the unit delay elements DE1-DE4 in response to the information from the phase detector 904. The delay line controller output signals 882 are also used as control signals for use in setting the nominal delay value of delay elements like the strobe delay element 106, the data delay element 150, and the variable delay element 130. The delay line controller output signals 882 can be any of a variety of signal types known in the art, such as voltage bias signals, current bias signals, or digital delay-control signals. The offsets of the delay elements are controlled within a pre-specified range in response to variations in operating parameters described above.
The strobe-offset control systems described above can be used in numerous memory system types/configurations. As an alternative example, FIG. 10 is a block diagram of a strobe-offset control system 1000 for individual data line strobe-offset control in strobe-based DDR memory systems 1099, under an alternative embodiment of FIG. 1. As described above, the DDR memory system 1099 transfers data from the memory devices 190 on both the rising and falling edge of the strobe signal DQS. Consequently, the DDR memory system 1099 is similar to the strobe-based memory system 199 described above with reference to FIG. 1 except for an additional receiver/input sampler 102F that samples/receives data on the falling edge of the sample signal DQS′. Likewise, the strobe-offset control system 1000 is similar to the strobe-offset control system 100 described above with reference to FIG. 1 except for an additional coupling of the variable delay element output signal DQS′ to the falling-edge receiver/input sampler 102F.
The strobe-based DDR memory system 1099 includes a rising-edge receiver/input sampler 102R and a falling-edge receiver/input sampler 102F both having data inputs coupled to receive a delay data signal DQ<X>′ that has been delayed by a data delay element 150. The data signal DQ includes information of one data bit of a data byte transferred between the receivers/input samplers 102R/102F and one or more memory devices 190 via one or more buses 170. The rising-edge receiver/input sampler 102R and falling-edge receiver/input sampler 102F both receive sample signal DQS′ from the variable delay element 130. The rising-edge receiver/input sampler 102R samples the data signal DQ<X> in response to the sample signal DQS′ 106 as described above and outputs data signal 112R that includes data DATAR<0:N>. The falling-edge receiver/input sampler 102F samples the data signal DQ<X> in response to the sample signal DQS′ 106 as described above and outputs data signal 112F that includes data DATAF<0:N>.
Components of the strobe-offset control system 1000 include a calibration control circuit 120, a variable delay element 130, and a multiplexer 140, but can include and/or couple with additional components as appropriate to the memory system 1099 or host electronic system. The strobe-offset control system 1000 and its various components operate during data transfer operations as described above with reference to FIGS. 1-7.
Another alternative example of a strobe-offset control system provides separate strobe-offset control for rising and falling edges of the strobe signal DQS. FIG. 11 is a block diagram of a control system 1100 for individual data line rising and falling edge strobe-offset control in strobe-based DDR memory controllers 1199, under an alternative embodiment of FIG. 10. As described previously, the DDR memory system 1199 transfers data from the memory devices on both the rising and falling edge of the strobe signal DQS. Consequently, the DDR memory system 1199 is similar to the strobe-based memory system 199 described above with reference to FIG. 1 except for an additional receiver. The strobe-based DDR memory system 1199 thus includes a rising-edge receiver/input sampler 102R and a falling-edge receiver/input sampler 102F both having data inputs coupled to receive a data signal DQ<X>′ that has been delayed by a data delay element 150. The rising-edge receiver/input sampler 102R samples data on the rising edge of a sample signal DQS(R)′ while the falling-edge receiver/input sampler 102F samples data on the falling edge of a sample signal DQS(F)′. The data signal DQ includes information of one bit of a data byte transferred between each of receiver/input sampler 102R/102F and one or more memory devices (not shown). The rising-edge receiver/input sampler 102R samples the data signal DQ<X> in response to the sample signal DQS(R)′ as described above and outputs data signal 112R that includes data DATAR<0:N>. The falling-edge receiver/input sampler 102F samples the data signal DQ<X> in response to the sample signal DQS(F)′ as described above and outputs data signal 112F that includes data DATAF<0:N>.
The strobe-offset control system 1100 is similar to the strobe-offset control system 100 described above with reference to FIG. 1 except that it includes additional components that provide separate strobe-offset control for the rising and falling edges of the strobe signal DQS. The rising-edge strobe-offset control components (generally indicated with suffix “R”) include a calibration or offset controller 120R, a variable delay element 130R, and a multiplexer 140R along with corresponding signals 132R, 124R, and 112R, as described above with reference to FIG. 1. Likewise, the falling-edge strobe-offset control components (generally indicated with suffix “F”) include a calibration or offset controller 120F, a variable delay element 130F, and a multiplexer 140F along with corresponding signals 132F, 124F, and 112F, as described above with reference to FIG. 1. The strobe-offset control system 1100 can include and/or couple with additional components as appropriate to the memory system 1199 or host electronic system. The strobe-offset control system 1100 operates during data transfer operations as described above with reference to FIGS. 1-7.
As described above with reference to FIG. 1 for example, the calibration control circuit 120 of an embodiment uses information of one or more signals received from the receiver 102 in performing adjustments of the variable delay value of delay element 130. FIG. 12 is a block diagram of a calibration control circuit 120, under an embodiment. The calibration control circuit 120 receives an up/down adjustment control signal 114 that is a digital representation of the difference in phase between the strobe signal and the data signal as detected by the receiver. A flip-flop 1204 couples the control signal to an N-bit counter 1202, but the embodiment is not so limited. The calibration control circuit 120 can also receive an optional adjustment valid signal 116 from the receiver that indicates when the adjustment control signal 114 is valid. The adjustment valid signal, when included, is coupled to the N-bit counter 1202 via flip-flop 1206 in an embodiment.
In response to phase difference information of the adjustment control signal 114 the N-bit counter 1202 accumulates the up/down adjustment and generates the delay control signal 124 as appropriate to the detected phase difference. The delay control signal 124 couples to adjust the variable delay value of delay element 130 up or down as appropriate to the detected phase difference.
The calibration control circuit 120 also includes optional circuitry 1210 for detecting a dither condition between the phase of the strobe signal and the data signal as detected by the receiver when the phase of the strobe signal is approximately the same as the phase of the data signal. In response to detecting the dither condition, the circuitry 1210 enables the optional lock signal 126. The lock signal 126 is subsequently output (to the memory controller or other circuitry of the memory system 199) by the calibration control circuit 120 to indicate detected phase alignment of the strobe and data signals.
The N-bit counter 1202 can be replaced by a charge pump in an alternative embodiment of the calibration control circuit 120. As one example, FIG. 13 shows a charge pump 1300 that can replace the N-bit counter 1202, under an embodiment. This charge pump 1300 includes current sources I1 and I2 selectively switched to a capacitor C via one of a control (up) signal/transistor Tu or a control (down) signal/transistor Td. Alternative charge pump circuits can be used.
In operation, the calibration control circuit 120 receives an up/down adjustment control signal 114 that represents the difference in phase between the strobe signal and the data signal as detected by the receiver. Information of the adjustment control signal 114 is used to provide the control (up) signal to the gate of transistor Tu and to provide the control (down) signal to the gate of transistor Td.
In operation, when the control (up) signal is enabled (and the control (down) signal is disabled), transistor Tu causes a first current source I1 to deliver charge onto capacitor C. In contrast, when the control (down) signal is enabled (and the control (up) signal is disabled), transistor Td causes a second current source I2 to sink current with a subsequent decrease in charge on capacitor C. In this manner the charge stored on the capacitor C is representative of the up or down adjustment applied to the variable delay value in response to the detected phase difference between the strobe and data signals. The charge pump 1300 outputs an analog control voltage Vout for use in generating the delay control signal 124 (FIG. 1) as appropriate to the detected phase difference. The delay control signal 124 couples to adjust the variable delay value (delay element 130) up or down as appropriate to the detected phase difference, as described above.
The components of the memory systems described above include any collection of computing components and devices operating together. The components of the memory systems can also be components or subsystems within a larger computer system or network. The memory system components can also be coupled among any number of components (not shown), for example other buses, controllers, memory devices, and data input/output (I/O) devices, in any number of combinations. Many of these system components may be soldered to a common printed circuit board (for example, a graphics card or game console device), or may be integrated in a system that includes several printed circuit boards that are coupled together in a system, for example, using connector and socket interfaces such as those employed by personal computer motherboards and dual inline memory modules (“DIMM”). In other examples, complete systems may be integrated in a single package housing using a system in package (“SIP”) type of approach. Integrated circuit devices may be stacked on top of one another and utilize wire bond connections to effectuate communication between chips or may be integrated on a single planar substrate within the package housing.
Further, functions of the memory system components can be distributed among any number/combination of other processor-based components. The memory systems described above include, for example, various dynamic random access memory (DRAM) systems. As examples, the DRAM memory systems can include double data rate (“DDR”) systems like DDR SDRAM as well as DDR2 SDRAM and other DDR SDRAM variants, such as Graphics DDR (“GDDR”) and further generations of these memory technologies, i.e., GDDR2, and GDDR3, but is not limited to these memory systems.
Aspects of the system for per-bit offset control and calibration described herein may be implemented as functionality programmed into any of a variety of circuitry, including programmable logic devices (PLDs), such as field programmable gate arrays (FPGAs), programmable array logic (PAL) devices, electrically programmable logic and memory devices and standard cell-based devices, as well as application specific integrated circuits (ASICs). Some other possibilities for implementing aspects of the per-bit offset control and calibration system include: microcontrollers with memory (such as electronically erasable programmable read only memory (EEPROM)), embedded microprocessors, firmware, software, etc. Furthermore, aspects of the per-bit offset control and calibration system may be embodied in microprocessors having software-based circuit emulation, discrete logic (sequential and combinatorial), custom devices, fuzzy (neural) logic, quantum devices, and hybrids of any of the above device types. Of course the underlying device technologies may be provided in a variety of component types, e.g., metal-oxide semiconductor field-effect transistor (MOSFET) technologies like complementary metal-oxide semiconductor (CMOS), bipolar technologies like emitter-coupled logic (ECL), polymer technologies (e.g., silicon-conjugated polymer and metal-conjugated polymer-metal structures), mixed analog and digital, etc.
Unless the context clearly requires otherwise, throughout the description and the claims, the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense as opposed to an exclusive or exhaustive sense; that is to say, in a sense of “including, but not limited to.” Words using the singular or plural number also include the plural or singular number respectively. Additionally, the words “herein,” “hereunder,” “above,” “below,” and words of similar import refer to this application as a whole and not to any particular portions of this application. When the word “or” is used in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list and any combination of the items in the list.
The above description of illustrated embodiments of the system for per-bit offset control and calibration is not intended to be exhaustive or to limit the system to the precise form disclosed. While specific embodiments of, and examples for, the system for per-bit offset control and calibration are described herein for illustrative purposes, various equivalent modifications are possible within the scope of the system, as those skilled in the relevant art will recognize. The teachings of the system for per-bit offset control and calibration provided herein can be applied to other processing systems, not only for the systems described above.
The elements and acts of the various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the system for per-bit offset control and calibration in light of the above detailed description.
In general, in the following claims, the terms used should not be construed to limit the system for per-bit offset control and calibration to the specific embodiments disclosed in the specification and the claims, but should be construed to include all processing systems that operate under the claims to provide per-bit offset control and calibration. Accordingly, the system for per-bit offset control and calibration is not limited by the disclosure, but instead the scope of the system is to be determined entirely by the claims.
While certain aspects of the system for per-bit offset control and calibration are presented below in certain claim forms, the inventor contemplates the various aspects of the system in any number of claim forms. For example, while only one aspect of the system is recited as embodied in computer-readable medium, other aspects may likewise be embodied in computer-readable medium. Accordingly, the inventor reserves the right to add additional claims after filing the application to pursue such additional claim forms for other aspects of the system for per-bit offset control and calibration.

Claims (20)

1. A method of operation in a memory controller, the method comprising:
in a receive mode,
receiving a strobe signal having a first phase relationship with respect to first data propagating on a first data line, and a second phase relationship with respect to second data propagating on a second data line;
generating a first sample signal based on the first phase relationship and a second sample signal based on the second phase relationship;
receiving the first data signal using a first receiver clocked by the first sample signal; and
receiving the second data signal using a second receiver clocked by the second sample signal.
2. The method according to claim 1 wherein generating the sample signals comprises:
accessing information representing the first and second phase relationships; and
deriving the first and second sampling signals from the strobe signal based on the accessed information.
3. The method according to claim 2 and further comprising:
in a calibration mode,
determining the first and second phase relationships by detecting the relative phase offsets between the strobe signal and the first and second data.
4. The method according to claim 3 and further comprising:
in the calibration mode, associating a respective delay value with each of the detected relative phase offsets; and
in the receive mode, applying the respective delay values to generate corresponding sampling signals.
5. The method according to claim 4 wherein applying the respective delay values comprises:
delaying a version of the strobe signal by a delay value that corresponds to the data to be sampled.
6. The method according to claim 4 wherein applying the respective delay value comprises:
delaying the data to be sampled by a corresponding delay value with respect to the strobe signal.
7. The method according to claim 4 wherein applying the respective delay value comprises:
delaying the strobe signal by a first absolute delay, and delaying the data by a second absolute delay, the first and second absolute delays corresponding to a relative delay associated with the respective delay value.
8. The method according to claim 4 and further comprising:
adjusting the respective delay values within a pre-specified range of values in response to variations in an operating or environmental parameter.
9. The method according to claim 4 wherein determining the first and second phase relationships comprises:
detecting relative leading phase offsets between the strobe signal and respective first and second leading edges corresponding to the first and second data.
10. The method according to claim 9 and further comprising:
determining third and fourth phase relationships by detecting relative trailing phase offsets between the strobe signal and first and second trailing edges corresponding to the first and second data.
11. The method according to claim 10 wherein in the calibration mode, associating a respective delay value comprises:
associating respective delay values with each of the detected relative leading and relative trailing phase offsets.
12. A memory controller comprising:
a strobe signal input to receive a strobe signal, the strobe signal having a first phase relationship with respect to first data propagating on a first data line, and a second phase relationship with respect to second data propagating on a second data line;
timing signal generation circuitry to derive a first sample signal from the strobe signal based on the first phase relationship, and to derive a second sample signal from the strobe signal based on the second phase relationship;
a first data receiver to receive the first data signal in response to the first sample signal; and
a second data receiver to receive the second data signal in response to the second sample signal.
13. The memory controller according to claim 12 wherein the first phase relationship is different than the second phase relationship.
14. The memory controller according to claim 12 wherein the first and second data and the strobe signal are received from an integrated circuit memory device.
15. The memory controller according to claim 12 wherein the timing signal generation circuitry includes a first calibration circuit, operative during a calibration mode, to derive the first sample signal, and a second calibration circuit to derive the second sample signal.
16. The memory controller according to claim 15 and further comprising:
a first variable delay circuit coupled to the first calibration circuit and a second variable delay circuit coupled to the second calibration circuit.
17. The memory controller according to claim 16 wherein each calibration circuit is coupled to the output of the respective data receiver and includes an output fed to the respective variable delay circuit, and wherein the variable delay circuit is responsive to the calibration circuit to adjust a phase of the sample signal.
18. The memory controller according to claim 17 wherein the calibration circuit coupling to the data receiver and variable delay circuit defines a delay-locked-loop configuration.
19. The memory controller according to claim 12 wherein the first and second data have respective first and second leading and trailing edges, and the strobe signal has respective phase relationships with each of the leading and trailing edges, and wherein:
the timing signal generation circuitry generates first and second leading and trailing edge sample signals corresponding to the respective phase relationships;
the first data receiver includes a first leading edge receive circuit and a first trailing edge receive circuit to receive respective leading and trailing edges of the first data signal in response to the first leading and trailing edge sample signals;
the second data receiver includes a second leading edge receive circuit and a second trailing edge circuit to receive respective leading and trailing edges of the second data signal in response to the second leading and trailing edge sample signals.
20. A memory controller comprising:
means for receiving a strobe signal having a first phase relationship with respect to first data propagating on a first data line, and a second phase relationship with respect to second data propagating on a second data line;
means for generating a first sample signal based on the first phase relationship and a second sample signal based on the second phase relationship;
means for receiving the first data signal using a first receiver clocked by the first sample signal; and
means for receiving the second data signal using a second receiver clocked by the second sample signal.
US13/276,708 2004-08-20 2011-10-19 Strobe-offset control circuit Expired - Lifetime US8311761B2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US13/276,708 US8311761B2 (en) 2004-08-20 2011-10-19 Strobe-offset control circuit
US13/656,238 US8688399B2 (en) 2004-08-20 2012-10-19 Strobe-offset control circuit
US14/230,558 US9111608B2 (en) 2004-08-20 2014-03-31 Strobe-offset control circuit
US14/827,771 US10056130B2 (en) 2004-08-20 2015-08-17 Strobe-offset control circuit
US16/106,355 US10741237B2 (en) 2004-08-20 2018-08-21 Strobe-offset control circuit
US16/940,858 US11551743B2 (en) 2004-08-20 2020-07-28 Strobe-offset control circuit
US18/094,895 US20230274775A1 (en) 2004-08-20 2023-01-09 Strobe-offset control circuit

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US10/923,421 US7171321B2 (en) 2004-08-20 2004-08-20 Individual data line strobe-offset control in memory systems
US11/621,491 US7668679B2 (en) 2004-08-20 2007-01-09 Individual data line strobe-offset control in memory systems
US12/694,251 US8135555B2 (en) 2004-08-20 2010-01-26 Strobe-offset control circuit
US13/276,708 US8311761B2 (en) 2004-08-20 2011-10-19 Strobe-offset control circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/694,251 Continuation US8135555B2 (en) 2004-08-20 2010-01-26 Strobe-offset control circuit

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/656,238 Continuation US8688399B2 (en) 2004-08-20 2012-10-19 Strobe-offset control circuit

Publications (2)

Publication Number Publication Date
US20120033514A1 US20120033514A1 (en) 2012-02-09
US8311761B2 true US8311761B2 (en) 2012-11-13

Family

ID=35469172

Family Applications (10)

Application Number Title Priority Date Filing Date
US10/923,421 Expired - Lifetime US7171321B2 (en) 2004-08-20 2004-08-20 Individual data line strobe-offset control in memory systems
US11/621,491 Expired - Lifetime US7668679B2 (en) 2004-08-20 2007-01-09 Individual data line strobe-offset control in memory systems
US12/694,251 Expired - Lifetime US8135555B2 (en) 2004-08-20 2010-01-26 Strobe-offset control circuit
US13/276,708 Expired - Lifetime US8311761B2 (en) 2004-08-20 2011-10-19 Strobe-offset control circuit
US13/656,238 Expired - Lifetime US8688399B2 (en) 2004-08-20 2012-10-19 Strobe-offset control circuit
US14/230,558 Expired - Lifetime US9111608B2 (en) 2004-08-20 2014-03-31 Strobe-offset control circuit
US14/827,771 Active 2025-08-10 US10056130B2 (en) 2004-08-20 2015-08-17 Strobe-offset control circuit
US16/106,355 Active 2025-02-01 US10741237B2 (en) 2004-08-20 2018-08-21 Strobe-offset control circuit
US16/940,858 Expired - Lifetime US11551743B2 (en) 2004-08-20 2020-07-28 Strobe-offset control circuit
US18/094,895 Abandoned US20230274775A1 (en) 2004-08-20 2023-01-09 Strobe-offset control circuit

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US10/923,421 Expired - Lifetime US7171321B2 (en) 2004-08-20 2004-08-20 Individual data line strobe-offset control in memory systems
US11/621,491 Expired - Lifetime US7668679B2 (en) 2004-08-20 2007-01-09 Individual data line strobe-offset control in memory systems
US12/694,251 Expired - Lifetime US8135555B2 (en) 2004-08-20 2010-01-26 Strobe-offset control circuit

Family Applications After (6)

Application Number Title Priority Date Filing Date
US13/656,238 Expired - Lifetime US8688399B2 (en) 2004-08-20 2012-10-19 Strobe-offset control circuit
US14/230,558 Expired - Lifetime US9111608B2 (en) 2004-08-20 2014-03-31 Strobe-offset control circuit
US14/827,771 Active 2025-08-10 US10056130B2 (en) 2004-08-20 2015-08-17 Strobe-offset control circuit
US16/106,355 Active 2025-02-01 US10741237B2 (en) 2004-08-20 2018-08-21 Strobe-offset control circuit
US16/940,858 Expired - Lifetime US11551743B2 (en) 2004-08-20 2020-07-28 Strobe-offset control circuit
US18/094,895 Abandoned US20230274775A1 (en) 2004-08-20 2023-01-09 Strobe-offset control circuit

Country Status (3)

Country Link
US (10) US7171321B2 (en)
EP (1) EP1784835A1 (en)
WO (1) WO2006023387A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104182357A (en) * 2013-05-23 2014-12-03 晨星半导体股份有限公司 Memory controller and signal generating method of memory controller
US8924764B1 (en) * 2012-11-15 2014-12-30 Qlogic, Corporation Systems and methods for rate matching in networks utilizing a strobe counter
TWI508066B (en) * 2013-04-30 2015-11-11 Mstar Semiconductor Inc Memory controller and associated signal generating method
US9601171B2 (en) 2014-06-13 2017-03-21 Samsung Electronics Co., Ltd. Storage device including nonvolatile memory and memory controller and operating method of retiming circuit interfacing communication between nonvolatile memory and memory controller
US10930329B2 (en) * 2018-11-07 2021-02-23 Samsung Electronics Co., Ltd. Storage device adjusting a timing of a data signal and a data strobe signal

Families Citing this family (103)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6570944B2 (en) 2001-06-25 2003-05-27 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US7171321B2 (en) 2004-08-20 2007-01-30 Rambus Inc. Individual data line strobe-offset control in memory systems
US7301831B2 (en) * 2004-09-15 2007-11-27 Rambus Inc. Memory systems with variable delays for write data signals
US7543172B2 (en) 2004-12-21 2009-06-02 Rambus Inc. Strobe masking in a signaling system having multiple clock domains
JP4808414B2 (en) * 2005-01-31 2011-11-02 富士通株式会社 Computer system and memory system
US7434084B1 (en) * 2005-03-10 2008-10-07 Cisco Technology, Inc. Method and apparatus for eliminating sampling errors on a serial bus
DE102005019041B4 (en) * 2005-04-23 2009-04-16 Qimonda Ag Semiconductor memory and method for adjusting the phase relationship between a clock signal and strobe signal in the acquisition of transferable write data
US20060245473A1 (en) * 2005-04-28 2006-11-02 Cheng Roger K Integrating receivers for source synchronous protocol
US7602859B2 (en) * 2005-04-28 2009-10-13 Intel Corporation Calibrating integrating receivers for source synchronous protocol
US7512201B2 (en) * 2005-06-14 2009-03-31 International Business Machines Corporation Multi-channel synchronization architecture
US7443741B2 (en) * 2005-07-07 2008-10-28 Lsi Corporation DQS strobe centering (data eye training) method
KR100615700B1 (en) * 2005-08-23 2006-08-28 삼성전자주식회사 Memory controller and memory control method thereof
JP4785465B2 (en) * 2005-08-24 2011-10-05 ルネサスエレクトロニクス株式会社 Interface circuit and semiconductor device
US8028207B1 (en) * 2005-09-28 2011-09-27 Google Inc. Early memory test
US7793063B1 (en) 2005-09-29 2010-09-07 Marvell International Ltd. Method and system for automatic calibration of a DQS signal in a storage controller
US8121237B2 (en) 2006-03-16 2012-02-21 Rambus Inc. Signaling system with adaptive timing calibration
US7706996B2 (en) * 2006-04-21 2010-04-27 Altera Corporation Write-side calibration for data interface
US7647467B1 (en) * 2006-05-25 2010-01-12 Nvidia Corporation Tuning DRAM I/O parameters on the fly
KR100832021B1 (en) * 2006-06-29 2008-05-26 주식회사 하이닉스반도체 Semiconductor memory device and driving method thereof
US7685393B2 (en) 2006-06-30 2010-03-23 Mosaid Technologies Incorporated Synchronous memory read data capture
JP4921888B2 (en) 2006-08-22 2012-04-25 ルネサスエレクトロニクス株式会社 Interface circuit
US8504788B2 (en) 2006-12-20 2013-08-06 Rambus Inc. Memory controller, system and method for read signal timing calibration
WO2008121376A2 (en) * 2007-03-30 2008-10-09 Rambus, Inc. Adjustable width strobe interface
US7865660B2 (en) * 2007-04-16 2011-01-04 Montage Technology Group Ltd. Calibration of read/write memory access via advanced memory buffer
CN101681670B (en) * 2007-04-19 2014-02-05 拉姆伯斯公司 Clock synchronization in memory system
US7932756B2 (en) * 2007-08-01 2011-04-26 Texas Instruments Incorporated Master slave delay locked loops and uses thereof
US7876629B2 (en) * 2007-08-08 2011-01-25 Mediatek Inc. Memory control methods capable of dynamically adjusting sampling points, and related circuits
US8467486B2 (en) * 2007-12-14 2013-06-18 Mosaid Technologies Incorporated Memory controller with flexible data alignment to clock
US8781053B2 (en) * 2007-12-14 2014-07-15 Conversant Intellectual Property Management Incorporated Clock reproducing and timing method in a system having a plurality of devices
US9431091B2 (en) 2008-06-06 2016-08-30 Uniquify, Inc. Multiple gating modes and half-frequency dynamic calibration for DDR memory controllers
US7975164B2 (en) * 2008-06-06 2011-07-05 Uniquify, Incorporated DDR memory controller
US8661285B2 (en) 2008-06-06 2014-02-25 Uniquify, Incorporated Dynamically calibrated DDR memory controller
US8254189B2 (en) * 2009-05-01 2012-08-28 Lexmark International, Inc. Method for tuning control signal associated with at least one memory device
US8489912B2 (en) * 2009-09-09 2013-07-16 Ati Technologies Ulc Command protocol for adjustment of write timing delay
EP2532005A4 (en) 2010-02-07 2016-06-22 Zeno Semiconductor Inc Semiconductor memory device having electrically floating body transistor, and having both volatile and non-volatile functionality and method
US8284621B2 (en) * 2010-02-15 2012-10-09 International Business Machines Corporation Strobe offset in bidirectional memory strobe configurations
US8300464B2 (en) 2010-04-13 2012-10-30 Freescale Semiconductor, Inc. Method and circuit for calibrating data capture in a memory controller
KR101079209B1 (en) * 2010-04-28 2011-11-03 주식회사 하이닉스반도체 Data input/output apparatus and method of semiconductor system
US8446195B2 (en) * 2010-06-04 2013-05-21 Xilinx, Inc. Strobe signal management to clock data into a system
CN102834867A (en) * 2010-06-08 2012-12-19 拉姆伯斯公司 Integrated circuit device timing calibration
US8918686B2 (en) * 2010-08-18 2014-12-23 Kingtiger Technology (Canada) Inc. Determining data valid windows in a system and method for testing an integrated circuit device
JP5221609B2 (en) * 2010-08-31 2013-06-26 株式会社東芝 Host controller that sets the sampling phase by sharing the DLL
JP5330340B2 (en) * 2010-08-31 2013-10-30 株式会社東芝 Host controller and method for correcting sampling phase
US20120110400A1 (en) * 2010-11-01 2012-05-03 Altera Corporation Method and Apparatus for Performing Memory Interface Calibration
KR101263663B1 (en) * 2011-02-09 2013-05-22 에스케이하이닉스 주식회사 semiconductor device
US8385144B2 (en) * 2011-02-25 2013-02-26 Lsi Corporation Utilizing two algorithms to determine a delay value for training DDR3 memory
JP2012203515A (en) 2011-03-24 2012-10-22 Toshiba Corp Semiconductor device
US8744370B2 (en) * 2011-05-18 2014-06-03 Agilent Technologies, Inc. System for characterizing mixer or converter response
US8683253B2 (en) 2011-06-21 2014-03-25 Via Technologies, Inc. Optimized synchronous strobe transmission mechanism
TWI482030B (en) * 2011-06-21 2015-04-21 Via Tech Inc Apparatus and method for advanced synchronous strobe transmission, optimized synchronous strobe transmission mechanism, apparatus and method for delayed synchronous data reception, optimized synchronized data reception mechanism, programmable mechanism f
US8751851B2 (en) 2011-06-21 2014-06-10 Via Technologies, Inc. Programmable mechanism for synchronous strobe advance
US8782459B2 (en) 2011-06-21 2014-07-15 Via Technologies, Inc. Apparatus and method for advanced synchronous strobe transmission
US8751850B2 (en) 2011-06-21 2014-06-10 Via Technologies, Inc. Optimized synchronous data reception mechanism
US8839018B2 (en) 2011-06-21 2014-09-16 Via Technologies, Inc. Programmable mechanism for optimizing a synchronous data bus
US8782460B2 (en) * 2011-06-21 2014-07-15 Via Technologies, Inc. Apparatus and method for delayed synchronous data reception
US8751852B2 (en) 2011-06-21 2014-06-10 Via Technologies, Inc. Programmable mechanism for delayed synchronous data reception
US8897084B2 (en) * 2011-09-08 2014-11-25 Apple Inc. Dynamic data strobe detection
WO2013066774A1 (en) 2011-11-01 2013-05-10 Rambus Inc. Data transmission using delayed timing signals
US8599595B1 (en) 2011-12-13 2013-12-03 Michael C. Stephens, Jr. Memory devices with serially connected signals for stacked arrangements
US9183125B2 (en) * 2011-12-19 2015-11-10 Advanced Micro Devices, Inc. DDR receiver enable cycle training
US8520455B2 (en) * 2012-01-10 2013-08-27 Apple Inc. Method and apparatus for training a DLL in a memory subsystem
US9363115B2 (en) * 2012-07-02 2016-06-07 Taiwan Semiconductor Manufacturing Co., Ltd. System and method for aligning data bits
US8937842B2 (en) 2012-11-05 2015-01-20 Taiwan Semiconductor Manufacturing Co., Ltd. Systems and methods for data strobe calibration for timing variations
US20140281662A1 (en) 2013-03-12 2014-09-18 Uniquify, Inc. Dynamically adaptive bit-leveling for data interfaces
US8947140B2 (en) 2013-03-12 2015-02-03 Uniquify, Inc. Continuous adaptive training for data interface timing calibration
US9257164B2 (en) * 2013-03-14 2016-02-09 Altera Corporation Circuits and methods for DQS autogating
WO2014189651A1 (en) * 2013-05-24 2014-11-27 The Regents Of The University Of California Phase synchronization of modulation or demodulation for qam-based multiband tsv-link
CN104281544B (en) * 2013-07-05 2017-06-16 晨星半导体股份有限公司 Memory Controller and its signal generating method
TWI521508B (en) * 2013-08-13 2016-02-11 瑞昱半導體股份有限公司 Memory control circuit and method of controlling data reading process of memory module
US8976596B1 (en) * 2013-08-23 2015-03-10 Kabushiki Kaisha Toshiba Controller
US9166590B1 (en) 2014-01-23 2015-10-20 Altera Corporation Integrated circuits with improved memory interface calibration capabilities
US9331701B1 (en) * 2014-06-11 2016-05-03 Xilinx, Inc. Receivers and methods of enabling the calibration of circuits receiving input data
US9437326B2 (en) * 2014-06-12 2016-09-06 Freescale Semiconductor, Inc. Margin tool for double data rate memory systems
US9535119B2 (en) 2014-06-30 2017-01-03 Intel Corporation Duty cycle based timing margining for I/O AC timing
US9864713B2 (en) * 2014-12-05 2018-01-09 Marvell Israel (M.I.S.L.) Ltd. Optimal sampling of data-bus signals using configurable individual time delays
US10360972B2 (en) 2015-03-10 2019-07-23 Rambus Inc. Memories and memory components with interconnected and redundant data interfaces
JP6387883B2 (en) * 2015-04-02 2018-09-12 富士通株式会社 Information processing apparatus, information processing system, information processing apparatus control program, and information processing apparatus control method
KR102295058B1 (en) 2015-08-19 2021-08-31 삼성전자주식회사 Semiconductor memory system and semiconductor memory device and operating method for semiconductor memory device
KR20170055786A (en) 2015-11-12 2017-05-22 삼성전자주식회사 Memory device having latency control circuit for controlling data write and read latency
US10679722B2 (en) 2016-08-26 2020-06-09 Sandisk Technologies Llc Storage system with several integrated components and method for use therewith
TWI632554B (en) * 2017-02-16 2018-08-11 瑞昱半導體股份有限公司 Test method of memory device
US9990973B1 (en) * 2017-02-17 2018-06-05 Apple Inc. Systems and methods using neighboring sample points in memory subsystem calibration
US10325636B1 (en) 2017-05-01 2019-06-18 Rambus Inc. Signal receiver with skew-tolerant strobe gating
JP2019046530A (en) 2017-09-07 2019-03-22 東芝メモリ株式会社 Memory system
KR102447499B1 (en) 2017-10-19 2022-09-26 삼성전자주식회사 Storage device and operating method of storage device
KR102499037B1 (en) * 2018-01-10 2023-02-13 삼성전자주식회사 Memory device and memory system including the same
US10586575B2 (en) * 2018-01-10 2020-03-10 Samsung Electronics Co., Ltd. Interface circuit for multi rank memory
US10530347B2 (en) 2018-03-23 2020-01-07 Sandisk Technologies Llc Receiver-side setup and hold time calibration for source synchronous systems
US10395702B1 (en) 2018-05-11 2019-08-27 Micron Technology, Inc. Memory device with a clocking mechanism
CN108646984B (en) * 2018-05-16 2020-01-03 华为技术有限公司 DQS position adjusting method and device
US10546620B2 (en) * 2018-06-28 2020-01-28 Micron Technology, Inc. Data strobe calibration
US11061431B2 (en) * 2018-06-28 2021-07-13 Micron Technology, Inc. Data strobe multiplexer
KR20200008842A (en) * 2018-07-17 2020-01-29 삼성전자주식회사 Semiconductor memory device and operating method of semiconductor memory device
US10418125B1 (en) * 2018-07-19 2019-09-17 Marvell Semiconductor Write and read common leveling for 4-bit wide DRAMs
TWI682404B (en) * 2018-10-12 2020-01-11 新唐科技股份有限公司 Timing calibration system and method thereof
US11127444B1 (en) 2019-08-20 2021-09-21 Rambus Inc. Signal receiver with skew-tolerant strobe gating
US11081193B1 (en) * 2020-06-16 2021-08-03 Sandisk Technologies Llc Inverter based delay chain for calibrating data signal to a clock
US11894099B2 (en) * 2020-12-28 2024-02-06 Micron Technology, Inc. Programmable memory timing
KR102493268B1 (en) * 2021-03-11 2023-01-27 연세대학교 산학협력단 Skew Compensation Circuit and method for High Bandwidth Memory
US12119080B1 (en) 2021-04-19 2024-10-15 Cadence Design Systems, Inc. Extended-burst write training
US11829281B2 (en) 2021-06-16 2023-11-28 Sandisk Technologies Llc Semi receiver side write training for non-volatile memory system
JP7190230B1 (en) * 2022-07-05 2022-12-15 ウルトラメモリ株式会社 semiconductor equipment
CN115145775A (en) * 2022-07-20 2022-10-04 长鑫存储技术有限公司 Time sequence testing method and device, computer equipment and storage medium

Citations (63)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4410916A (en) 1979-08-24 1983-10-18 Compression Labs, Inc. Dual mode facsimile coding system and method
US4687954A (en) 1984-03-06 1987-08-18 Kabushiki Kaisha Toshiba CMOS hysteresis circuit with enable switch or natural transistor
US4926447A (en) 1988-11-18 1990-05-15 Hewlett-Packard Company Phase locked loop for clock extraction in gigabit rate data communication links
US5060239A (en) 1989-05-12 1991-10-22 Alcatel Na Network Systems Corp. Transfer strobe time delay selector and method for performing same
US5334883A (en) 1993-02-03 1994-08-02 Elantec, Inc. Circuit for introducing hysterisis
US5341371A (en) 1990-05-25 1994-08-23 Inmos Limited Communication interface
US5655105A (en) 1995-06-30 1997-08-05 Micron Technology, Inc. Method and apparatus for multiple latency synchronous pipelined dynamic random access memory
US5805619A (en) 1996-02-16 1998-09-08 Swan Magnetics, Inc. Method and apparatus for sampled-data partial-response signal timing error detector having zero self-noise
WO1998044674A1 (en) 1997-04-02 1998-10-08 Siemens Nixdorf Informationssysteme Ag Fast parallel signal phase adjustment
US5832303A (en) 1994-08-22 1998-11-03 Hitachi, Ltd. Large scale interconnecting switch using communication controller groups with multiple input-to-one output signal lines and adaptable crossbar unit using plurality of selectors
WO1999017183A1 (en) 1997-09-30 1999-04-08 S3 Incorporated System and method for a self-adjusting data strobe
US5935257A (en) 1997-05-16 1999-08-10 Fujitsu Limited Skew-reduction circuit and semiconductor device
US5978281A (en) 1999-01-04 1999-11-02 International Business Machines Corporation Method and apparatus for preventing postamble corruption within a memory system
US6023174A (en) 1997-07-11 2000-02-08 Vanguard International Semiconductor Corporation Adjustable, full CMOS input buffer for TTL, CMOS, or low swing input protocols
US6028816A (en) 1996-09-17 2000-02-22 Fujitsu Limited System configured of synchronous semiconductor device for adjusting timing of each input and semiconductor device used therefor
US6055587A (en) 1998-03-27 2000-04-25 Adaptec, Inc, Integrated circuit SCSI I/O cell having signal assertion edge triggered timed glitch filter that defines a strobe masking period to protect the contents of data latches
DE19920335C1 (en) 1999-05-03 2000-09-07 Siemens Ag Arrangement for phase matching of data signal to clock signal in digital integrated circuit, e.g. for mobile telephones and software radio
US6279073B1 (en) 1999-09-30 2001-08-21 Silicon Graphics, Inc. Configurable synchronizer for double data rate synchronous dynamic random access memory
US20010020278A1 (en) 2000-03-06 2001-09-06 Tatsuya Saito Phase-controlled source synchronous interface circuit
US20010032067A1 (en) 1999-12-28 2001-10-18 Mahadevamurty Nemani Method and system for determining optimal delay allocation to datapath blocks based on area-delay and power-delay curves
US6316980B1 (en) 2000-06-30 2001-11-13 Intel Corporation Calibrating data strobe signal using adjustable delays with feedback
US20020009004A1 (en) 2000-07-24 2002-01-24 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device enabling test of timing standard for strobe signal and data signal with ease, and subsidiary device and testing device thereof
US20020021616A1 (en) 2000-08-21 2002-02-21 Brent Keeth Method and apparatus for crossing clock domain boundaries
US6396887B1 (en) 1997-10-10 2002-05-28 Rambus Incorporated Apparatus and method for generating a distributed clock signal using gear ratio techniques
US6466491B2 (en) 2000-05-19 2002-10-15 Fujitsu Limited Memory system and memory controller with reliable data latch operation
US20020149397A1 (en) 2000-04-19 2002-10-17 Velio Communications, Inc. High-speed, low- power inter-chip transmission system
US6498766B2 (en) 2000-05-22 2002-12-24 Samsung Electronics Co., Ltd. Integrated circuit memory devices that utilize indication signals to increase reliability of reading and writing operations and methods of operating same
US20020196883A1 (en) 2001-06-25 2002-12-26 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US6512704B1 (en) 2001-09-14 2003-01-28 Sun Microsystems, Inc. Data strobe receiver
US20030065465A1 (en) 2000-08-14 2003-04-03 Brian Johnson Method and apparatus providing improved data path calibration for memory devices
US20030081707A1 (en) 2001-10-31 2003-05-01 Fujitsu Limited Data synchronization circuit and communication interface circuit
US20030091136A1 (en) 2001-11-15 2003-05-15 Seiko Epson Corporation Skew adjustment circuit, skew adjustment method, data synchronization circuit, and data synchronization method
US6570800B2 (en) 2000-01-12 2003-05-27 Hitachi, Ltd. High speed clock synchronous semiconductor memory in which the column address strobe signal is varied in accordance with a clock signal
US20030179611A1 (en) 2002-03-22 2003-09-25 Ming-Shi Liou Method and device for controlling data latch time
US6643787B1 (en) 1999-10-19 2003-11-04 Rambus Inc. Bus system optimization
US6646953B1 (en) 2000-07-06 2003-11-11 Rambus Inc. Single-clock, strobeless signaling system
US6646929B1 (en) 2001-12-05 2003-11-11 Lsi Logic Corporation Methods and structure for read data synchronization with minimal latency
US20030218504A1 (en) 2001-06-25 2003-11-27 Nguyen Huey M. Collective automatic gain control
US20030221050A1 (en) 2002-04-02 2003-11-27 Via Technologies, Inc. Method and system for reading data from a memory
US6675272B2 (en) 2001-04-24 2004-01-06 Rambus Inc. Method and apparatus for coordinating memory operations among diversely-located memory components
US6691214B1 (en) 2000-08-29 2004-02-10 Micron Technology, Inc. DDR II write data capture calibration
US20040044919A1 (en) 2002-08-30 2004-03-04 Sanjay Dabral Increasing robustness of source synchronous links by avoiding write pointers based on strobes
US6707723B2 (en) 2001-11-06 2004-03-16 Samsung Electronics Co., Ltd. Data input circuits and methods of inputting data for a synchronous semiconductor memory device
US20040068682A1 (en) 2002-10-07 2004-04-08 Hitachi, Ltd. Deskew circuit and disk array control device using the deskew circuit, and deskew method
US20040084537A1 (en) 2002-11-05 2004-05-06 Scott Best Method and apparatus for data acquisition
US6735709B1 (en) 2000-11-09 2004-05-11 Micron Technology, Inc. Method of timing calibration using slower data rate pattern
US6759881B2 (en) 2002-03-22 2004-07-06 Rambus Inc. System with phase jumping locked loop circuit
US6782459B1 (en) 2000-08-14 2004-08-24 Rambus, Inc. Method and apparatus for controlling a read valid window of a synchronous memory device
US6819157B2 (en) 2001-07-02 2004-11-16 Lucent Technologies Inc. Delay compensation circuit
US20040230715A1 (en) 2003-05-13 2004-11-18 Via Technologies, Inc Method and system for optimized FIFO full condition control
US20050071707A1 (en) 2003-09-30 2005-03-31 Hampel Craig E. Integrated circuit with bi-modal data strobe
US6889334B1 (en) 2001-10-02 2005-05-03 Advanced Micro Devices, Inc. Multimode system for calibrating a data strobe delay for a memory read operation
US6898682B2 (en) 2002-08-12 2005-05-24 Freescale Semiconductor, Inc. Automatic READ latency calculation without software intervention for a source-synchronous interface
US20050110544A1 (en) 2003-11-20 2005-05-26 Advantest Corporation Clock recovery circuit and communication device
US20050141294A1 (en) * 2003-12-24 2005-06-30 Andrea Bonelli Method and apparatus for memory data deskewing
US20050163203A1 (en) 2004-01-28 2005-07-28 Rambus, Inc. Communication channel calibration for drift conditions
US6930932B2 (en) 2003-08-27 2005-08-16 Hewlett-Packard Development Company, L.P. Data signal reception latch control using clock aligned relative to strobe signal
US6941433B1 (en) 2002-05-22 2005-09-06 Juniper Networks, Inc. Systems and methods for memory read response latency detection
US6940760B2 (en) 2001-04-17 2005-09-06 International Business Machines Corporation Data strobe gating for source synchronous communications interface
US6940768B2 (en) 2003-11-04 2005-09-06 Agere Systems Inc. Programmable data strobe offset with DLL for double data rate (DDR) RAM memory
US7031205B2 (en) 2003-09-29 2006-04-18 Infineon Technologies North America Corp. Random access memory with post-amble data strobe signal noise rejection
US7107424B1 (en) 2004-03-25 2006-09-12 Emc Corporation Memory read strobe pulse optimization training system
US7259606B2 (en) 2004-01-27 2007-08-21 Nvidia Corporation Data sampling clock edge placement training for high speed GPU-memory interface

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023174A (en) * 1986-09-08 1991-06-11 Iowa State University Research Foundation Recombinant Brucella abortus gene expressing immunogenic protein
US6725390B1 (en) * 2000-06-29 2004-04-20 Intel Corporation Method and an apparatus for adjusting clock signal to sample data
US6543787B1 (en) * 2001-03-28 2003-04-08 Dana Corporation Boundary gasket with waffle pattern sealing beads
US7383399B2 (en) * 2004-06-30 2008-06-03 Intel Corporation Method and apparatus for memory compression
US7171321B2 (en) * 2004-08-20 2007-01-30 Rambus Inc. Individual data line strobe-offset control in memory systems
US7543172B2 (en) * 2004-12-21 2009-06-02 Rambus Inc. Strobe masking in a signaling system having multiple clock domains

Patent Citations (69)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4410916A (en) 1979-08-24 1983-10-18 Compression Labs, Inc. Dual mode facsimile coding system and method
US4687954A (en) 1984-03-06 1987-08-18 Kabushiki Kaisha Toshiba CMOS hysteresis circuit with enable switch or natural transistor
US4926447A (en) 1988-11-18 1990-05-15 Hewlett-Packard Company Phase locked loop for clock extraction in gigabit rate data communication links
US5060239A (en) 1989-05-12 1991-10-22 Alcatel Na Network Systems Corp. Transfer strobe time delay selector and method for performing same
US5341371A (en) 1990-05-25 1994-08-23 Inmos Limited Communication interface
US5334883A (en) 1993-02-03 1994-08-02 Elantec, Inc. Circuit for introducing hysterisis
US5832303A (en) 1994-08-22 1998-11-03 Hitachi, Ltd. Large scale interconnecting switch using communication controller groups with multiple input-to-one output signal lines and adaptable crossbar unit using plurality of selectors
US5655105A (en) 1995-06-30 1997-08-05 Micron Technology, Inc. Method and apparatus for multiple latency synchronous pipelined dynamic random access memory
US5805619A (en) 1996-02-16 1998-09-08 Swan Magnetics, Inc. Method and apparatus for sampled-data partial-response signal timing error detector having zero self-noise
US6028816A (en) 1996-09-17 2000-02-22 Fujitsu Limited System configured of synchronous semiconductor device for adjusting timing of each input and semiconductor device used therefor
WO1998044674A1 (en) 1997-04-02 1998-10-08 Siemens Nixdorf Informationssysteme Ag Fast parallel signal phase adjustment
US5935257A (en) 1997-05-16 1999-08-10 Fujitsu Limited Skew-reduction circuit and semiconductor device
US6023174A (en) 1997-07-11 2000-02-08 Vanguard International Semiconductor Corporation Adjustable, full CMOS input buffer for TTL, CMOS, or low swing input protocols
WO1999017183A1 (en) 1997-09-30 1999-04-08 S3 Incorporated System and method for a self-adjusting data strobe
US5948083A (en) 1997-09-30 1999-09-07 S3 Incorporated System and method for self-adjusting data strobe
US6396887B1 (en) 1997-10-10 2002-05-28 Rambus Incorporated Apparatus and method for generating a distributed clock signal using gear ratio techniques
US6836521B2 (en) 1997-10-10 2004-12-28 Rambus Inc. Apparatus and method for generating a distributed clock signal using gear ratio techniques
US6055587A (en) 1998-03-27 2000-04-25 Adaptec, Inc, Integrated circuit SCSI I/O cell having signal assertion edge triggered timed glitch filter that defines a strobe masking period to protect the contents of data latches
US5978281A (en) 1999-01-04 1999-11-02 International Business Machines Corporation Method and apparatus for preventing postamble corruption within a memory system
DE19920335C1 (en) 1999-05-03 2000-09-07 Siemens Ag Arrangement for phase matching of data signal to clock signal in digital integrated circuit, e.g. for mobile telephones and software radio
US6279073B1 (en) 1999-09-30 2001-08-21 Silicon Graphics, Inc. Configurable synchronizer for double data rate synchronous dynamic random access memory
US6643787B1 (en) 1999-10-19 2003-11-04 Rambus Inc. Bus system optimization
US20010032067A1 (en) 1999-12-28 2001-10-18 Mahadevamurty Nemani Method and system for determining optimal delay allocation to datapath blocks based on area-delay and power-delay curves
US6570800B2 (en) 2000-01-12 2003-05-27 Hitachi, Ltd. High speed clock synchronous semiconductor memory in which the column address strobe signal is varied in accordance with a clock signal
US20010020278A1 (en) 2000-03-06 2001-09-06 Tatsuya Saito Phase-controlled source synchronous interface circuit
US20020149397A1 (en) 2000-04-19 2002-10-17 Velio Communications, Inc. High-speed, low- power inter-chip transmission system
US6466491B2 (en) 2000-05-19 2002-10-15 Fujitsu Limited Memory system and memory controller with reliable data latch operation
US6498766B2 (en) 2000-05-22 2002-12-24 Samsung Electronics Co., Ltd. Integrated circuit memory devices that utilize indication signals to increase reliability of reading and writing operations and methods of operating same
US6316980B1 (en) 2000-06-30 2001-11-13 Intel Corporation Calibrating data strobe signal using adjustable delays with feedback
US6646953B1 (en) 2000-07-06 2003-11-11 Rambus Inc. Single-clock, strobeless signaling system
US20020009004A1 (en) 2000-07-24 2002-01-24 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device enabling test of timing standard for strobe signal and data signal with ease, and subsidiary device and testing device thereof
US20050005056A1 (en) 2000-08-14 2005-01-06 Rambus, Inc. Method and apparatus for controlling a read valid window of a synchronous memory device
US20030065465A1 (en) 2000-08-14 2003-04-03 Brian Johnson Method and apparatus providing improved data path calibration for memory devices
US6782459B1 (en) 2000-08-14 2004-08-24 Rambus, Inc. Method and apparatus for controlling a read valid window of a synchronous memory device
US20020021616A1 (en) 2000-08-21 2002-02-21 Brent Keeth Method and apparatus for crossing clock domain boundaries
US6691214B1 (en) 2000-08-29 2004-02-10 Micron Technology, Inc. DDR II write data capture calibration
US6735709B1 (en) 2000-11-09 2004-05-11 Micron Technology, Inc. Method of timing calibration using slower data rate pattern
US6940760B2 (en) 2001-04-17 2005-09-06 International Business Machines Corporation Data strobe gating for source synchronous communications interface
US6675272B2 (en) 2001-04-24 2004-01-06 Rambus Inc. Method and apparatus for coordinating memory operations among diversely-located memory components
US6570944B2 (en) 2001-06-25 2003-05-27 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US20030218504A1 (en) 2001-06-25 2003-11-27 Nguyen Huey M. Collective automatic gain control
US20020196883A1 (en) 2001-06-25 2002-12-26 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US6836503B2 (en) 2001-06-25 2004-12-28 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US20040213067A1 (en) 2001-06-25 2004-10-28 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US6819157B2 (en) 2001-07-02 2004-11-16 Lucent Technologies Inc. Delay compensation circuit
US6512704B1 (en) 2001-09-14 2003-01-28 Sun Microsystems, Inc. Data strobe receiver
US6889334B1 (en) 2001-10-02 2005-05-03 Advanced Micro Devices, Inc. Multimode system for calibrating a data strobe delay for a memory read operation
US20030081707A1 (en) 2001-10-31 2003-05-01 Fujitsu Limited Data synchronization circuit and communication interface circuit
US6707723B2 (en) 2001-11-06 2004-03-16 Samsung Electronics Co., Ltd. Data input circuits and methods of inputting data for a synchronous semiconductor memory device
US20030091136A1 (en) 2001-11-15 2003-05-15 Seiko Epson Corporation Skew adjustment circuit, skew adjustment method, data synchronization circuit, and data synchronization method
US6646929B1 (en) 2001-12-05 2003-11-11 Lsi Logic Corporation Methods and structure for read data synchronization with minimal latency
US20030179611A1 (en) 2002-03-22 2003-09-25 Ming-Shi Liou Method and device for controlling data latch time
US6759881B2 (en) 2002-03-22 2004-07-06 Rambus Inc. System with phase jumping locked loop circuit
US20030221050A1 (en) 2002-04-02 2003-11-27 Via Technologies, Inc. Method and system for reading data from a memory
US6941433B1 (en) 2002-05-22 2005-09-06 Juniper Networks, Inc. Systems and methods for memory read response latency detection
US6898682B2 (en) 2002-08-12 2005-05-24 Freescale Semiconductor, Inc. Automatic READ latency calculation without software intervention for a source-synchronous interface
US20040044919A1 (en) 2002-08-30 2004-03-04 Sanjay Dabral Increasing robustness of source synchronous links by avoiding write pointers based on strobes
US20040068682A1 (en) 2002-10-07 2004-04-08 Hitachi, Ltd. Deskew circuit and disk array control device using the deskew circuit, and deskew method
US20040084537A1 (en) 2002-11-05 2004-05-06 Scott Best Method and apparatus for data acquisition
US20040230715A1 (en) 2003-05-13 2004-11-18 Via Technologies, Inc Method and system for optimized FIFO full condition control
US6930932B2 (en) 2003-08-27 2005-08-16 Hewlett-Packard Development Company, L.P. Data signal reception latch control using clock aligned relative to strobe signal
US7031205B2 (en) 2003-09-29 2006-04-18 Infineon Technologies North America Corp. Random access memory with post-amble data strobe signal noise rejection
US20050071707A1 (en) 2003-09-30 2005-03-31 Hampel Craig E. Integrated circuit with bi-modal data strobe
US6940768B2 (en) 2003-11-04 2005-09-06 Agere Systems Inc. Programmable data strobe offset with DLL for double data rate (DDR) RAM memory
US20050110544A1 (en) 2003-11-20 2005-05-26 Advantest Corporation Clock recovery circuit and communication device
US20050141294A1 (en) * 2003-12-24 2005-06-30 Andrea Bonelli Method and apparatus for memory data deskewing
US7259606B2 (en) 2004-01-27 2007-08-21 Nvidia Corporation Data sampling clock edge placement training for high speed GPU-memory interface
US20050163203A1 (en) 2004-01-28 2005-07-28 Rambus, Inc. Communication channel calibration for drift conditions
US7107424B1 (en) 2004-03-25 2006-09-12 Emc Corporation Memory read strobe pulse optimization training system

Non-Patent Citations (35)

* Cited by examiner, † Cited by third party
Title
"CMOS Parallel-to-Serial FIFO 256×16, 512×16, 1024×16," pp. 1-10, Integrated Device Technology Corporation, Dec. 1999, available at http://www.digchip.com/datasheets/parts/datasheet/222/IDT72105.php. 10 pages.
"DDR -SDRAM-2: Detailed Specifications," FIND, Nov. 1998, pp. 1-14, vol. 16, No. 4. 14 pages.
"DDR-SDRAM-4: DLL Circuit Technology," FIND, Nov. 1998, pp. 1-4, vol. 16, No. 4. 4 pages.
"SN74ALVC7804 512×8 First-In, First-Out Memory," SCAS432, pp. 1-10 & Addendum pp. 1-3, Texas Instruments Corporation, Jan. 1995, available at http://focus.ti.com/lit/ds/symlink/sn74alvc7804.pdf. 13 pages.
"Tech Brief 31: Using Delay Lines to Generate Multi-Phased Clocks," p. 1, Dallas Semiconductor Corporation, Dec. 12, 2001, available at http://www.maximic.com/appnotes.cfm/appnote-number/880. 2 pages.
Ajanta Chakraborty: "Efficient Self-Timed Interfaces for Crossing Clock Domains," thesis submitted to the Department of Computer Science, University of British Columbia (Bhopal Engineering College), Aug. 2003, 74 pages.
Altera, "Using Source-Synchronous Signaling with DPA in Stratix GX Devices," Application Note 236, pp. 1-18, Altera Corporation, Jan. 2003, available at http://www.altera.com/literature/an/an236.pdf. 18 pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Final Office Action dated Apr. 29, 2011. 12 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Inforamtion Disclosure Statement dated Oct. 7, 2011includes Request for Continued Examination. 6 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Information Disclosure Statement with mail date of Apr. 1, 2011. 6 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Notice of Allowance and Fee(s) Due dated Jul. 8, 2011. 17 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Office Action with mail date of Oct. 15, 2010. 13 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Response dated Feb. 15, 2011 to the Non-Final Office Action mailed Oct. 15, 2010. 17 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010 re Response dated Jun. 22, 2011 to the Final Office Action mailed Apr. 29, 2011. 8 Pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010, Comments on Statement of Reasons for Allowance, dated Jan. 27, 2012. 2 pages.
Best, Scott, U.S. Appl. No. 12/694,251, filed Jan. 26, 2010, re Notice of Allowance and Fee(s) Due mailed Nov. 4, 2011. 9 pages.
Best, Scott, U.S. Appl. No. 12/721,520, filed Mar. 10, 2010 re Information Disclosure Statement dated Nov. 18, 2010. 4 Pages.
Best, Scott, U.S. Appl. No. 12/721,520, filed Mar. 10, 2010 re Office Action dated Aug. 9, 2011. 8 Pages.
Best, Scott, U.S. Appl. No. 12/721,520, filed Mar. 10, 2010 re Office Action with mail date of Mar. 3, 2011. 10 Pages.
Best, Scott, U.S. Appl. No. 12/721,520, filed Mar. 10, 2010 re Response dated Jun. 3, 2011 to the Office Action mailed Mar. 3, 2011. 11 Pages.
Collins, Hansel A. and Nikel, Ronald E., "DDR-SDRAM, high-speed, source-synchronous interfaces create design challenges", EDN, Sep. 2, 1999, pp. 63, 64, 66, 68, 70, 72, available at http://www.ednmag/reg/1999/090299/18ms544.htm. 28 pages.
Horowitz, Hill: "The Art of Electronics" (second edition), 1989, Cambridge, p. 231-232. 2 pages.
IBM Corporation, "PowerPC Embedded Processors PowerPC 440GP-DDR SDRAM Controller Initialization," Mar. 20, 2002, p. 1-7. 8 pages.
International Preliminary Report on Patentability and Written Opinion of the International Searching Authority in International Application PCT/US2005/028709, European Patent Office, Mar. 1, 2007. 13 pages.
International Search Report and Written Opinion of the International Searching Authority in International Application PCT/US2005/028709, World Intellectual Property Organization, Jan. 19, 2006, 19 pages.
International Search Report and Written Opinion of the International Searching Authority in International Application PCT/US2006/008610, World Intellectual Property Organization, EPO, Jul. 7, 2006, 12 pages.
International Search Report and Written Opinion of the International Searching Authority in International Application PCT/US2007/063780, European Patent Office, Dec. 5, 2007. 14 pages.
Jens Muttersbach, Thomas Villiger, Worfgang Fichtner: "Practical Design of Globally-Asynchronous Locally-Synchronous Systems," Sixth International Symposium on Advanced Research in Asynchronous Circuits and Systems (ASYNC 2000), 8 pages.
Khatib, Jamil, "FIFO, First-In-First Out Memory," pp. 1-6, Mar. 28, 1999, available at http://www.geocities.com/Silicon Valley/Pines/6639/ip/fifo.html. 6 pages.
Kizer, Jade, U.S. Appl. No. 12/477,092, filed Jun. 2, 2009 re Office Action dated Jul. 14, 2011. 11 Pages.
Rajpal, Suneel, et al., "Designing with FIFOs," Technical Note TN-06, pp. 1-2, Integrated Device Technology Corporation, Nov. 1997, available at http://www.elektroniknet.de/fileadmin/user upload/IDT/TN-062020Designing20with20Async20FIFOs.pdf. 2 pages.
Response dated Jun. 18, 2010 to Office Action re Notice to File missing Parts and Preliminary Amendment re U.S. Appl. No. 12/721,520. 7 Pages.
Ryan, Kevin, "DDR SDRAM Functionality and Controller Read Data Capture," Micron Technology, Inc. DesignLine, 1999, pp. 1-24, vol. 8, Issue 3. 24 pages.
Schumann, T. and Klar, H., "An Asynchronous up/down Counter for Control of a Self-timed, Wave-pipelined Array Multiplier," Abstract, ACiD-WL Workshop, Groningen, the Netherlands, Sep. 1996, available at http://mikro.ee.tuberlin.de/forschung/sgemos/abstractACiD.ps.gz. 1 page.
XILINX, "Using the XC9500 Timing Model," Application Note XAPP071, pp. 2-9 to 2-12, XILINX Corporation, Jan. 1997, available at http://direct.xilinx.com/bvdocs/appnotes/xapp071.pdf. 4 pages.

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8924764B1 (en) * 2012-11-15 2014-12-30 Qlogic, Corporation Systems and methods for rate matching in networks utilizing a strobe counter
TWI508066B (en) * 2013-04-30 2015-11-11 Mstar Semiconductor Inc Memory controller and associated signal generating method
CN104182357A (en) * 2013-05-23 2014-12-03 晨星半导体股份有限公司 Memory controller and signal generating method of memory controller
CN104182357B (en) * 2013-05-23 2017-03-22 晨星半导体股份有限公司 Memory controller and signal generating method of memory controller
US9601171B2 (en) 2014-06-13 2017-03-21 Samsung Electronics Co., Ltd. Storage device including nonvolatile memory and memory controller and operating method of retiming circuit interfacing communication between nonvolatile memory and memory controller
US10930329B2 (en) * 2018-11-07 2021-02-23 Samsung Electronics Co., Ltd. Storage device adjusting a timing of a data signal and a data strobe signal
US11158359B2 (en) 2018-11-07 2021-10-26 Samsung Electronics Co., Ltd. Storage device adjusting a timing of a data signal and a data strobe signal

Also Published As

Publication number Publication date
US10741237B2 (en) 2020-08-11
US7668679B2 (en) 2010-02-23
US10056130B2 (en) 2018-08-21
US20060052961A1 (en) 2006-03-09
US20150357018A1 (en) 2015-12-10
US20130044552A1 (en) 2013-02-21
US20120033514A1 (en) 2012-02-09
US20190051345A1 (en) 2019-02-14
US20230274775A1 (en) 2023-08-31
US20140226420A1 (en) 2014-08-14
US20070109908A1 (en) 2007-05-17
US20100118627A1 (en) 2010-05-13
EP1784835A1 (en) 2007-05-16
US8135555B2 (en) 2012-03-13
US20210043243A1 (en) 2021-02-11
US7171321B2 (en) 2007-01-30
US9111608B2 (en) 2015-08-18
US8688399B2 (en) 2014-04-01
US11551743B2 (en) 2023-01-10
WO2006023387A1 (en) 2006-03-02

Similar Documents

Publication Publication Date Title
US11551743B2 (en) Strobe-offset control circuit
US10529408B2 (en) Memory controller for strobe-based memory systems
US9020053B2 (en) Clocking architectures in high-speed signaling systems
US7493461B1 (en) Dynamic phase alignment for resynchronization of captured data

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: RAMBUS INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BEST, SCOTT C.;REEL/FRAME:032567/0453

Effective date: 20040819

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: K.MIZRA LLC, FLORIDA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RAMBUS INC.;REEL/FRAME:065229/0338

Effective date: 20230928

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12