US8035134B2 - Forward body bias-controlled semiconductor integrated circuit - Google Patents
Forward body bias-controlled semiconductor integrated circuit Download PDFInfo
- Publication number
- US8035134B2 US8035134B2 US11/812,698 US81269807A US8035134B2 US 8035134 B2 US8035134 B2 US 8035134B2 US 81269807 A US81269807 A US 81269807A US 8035134 B2 US8035134 B2 US 8035134B2
- Authority
- US
- United States
- Prior art keywords
- insulated
- field effect
- functional block
- gate field
- effect transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/854—Complementary IGFETs, e.g. CMOS comprising arrangements for preventing bipolar actions between the different IGFET regions, e.g. arrangements for latchup prevention
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0191—Manufacturing their doped wells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/859—Complementary IGFETs, e.g. CMOS comprising both N-type and P-type wells, e.g. twin-tub
Definitions
- the present invention relates to a semiconductor integrated circuit, and more particularly to a technique for reducing the power consumption of a semiconductor integrated circuit to which a forward body bias is applied.
- a DVS (Dynamic Voltage Scaling) technique is known in the art, which realizes a reduction in the power consumption of a semiconductor integrated circuit by suppressing the leak current by dynamically changing the voltage value of the voltage supplied from the power supply circuit according to the amount of processing to be done by a processor and a SOC (System On chip).
- the characteristics can be improved to some extent by adjusting the source-substrate voltage, i.e., the body bias.
- the source-substrate voltage i.e., the body bias.
- FBB forward body bias
- the threshold voltage and the operating voltage of a MOS transistor decrease, thereby making various improvements such as a suppression in the characteristics variations, a decrease in the power consumption, an increase in the operating speed (see, for example, Non-Patent Document 1).
- the area efficiency is improved by employing a layout in which a substrate potential supply cell including a metal line for supplying the body bias is sandwiched between logic cells (see, for example, Patent Document 1).
- charge recycling circuits Another approach to realizing a lower power consumption is to use charge reusing circuits (so-called “charge recycling circuits”) to thereby increase the power conversion efficiency of a power supply circuit, e.g., a linear regulator circuit (see, for example, Patent Document 2).
- Patent Document 1 Japanese Laid-Open Patent Publication No. 2001-148464
- Patent Document 2 Japanese Patent No. 2774244
- Non-Patent Document 1 M. Miyazaki, et al., “A 175 mV Multiply-Accumulate Unit using an Adaptive Supply Voltage and Body Bias (ASB) Architecture”, ISSCC 2002/SESSION 3/DIGITAL SIGNAL PROCESSORS AND CIRCUITS/3.4
- ASB Adaptive Supply Voltage and Body Bias
- Non-Patent Document 1 if the forward body bias applied to the CMOS device exceeds a certain level, the leak current rapidly increases and the power consumption increases while the frequency characteristics of the CMOS device deteriorate. This is because as the body bias increases, the current flowing through a forward diode, a parasitic bipolar, etc., formed by a P substrate, an N well, a P well, a source region diffusion layer, etc., will have a more significant influence on the CMOS device. Therefore, if an excessively large forward body bias is applied to the CMOS device, it will rather deteriorate the operating characteristics.
- the power consumption of a semiconductor integrated circuit is reduced by lowering the operating voltage of CMOS devices.
- the substrate voltage in the N well becomes lower than that in the P well, resulting in a forward current flow in the PN junction diode formed by these wells, whereby the substrate voltage of the P well will be lower than the actually applied body bias. Since there is a forward current in the PN junction diode formed by a P substrate and an N well, the substrate voltage in the N well will be higher than the actually applied body bias.
- the present invention is directed to a semiconductor integrated circuit including a first to an n th functional blocks, wherein: a source voltage input terminal of an insulated-gate field effect transistor of a first conductivity type included in the first functional block and a substrate voltage input terminal of an insulated-gate field effect transistor of a second conductivity type included therein are connected to a first and a second voltage supply terminals, respectively; a substrate voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included in an i th (where 1 ⁇ i ⁇ n ⁇ 1) functional block and a source voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included therein are connected bijectively with a source voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included in an i+1 th functional block and a substrate voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included therein; and a substrate voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included
- the substrate current occurring in a functional block located on the higher potential side is collected by a functional block located on the lower potential side. Therefore, even if a substrate current occurs in each of the functional blocks, the overall power consumption of the semiconductor integrated circuit will not increase, whereby it is possible to apply a large forward body bias to a functional block of a lower operating voltage. Thus, it is possible to reduce the overall power consumption of the semiconductor integrated circuit while realizing the characteristics improving effect by the FBB control.
- the semiconductor integrated circuit further includes an n+1 th functional block, wherein: a source voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included in a j th functional block being one of the second to n ⁇ 1 th functional blocks and a substrate voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included in the n+1 th functional block are connected together; a substrate voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included in the j th functional block and a source voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included in the n+1 th functional block are connected together; a source voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included in the j th functional block and a substrate voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included in the n+1 th functional block are connected together; and a substrate voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included
- the semiconductor integrated circuit further includes a plurality of constant voltage circuits for supplying predetermined voltages to a substrate voltage input terminal of an insulated-gate field effect transistor of the first conductivity type included in each of the first to n ⁇ 1 th functional blocks and to a source voltage input terminal of an insulated-gate field effect transistor of the second conductivity type included therein, respectively.
- At least one of the plurality of constant voltage circuits includes four voltage output terminals connected to the source voltage input terminals and the substrate voltage input terminals of the insulated-gate field effect transistors of the first and second conductivity types included in one of the first to n th functional blocks, respectively, and a voltage selected according to an input signal is output from each of the four voltage output terminals.
- the source voltage and the substrate voltage to be applied to a particular functional block can be changed as necessary, and the voltages can be made equal to one another to thereby stop the functional block, thus reducing the power consumption.
- At least one of the plurality of constant voltage circuits includes an operational amplifier receiving, as differential input voltages, a given reference voltage and the predetermined voltage supplied from the constant voltage circuit; and the operational amplifier operates by receiving a voltage supplied from one of the first and second voltage supply terminals and a voltage supplied from one of the third and fourth voltage supply terminals.
- the operating voltage of the operational amplifier is sufficiently higher than the reference voltage and the predetermined voltage supplied from the constant voltage circuit, thereby improving the voltage output precision of the constant voltage circuit.
- At least one of the first to n th functional blocks has a triple-well structure including a semiconductor substrate of a first one of the first and second conductivity types with a retrograde well of a second one of the first and second conductivity types being formed on the semiconductor substrate, and with a well of the first one of the first and second conductivity types being formed on the retrograde well; and the retrograde well is insulated from the semiconductor substrate by an insulating layer.
- At least one of the first to n th functional blocks includes: a plurality of first lines for supplying a substrate voltage for an insulated-gate field effect transistor of the first conductivity type included in the functional block; and a plurality of second lines for supplying a substrate voltage for an insulated-gate field effect transistor of the second conductivity type included in the functional block, wherein the first and second lines extend parallel to each other and alternate with each other, with the insulated-gate field effect transistors of the first and second conductivity types being interposed therebetween.
- a transistor located away from the first line is close to the second line, and a transistor located close to the first line is away from the second line, whereby a uniform body bias can be applied to transistors interposed between the first and second lines, irrespective of the distance of each transistor from the first and second lines. Therefore, it is possible to reduce the power consumption of an FBB-controlled semiconductor integrated circuit while improving the layout efficiency.
- the at least one functional block includes a line control section for thinning out voltages supplied through the plurality of first and second lines according to a magnitude of a forward body bias to be applied to each of the insulated-gate field effect transistors of the first and second conductivity types included in the functional block.
- the at least one functional block has a triple-well structure including a semiconductor substrate of a first one of the first and second conductivity types with a retrograde well of a second one of the first and second conductivity types being formed on the semiconductor substrate, and with a well of the first one of the first and second conductivity types being formed on the retrograde well; and one of the first and second lines that supplies a substrate voltage to an insulated-gate field effect transistor of the second one of the first and second conductivity types is located on the retrograde well outside a region of the well.
- one of the first and second lines can be placed on a retrograde well outside the well region of the CMOS device, thus further improving the layout efficiency.
- the present invention is also directed to a semiconductor integrated circuit, wherein the semiconductor integrated circuit has a triple-well structure including a semiconductor substrate of a first conductivity type with a retrograde well of a second conductivity type being formed on the semiconductor substrate, and with a well of the first conductivity type being formed on the retrograde well, wherein the retrograde well is insulated from the semiconductor substrate by an insulating layer.
- the present invention is also directed to a semiconductor integrated circuit, including: insulated-gate field effect transistors of a first and a second conductivity types; a plurality of first lines for supplying a substrate voltage for the insulated-gate field effect transistor of the first conductivity type; and a plurality of second lines for supplying a substrate voltage for the insulated-gate field effect transistor of the second conductivity type, wherein the first and second lines extend parallel to each other and alternate with each other, with the insulated-gate field effect transistors of the first and second conductivity types being interposed therebetween.
- a transistor located away from the first line is close to the second line, and a transistor located close to the first line is away from the second line, whereby a uniform body bias can be applied to transistors interposed between the first and second lines, irrespective of the distance of each transistor from the first and second lines. Therefore, it is possible to reduce the power consumption of an FBB-controlled semiconductor integrated circuit while improving the layout efficiency.
- FIG. 1 shows a configuration of a semiconductor integrated circuit according to a first embodiment of the present invention.
- FIG. 2 shows an example of a circuit configuration of a constant voltage circuit.
- FIG. 3 is a cross-sectional view showing a semiconductor integrated circuit shown in FIG. 1 .
- FIG. 4 shows a layout of various metal lines of functional blocks.
- FIG. 5 shows a circuit model of the present invention and that of a conventional technique.
- FIG. 6 is a cross-sectional view showing a semiconductor integrated circuit according to a second embodiment of the present invention.
- FIG. 7 is a schematic diagram showing an information device including a semiconductor integrated circuit of the present invention.
- FIG. 8 is a schematic diagram showing a communications device including a semiconductor integrated circuit of the present invention.
- FIG. 9 is a schematic diagram showing an AV device including a semiconductor integrated circuit of the present invention.
- FIG. 10 is a schematic diagram showing a vehicle including a semiconductor integrated circuit of the present invention.
- FIG. 1 shows a configuration of a semiconductor integrated circuit according to a first embodiment of the present invention.
- the present semiconductor integrated circuit includes four functional blocks 10 a , 10 b , 10 c and 10 d , three interface circuits 20 a , 20 b and 20 c , and four constant voltage circuits 30 a , 30 b , 30 c and 30 d .
- the suffix letter is omitted when the reference is made to any or all of the functional blocks or the constant voltage circuits.
- Each functional block 10 includes voltage input terminals 11 and 13 for supplying the source voltage and the substrate voltage, respectively, to a PMOS transistor (not shown), and includes voltage input terminals 12 and 14 for supplying the substrate voltage and the source voltage, respectively, to an NMOS transistor (not shown), thus enabling an FBB control.
- the voltage input terminals 12 and 11 of the functional block 10 a are connected to a voltage supply terminal 41 for supplying a voltage V 1 (e.g., 3.3 V) and a voltage supply terminal 42 for supplying a voltage V 2 (e.g., 2.9 V), respectively.
- the voltage input terminals 13 and 14 of the functional block 10 a are connected to the voltage input terminals 11 and 12 of the functional block 10 b , respectively.
- the voltage input terminals 13 and 14 of the functional block 10 b are connected to the voltage input terminals 12 and 11 of the functional block 10 d , respectively.
- the voltage input terminals 11 to 14 of the functional block 10 c are connected to the voltage input terminals 12 , 11 , 14 and 13 of the functional block 10 b , respectively.
- the voltage input terminals 13 and 14 of the functional block 10 d are connected to a voltage supply terminal 43 for supplying a voltage V 7 (e.g., 1.4 V) and a voltage supply terminal 44 for supplying a voltage V 8 (e.g., 1.0 V), respectively.
- the voltages V 1 to V 8 are supplied from a power supply circuit outside the semiconductor integrated circuit or an internal power supply circuit (not shown). These voltages may be changed as necessary depending on the external environment and other conditions that influence the realization of the functions of the present semiconductor integrated circuit, e.g., how well the process is done, the ambient temperature, the amount of processing to be performed by each functional block 10 , the soft error resistance of each functional block 10 , etc.
- Interface circuits 20 are provided between the functional blocks 10 to realize communications between the functional blocks 10 . Since each functional block 10 has a different operating voltage, a through current flows if signal input/output terminals of different functional blocks 10 are connected directly to each other. Therefore, communications are made via the interface circuits 20 therebetween.
- an interface circuit 20 may be a level shift circuit, a photocoupler circuit, or the like.
- the interface circuit 20 may alternatively be an interface circuit for realizing wireless communications between the functional blocks 10 such as those employed with non-contact IC cards.
- Each constant voltage circuit 30 receives a reference voltage at a voltage input terminal 31 , and supplies from a voltage output terminal 32 a predetermined voltage corresponding to the reference voltage to the voltage input terminals of the functional blocks 10 except for the voltage input terminals 11 and 12 of the functional block 10 a and the voltage input terminals 13 and 14 of the functional block 10 d .
- the constant voltage circuit 30 a supplies the reference voltage V 4 (e.g., 2.3 V) to the voltage input terminal 13 of the functional block 10 a .
- the constant voltage circuit 30 b supplies the reference voltage V 3 (e.g., 2.7 V) to the voltage input terminal 14 of the functional block 10 a .
- the constant voltage circuit 30 c supplies the reference voltage V 5 (e.g., 2.1 V) to the voltage input terminal 14 of the functional block 10 b .
- the constant voltage circuit 30 d supplies the reference voltage V 6 (e.g., 1.7 V) to the voltage input terminal 13 of the functional block 10 b.
- the constant voltage circuit 30 b among others includes four voltage output terminals 32 connected to the voltage input terminals 11 to 14 of the functional block 10 b , and selectively outputs a voltage according to the input signal from each of the voltage output terminals 32 .
- FIG. 2 shows an exemplary circuit configuration of the constant voltage circuit 30 b .
- the constant voltage circuit 30 b includes a PMOS transistor 35 and an NMOS transistor 36 whose source electrodes are connected to the terminals 33 and 34 , respectively, and an OTA 37 receiving, as differential input voltages, the reference voltage Vref applied to the voltage input terminal 31 and the voltage Vout 3 of the voltage output terminal 32 .
- the reference voltage Vref may be generated by a feedback circuit 38 .
- an NMOS transistor 381 in which the drain and the gate are connected to each other receives bias current from a current source 382 to operate in the saturation region. Further, voltage V 1 as the substrate voltage is applied to the NMOS transistor 381 .
- the output terminal of an operation amplifier 383 to which the drain voltage of the NMOS transistor 381 and the voltage V 2 are input, is connected to the source of the NMOS transistor 381 , so that the reference voltage Vref is supplied from the connection point therebetween.
- the voltages of the four voltage output terminals 32 in the constant voltage circuit 30 b can be switched from one to another by a 4-bit signal EN 3 .
- a 4-bit signal EN 3 For example, when any bit of the signal EN 3 is at “H”, the corresponding voltage output terminal 32 and the terminal 33 are shorted together to be at substantially the same potential. With all bits of the signal EN 3 being at “H”, the voltage applied to the terminal 33 is supplied from all of the four voltage output terminals 32 , whereby the same voltage is supplied to the voltage input terminals 11 to 14 of the functional block 10 b .
- the functional block 10 b does not operate, and the power consumption thereby can be made substantially zero. This is particularly effective for temporarily disabling the functional block 10 b when the function of the functional block 10 b is not needed.
- the OTA 37 operates while receiving one of the voltages V 1 and V 2 and one of the voltages V 7 and V 8 . Then, the operating voltage of the OTA 37 can be made sufficiently high, and it is possible to enhance the precision of the comparison between the voltage Vref and the voltage Vout 3 . Where the comparison precision is not required, the operating voltage of the OTA 37 can be low. Then, the power consumption by the OTA 37 is reduced.
- the constant voltage circuit 30 a , 30 c and 30 d have substantially the same circuit configuration as that of the constant voltage circuit 30 b , except for the number of the voltage output terminals 32 .
- FIG. 3 shows a cross section of the present semiconductor integrated circuit.
- the four CMOS devices shown in FIG. 3 each represent a CMOS device included in the functional blocks 10 a to 10 d shown in FIG. 1 .
- the present semiconductor integrated circuit includes a P substrate 101 and a DN well (retrograde well) 102 formed on the P substrate 101 , with an N well 103 and a P well 104 being formed on the DN well 102 , thus forming a triple-well structure.
- the DN well 102 is insulated from the P substrate 101 by an insulating layer 105 made of SiO 2 , or the like.
- a PNP-type bipolar including a P-type diffusion layer 106 , the DN well 102 , the N well 103 and the P well 104 and an NPN-type bipolar including an N-type diffusion layer 107 , the P well 104 , the N well 103 and the DN well 102 , which are parasitic on each CMOS device of the present semiconductor integrated circuit, are shown to be overlapping each other.
- the current gain (collector current/base current) of the PNP-type bipolar is “0.2” and that of the NPN-type bipolar is “2”.
- the current gain of the PNP-type bipolar is less than or equal to 1
- a current flows out of the DN well 102 and the N well 103 , being the base of the PNP-type bipolar.
- a current flows out of the P well 104 being the emitter thereof.
- the substrate current of a CMOS device included in a functional block 10 is supplied to the next functional block 10 through a line connected to the voltage input terminals 14 and 13 as indicated by arrows in FIG. 3 .
- the power consumption through the substrate current by the functional blocks 10 can be made substantially zero, thereby realizing a reduction in the overall power consumption of the semiconductor integrated circuit.
- each functional block 10 there is no problem even when the substrate current increases. Therefore, even if the operating voltage of each functional block 10 is low, it is allowed to apply a larger forward body bias. Thus, it is possible to improve various characteristics such as the operating speed of each functional block 10 .
- the operating frequency of a functional block 10 when the operating voltage is set to 0.6 V without applying a forward body bias is realized by setting the operating voltage to 0.4 V with the application of a forward body bias of 0.8 V.
- the maximum voltage to be applied to the semiconductor integrated circuit is 3.6 V
- the maximum number of stages of functional blocks 10 without the application of the forward body bias is 6, and that with the application of the forward body bias is 9.
- the re-usage rate of the substrate current in each functional block 10 is improved, and it is possible to further reduce the overall power consumption of the semiconductor integrated circuit.
- the present semiconductor integrated circuit is an example where three functional blocks 10 a , 10 b and 10 d are connected between the voltage V 1 and the voltage V 8 .
- the substrate current in the functional block 10 a of the first stage is applied to each of the functional blocks 10 b and 10 c of the second stage, and the substrate current in the functional blocks 10 b and 10 c is supplied to the functional block 10 d of the third stage.
- the functional blocks 10 b and 10 c of the second stage are different from each other only in terms of how the voltages V 3 to V 6 are applied.
- a large number of stages of the functional blocks 10 may be connected together, while connecting functional blocks 10 of different operating voltages in parallel to each other within the same stage.
- the NMOS transistor 381 of the feedback circuit 38 shown in FIG. 2 is preferably formed similarly to the CMOS device shown in FIG. 3 , namely, is formed in the DN well 102 insulated from the P substrate 101 by the insulating layer 105 . This reduces variation in manufacture.
- FIG. 4 shows a layout of various metal lines of a functional block 10 .
- the functional block 10 includes a plurality of lines 111 for supplying the source voltage VDD of the PMOS transistor, a plurality of lines 112 for supplying the source voltage VSS of the NMOS transistor, a plurality of lines 113 a and 113 b for supplying the substrate voltage VBP of the PMOS transistor, a plurality of lines 114 a and 114 b for supplying the substrate voltage VBN of the NMOS transistor, and a line control section 120 .
- the lines 111 and 112 are parallel to and alternating with each other.
- the line 113 a (or 113 b ) and the line 114 a (or 114 b ) are parallel to and alternating with each other, with the CMOS device being sandwiched therebetween. These lines are connected to a substrate contact region 116 on the N well 103 and the P well 104 via a contact 115 .
- the lines 113 a and 113 b are provided on the DN well 102 outside the region of the N well 103 .
- the layout efficiency of the semiconductor integrated circuit is improved.
- FIG. 5 shows a circuit model in a case where a forward body bias such that the bipolar in the parasitic thyristor is not activated is applied.
- the circuit model has a bipolar structure but includes herein diodes formed by P and N wells and well resistors for the sake of explanation.
- the layout shown in FIG. 4 can be employed for any of the functional blocks 10 in the present semiconductor integrated circuit.
- the line control section 120 performs an operation of thinning out the substrate voltages supplied through the lines 113 a , 113 b , 114 a and 114 b according to the magnitude of the forward body bias to be applied to the CMOS device. Specifically, in a case where a relatively large forward body bias (e.g., 0.8 V) should be applied, the line control section 120 validates all of the voltages supplied through the lines 113 a , 113 b , 114 a and 114 b .
- a relatively large forward body bias e.g. 0.8 V
- the line control section 120 stops the voltage supply from the lines 113 b and 114 b by, for example, cutting these lines off the power supply circuit. Thus, it is possible to further reduce the power consumption.
- the N well 103 and the P well 104 have different well resistances (e.g., where the substrate resistance of the N well 103 is relatively small, and the substrate resistance of the P well 104 is relatively large), it is possible to apply a uniform body bias across the entire circuit by locating the substrate contact region 116 on the P well 104 at such a position that is equally distant from the substrate contact regions 116 on the adjacent N wells 103 .
- Applications of the present semiconductor integrated circuit include multi-core processors for parallel processing, reconfigurable processing elements, and memory devices. In these applications, it is possible to reduce the power consumption by assigning a functional block 10 to each core processor, each processing element and each data holding circuit.
- functional blocks 10 of lower power consumption levels are located closer to the lower potential side.
- the parasitic bipolar is present only on the back surface of the transistor and there is no parasitic bipolar having a thyristor configuration, whereby no excessive substrate current is consumed.
- those using adiabatic circuits and those functioning as memory devices have lower power consumption levels. Therefore, those functional blocks 10 should be located in the last stage.
- the insulation therebetween results in a particularly large amount of current flowing out of each functional block 10 , and makes it possible to eliminate the substrate current flowing from the P substrate 101 to the DN well 102 and the N well 103 . Therefore, for a functional block 10 , alone, an increase or decrease of the substrate voltage is less likely to occur even if a very large forward body bias is applied when the operating voltage of the CMOS device included in the functional block 10 , whereby it is more likely that some characteristics improvement can be realized by the FBB control.
- the whole structure may be the insulating layer without leaving any P substrate layer between isolation regions. Then, it is possible to eliminate the extra step in the production process of masking the insulating structure between functional blocks 10 , and it is possible to produce the present semiconductor integrated circuit more easily.
- the number of stages of functional blocks 10 is not limited to 3. Four or more stages of functional blocks 10 may be connected together by the above-described method.
- a 4-stage configuration can be realized by not connecting the voltage input terminals 13 and 14 of the functional block 10 b with the voltage input terminals 14 and 13 of the functional block 10 c and by connecting the voltage input terminals 11 and 12 of the functional block 10 c to the voltage input terminals 13 and 14 of the functional block 10 b but not the voltage input terminals 12 and 11 thereof.
- FIG. 6 shows a cross section of a semiconductor integrated circuit according to a second embodiment of the present invention.
- the present semiconductor integrated circuit is obtained by placing the functional blocks 10 a , 10 b and 10 c , which are implemented as individual chips, into a single package by means of the SIP technique while maintaining the same connection pattern as that in the first embodiment.
- the three CMOS devices shown in FIG. 6 represent CMOS devices included in the functional blocks 10 a to 10 c , respectively.
- the present semiconductor integrated circuit has a triple-well structure in which the DN well 102 and the P substrate 101 are insulated from each other by the insulating layer 105 .
- the insulating layer 105 may be absent.
- the voltage V 1 (e.g., 3.3 V) is applied to the source region of the PMOS transistor included in the functional block 10 a
- the voltage V 2 (e.g., 2.9 V) is applied to the substrate region of the NMOS transistor included therein.
- the substrate region of the PMOS transistor included in the functional block 10 a and the source region of the PMOS transistor included in the functional block 10 b are connected to each other, and the voltage V 3 (e.g., 2.7 V) is applied thereto.
- the source region of the NMOS transistor included in the functional block 10 a and the substrate region of the NMOS transistor included in the functional block 10 b are connected to each other, and the voltage V 4 (e.g., 2.3 V) is applied thereto.
- the substrate region of the PMOS transistor included in the functional block 10 b and the source region of the PMOS transistor included in the functional block 10 c are connected to each other, and the voltage V 5 (e.g., 2.1 V) is applied thereto.
- the source region of the NMOS transistor included in the functional block 10 b and the substrate region of the NMOS transistor included in the functional block 10 c are connected to each other, and the voltage V 6 (e.g., 1.7 V) is applied thereto.
- the voltage V 7 (e.g., 1.5 V) is applied to the substrate region of the PMOS transistor included in the functional block 10 c
- the voltage V 8 (e.g., 1.1 V) is applied to the source region of the NMOS transistor included therein.
- the functional blocks 10 are connected to one another by way of through-vias.
- the voltages V 1 to V 8 are supplied from a power supply circuit outside the semiconductor integrated circuit or an internal power supply circuit (not shown). These voltages may be changed as necessary depending on the external environment and other conditions that influence the realization of the functions of the present semiconductor integrated circuit, e.g., how well the process is done, the ambient temperature, the amount of processing to be performed by each functional block 10 , the soft error resistance of each functional block 10 , etc.
- the means for connecting the functional blocks 10 together is not limited to through-vias, but the functional blocks 10 may be connected together by wire bonding or via pads attached together.
- the communications between the functional block 10 may be realized by wired interface circuits, or wirelessly or via photo-coupling. For example, it is possible to reduce the power consumption by the communications between IC cards by employing a wireless scheme such as those employed with non-contact IC cards.
- FIG. 7 is a schematic diagram showing an information device including a semiconductor integrated circuit of the present invention.
- a notebook PC 100 includes a CPU 150 having a circuit configuration as described above. Since a semiconductor integrated circuit of the present invention can operate with smaller power consumption as compared with conventional techniques, the CPU 150 and the notebook PC 100 including the same can also operate with low power consumption.
- the semiconductor integrated circuit of the present invention is applicable to information devices in general, including portable information terminals and portable music players.
- FIG. 8 is a schematic diagram showing a communications device including a semiconductor integrated circuit of the present invention.
- a mobile telephone 200 includes a baseband LSI 201 and an application LSI 202 each having a circuit configuration as described above. Since a semiconductor integrated circuit of the present invention can operate with smaller power consumption as compared with conventional techniques, the baseband LSI 201 , the application LSI 202 , and the mobile telephone 200 including the same can also operate with low power consumption.
- the semiconductor integrated circuit of the present invention is applicable to communications devices in general, including transmitters, receivers and modems in communications systems. Thus, the present invention can reduce the power consumption with any type of communications devices, whether the connection is wired or wireless, optical or electric, digital or analog.
- FIG. 9 is a schematic diagram showing an AV device including a semiconductor integrated circuit of the present invention.
- a television set 300 includes an image/sound processing LSI 301 and a display/sound source control LSI 302 each having a circuit configuration as described above. Since a semiconductor integrated circuit of the present invention can operate with smaller power consumption as compared with conventional techniques, the image/sound processing LSI 301 , the display/sound source control LSI 302 , and the television set 300 including the same can also operate with low power consumption.
- the semiconductor integrated circuit of the present invention is applicable to AV devices in general, including optical disc recording devices, digital still cameras and digital video cameras.
- FIG. 10 is a schematic diagram showing a vehicle including a semiconductor integrated circuit of the present invention.
- An automobile 400 includes an electronic control device 410 .
- the electronic control device 410 includes an engine/transmission control LSI 411 having a circuit configuration as described above.
- the automobile 400 also includes a navigation system 420 .
- the navigation system 420 includes a navigation LSI 421 also having a circuit configuration as described above. Since a semiconductor integrated circuit of the present invention can operate with smaller power consumption as compared with conventional techniques, the engine/transmission control LSI 411 and the electronic control device 410 including the same can also operate with low power consumption. Similarly, the navigation LSI 421 and the navigation system 420 including the same can operate with low power consumption.
- the semiconductor integrated circuit of the present invention is applicable to vehicles in general, e.g., trains and airplanes, having a power source such as an engine or motor.
- the semiconductor integrated circuit of the present invention with which the power consumption can be reduced particularly when the FBB control is performed, is useful as an IC card or a battery-powered product for mobile applications, e.g., a notebook PC, a mobile telephone and a portable music player.
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Logic Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims (5)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2006-172468 | 2006-06-22 | ||
| JP2006172468A JP2008004741A (en) | 2006-06-22 | 2006-06-22 | SEMICONDUCTOR INTEGRATED CIRCUIT AND INFORMATION DEVICE, COMMUNICATION DEVICE, AV DEVICE, AND MOBILE BODY EQUIPPED |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20070295998A1 US20070295998A1 (en) | 2007-12-27 |
| US8035134B2 true US8035134B2 (en) | 2011-10-11 |
Family
ID=38872756
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/812,698 Expired - Fee Related US8035134B2 (en) | 2006-06-22 | 2007-06-21 | Forward body bias-controlled semiconductor integrated circuit |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8035134B2 (en) |
| JP (1) | JP2008004741A (en) |
| CN (1) | CN101093833A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8723592B2 (en) * | 2011-08-12 | 2014-05-13 | Nxp B.V. | Adjustable body bias circuit |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7858284B2 (en) | 2008-01-11 | 2010-12-28 | Seiko Epson Corporation | Liquid developer and image forming apparatus |
| JP5353725B2 (en) | 2010-01-20 | 2013-11-27 | 株式会社デンソー | Vehicle generator |
| KR101930030B1 (en) * | 2012-07-30 | 2018-12-17 | 엘지디스플레이 주식회사 | Organic light emitting diode display device and fabricating method of the same |
| CN109212306B (en) * | 2017-07-06 | 2021-02-26 | 龙芯中科技术股份有限公司 | Method, circuit and device for adjusting chip power consumption |
| JP7256102B2 (en) * | 2019-10-21 | 2023-04-11 | ルネサスエレクトロニクス株式会社 | ELECTRONIC SYSTEM DEVICE AND METHOD OF STARTING ELECTRONIC SYSTEM DEVICE |
| JP7325352B2 (en) * | 2020-02-07 | 2023-08-14 | エイブリック株式会社 | Reference voltage circuit |
Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5289500A (en) * | 1990-11-30 | 1994-02-22 | Yokogawa Electric Corporation | Signal conditioner |
| JP2774244B2 (en) | 1993-12-03 | 1998-07-09 | 松下電器産業株式会社 | Level conversion circuit, semiconductor integrated circuit, and control method therefor |
| US5959821A (en) | 1998-07-02 | 1999-09-28 | Xilinx, Inc. | Triple-well silicon controlled rectifier with dynamic holding voltage |
| US6044020A (en) * | 1998-07-28 | 2000-03-28 | Samsung Electronics Co., Ltd. | Nonvolatile semiconductor memory device with a row decoder circuit |
| US6100751A (en) * | 1997-06-20 | 2000-08-08 | Intel Corporation | Forward body biased field effect transistor providing decoupling capacitance |
| JP2001148464A (en) | 1999-11-18 | 2001-05-29 | Toshiba Microelectronics Corp | Semiconductor integrated circuit |
| US20010036711A1 (en) * | 2000-04-24 | 2001-11-01 | Michitaka Urushima | Semiconductor device and manufacturing method of the same |
| US20030005378A1 (en) * | 2001-06-28 | 2003-01-02 | Intel Corporation | Body bias using scan chains |
| US20030141582A1 (en) * | 2002-01-25 | 2003-07-31 | Yang Chaur-Chin | Stack type flip-chip package |
| US6674311B2 (en) * | 2001-09-18 | 2004-01-06 | Seiko Instruments Inc. | Electronic device having a CMOS circuit |
| US20040183588A1 (en) * | 2001-04-17 | 2004-09-23 | Massachusetts Institute Of Technology | Adaptive power supply and substrate control for ultra low power digital processors using triple well control |
| US20050225365A1 (en) * | 2002-02-15 | 2005-10-13 | John Wood | Electronic circuits |
| US7098510B2 (en) * | 2003-07-28 | 2006-08-29 | Nec Electronics Corporation | Multifinger-type electrostatic discharge protection element |
| US7514953B2 (en) * | 2006-03-06 | 2009-04-07 | Altera Corporation | Adjustable transistor body bias generation circuitry with latch-up prevention |
-
2006
- 2006-06-22 JP JP2006172468A patent/JP2008004741A/en not_active Withdrawn
-
2007
- 2007-06-21 US US11/812,698 patent/US8035134B2/en not_active Expired - Fee Related
- 2007-06-21 CN CN200710109460.8A patent/CN101093833A/en active Pending
Patent Citations (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5289500A (en) * | 1990-11-30 | 1994-02-22 | Yokogawa Electric Corporation | Signal conditioner |
| JP2774244B2 (en) | 1993-12-03 | 1998-07-09 | 松下電器産業株式会社 | Level conversion circuit, semiconductor integrated circuit, and control method therefor |
| US6100751A (en) * | 1997-06-20 | 2000-08-08 | Intel Corporation | Forward body biased field effect transistor providing decoupling capacitance |
| US5959821A (en) | 1998-07-02 | 1999-09-28 | Xilinx, Inc. | Triple-well silicon controlled rectifier with dynamic holding voltage |
| US6044020A (en) * | 1998-07-28 | 2000-03-28 | Samsung Electronics Co., Ltd. | Nonvolatile semiconductor memory device with a row decoder circuit |
| US6396087B1 (en) | 1999-11-18 | 2002-05-28 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit |
| JP2001148464A (en) | 1999-11-18 | 2001-05-29 | Toshiba Microelectronics Corp | Semiconductor integrated circuit |
| US20010036711A1 (en) * | 2000-04-24 | 2001-11-01 | Michitaka Urushima | Semiconductor device and manufacturing method of the same |
| US20040183588A1 (en) * | 2001-04-17 | 2004-09-23 | Massachusetts Institute Of Technology | Adaptive power supply and substrate control for ultra low power digital processors using triple well control |
| US20030005378A1 (en) * | 2001-06-28 | 2003-01-02 | Intel Corporation | Body bias using scan chains |
| US6674311B2 (en) * | 2001-09-18 | 2004-01-06 | Seiko Instruments Inc. | Electronic device having a CMOS circuit |
| US20030141582A1 (en) * | 2002-01-25 | 2003-07-31 | Yang Chaur-Chin | Stack type flip-chip package |
| US20050225365A1 (en) * | 2002-02-15 | 2005-10-13 | John Wood | Electronic circuits |
| US7098510B2 (en) * | 2003-07-28 | 2006-08-29 | Nec Electronics Corporation | Multifinger-type electrostatic discharge protection element |
| US7514953B2 (en) * | 2006-03-06 | 2009-04-07 | Altera Corporation | Adjustable transistor body bias generation circuitry with latch-up prevention |
Non-Patent Citations (2)
| Title |
|---|
| Chinese Office Action, with English Translation, issued in Chinese Patent Application No. 2007101094608, dated Feb. 12, 2010. |
| Miyazaki, et al., "A 175mV Multiply-Accumulate Unit using an Adaptive Supply Voltage and Body Bias (ASB) Architecture", ISSCC 2002/Session 3/Digital Signal Processors Circuits/3.4, Feb. 4, 2002, IEEE. |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8723592B2 (en) * | 2011-08-12 | 2014-05-13 | Nxp B.V. | Adjustable body bias circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2008004741A (en) | 2008-01-10 |
| CN101093833A (en) | 2007-12-26 |
| US20070295998A1 (en) | 2007-12-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8035134B2 (en) | Forward body bias-controlled semiconductor integrated circuit | |
| JP3786608B2 (en) | Semiconductor integrated circuit device | |
| US6034397A (en) | Silicon-on-insulator body- and dual gate-coupled diode for electrostatic discharge (ESD) applications | |
| US7906800B2 (en) | Semiconductor integrated circuit | |
| US20210035968A1 (en) | Apparatus with a current-gain layout | |
| US7542329B2 (en) | Virtual power rails for integrated circuits | |
| US20060164157A1 (en) | Bias generator for body bias | |
| JP3609003B2 (en) | CMOS semiconductor integrated circuit | |
| JP2003243538A (en) | Semiconductor integrated circuit device | |
| JP2008004741A5 (en) | ||
| JPH07212218A (en) | Logic circuit | |
| JP4602443B2 (en) | Semiconductor integrated circuit | |
| JP4188974B2 (en) | Semiconductor integrated circuit | |
| US6573751B1 (en) | Semiconductor device and electronic apparatus using the same | |
| JPH03248554A (en) | Cmos semiconductor integrated circuit device | |
| JP2001177098A (en) | SOI structure MOS type semiconductor device | |
| US6538493B2 (en) | Semiconductor integrated circuit | |
| JP2007067275A (en) | Semiconductor element and semiconductor integrated circuit device using the same | |
| JPS6085623A (en) | Cmos integrated circuit device | |
| US7098698B2 (en) | Semiconductor integrated circuit device and sense amplifier of memory | |
| JP2671808B2 (en) | Interface circuit | |
| CN116504776A (en) | Integrated circuit device and chip device | |
| JPH0513680A (en) | Semiconductor device | |
| US7825690B2 (en) | Decouple capacitor forming circuit, integrated circuit utilizing the decouple capacitor forming circuit and related method | |
| JP5099791B2 (en) | Semiconductor integrated circuit device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SUMITA, MASAYA;REEL/FRAME:020348/0048 Effective date: 20070605 |
|
| AS | Assignment |
Owner name: PANASONIC CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:021897/0534 Effective date: 20081001 Owner name: PANASONIC CORPORATION,JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:021897/0534 Effective date: 20081001 |
|
| ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
| ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: PANNOVA SEMIC, LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION;REEL/FRAME:036065/0273 Effective date: 20141226 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20231011 |