US7190063B2 - Semiconductor device and method of manufacturing the same, circuit board, and electronic apparatus - Google Patents
Semiconductor device and method of manufacturing the same, circuit board, and electronic apparatus Download PDFInfo
- Publication number
- US7190063B2 US7190063B2 US10/962,157 US96215704A US7190063B2 US 7190063 B2 US7190063 B2 US 7190063B2 US 96215704 A US96215704 A US 96215704A US 7190063 B2 US7190063 B2 US 7190063B2
- Authority
- US
- United States
- Prior art keywords
- substrate
- pads
- semiconductor
- solder
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 295
- 238000004519 manufacturing process Methods 0.000 title description 31
- 239000000758 substrate Substances 0.000 claims abstract description 176
- 229910000679 solder Inorganic materials 0.000 claims abstract description 94
- 239000011347 resin Substances 0.000 claims abstract description 77
- 229920005989 resin Polymers 0.000 claims abstract description 77
- 238000007789 sealing Methods 0.000 claims description 17
- 229920001187 thermosetting polymer Polymers 0.000 description 22
- 238000010438 heat treatment Methods 0.000 description 10
- 239000012141 concentrate Substances 0.000 description 9
- 238000000034 method Methods 0.000 description 7
- 230000004048 modification Effects 0.000 description 5
- 238000012986 modification Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 4
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 239000000155 melt Substances 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 150000001875 compounds Chemical group 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 239000010410 layer Substances 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 229920000728 polyester Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49833—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- This invention relates to a semiconductor device and a method of manufacturing the same, a circuit board, and an electronic apparatus.
- Semiconductor devices in which one or more semiconductor packages having a sealing portion are mounted on another semiconductor package are known. It is also known to attempt electrical conduction between two semiconductor packages by an electric conduction portion provided between the semiconductor packages. By alleviating a force applied to the electric conduction portion, the reliability of the semiconductor device can be increased.
- This invention is intended to provide a reliable semiconductor device and a method of manufacturing the same, a circuit board, and an electronic apparatus.
- a semiconductor device comprises: a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip, wherein the second semiconductor package is mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and solder is provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads, wherein only the solder at the corner portions of the first substrate is covered with resin.
- the present invention only the solder at the corner portions of the first substrate of the first semiconductor package is covered with resin. That is, only the solder on which stress likely concentrates is covered with resin. For this reason, a semiconductor device can be provided which is highly reliable and in which the quantity of consumed resin is small.
- a semiconductor device comprises: a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip, wherein the second semiconductor package is mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and solder is provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads, wherein only the solder at the corner portions of the second substrate is covered with resin.
- the present invention only the solder at the corner portions of the second substrate of the second semiconductor package is covered with resin. That is, only the solder on which stress likely concentrates is covered with resin. For this reason, a semiconductor device can be provided which is highly reliable and in which the quantity of consumed resin is small.
- a semiconductor device comprises: a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip, wherein the second semiconductor package is mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and solder is provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads, wherein the outline of the second substrate is a rectangle, and only the solder in the end portions of the short side of the second substrate is covered with resin.
- the present invention only the solder at the end portions of the short side of the second substrate of the second semiconductor package is covered with resin. That is, only the solder on which stress likely concentrates is covered with resin. For this reason, a semiconductor device can be provided which is highly reliable and in which the quantity of consumed resin is small.
- two or more of the second semiconductor packages may be mounted on the first semiconductor package.
- An electronic apparatus includes the above described semiconductor device.
- a method of manufacturing a semiconductor device comprises: providing a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; providing a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip; mounting the second semiconductor package on the first semiconductor package so that the first semiconductor chip and the second semiconductor package overlap, and so that the first pads and the second pads face each other; providing solder and thermosetting resin between each of the first pads arranged at corner portions of the first substrate and each of the second pads facing the corner portions of the first substrate; providing solder between each of the first pads arranged in regions other than the corner portions of the first substrate, and each of the second pads facing the regions other than the corner portions; and thereafter heating the solder and the thermosetting resin to melt the solder
- a semiconductor device can be manufactured in which only solder at the corner portions of the first substrate of the first semiconductor package is covered with resin. That is, a semiconductor device can be manufactured in which only the solder on which stress likely concentrates is covered with resin. For this reason, it is possible to manufacture a highly reliable semiconductor device with a minimum amount of resin.
- a method of manufacturing a semiconductor device comprises: providing a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; providing a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip; mounting the second semiconductor package on the first semiconductor package so that the first semiconductor chip and the second semiconductor package overlap, and so that the first pads and the second pads face each other; providing solder and thermosetting resin between each of the second pads arranged at corner portions of the second substrate and each of the first pads facing the corner portions of the second substrate; providing solder between each of the second pads arranged in regions other than the corner portions of the second substrate, and each of the first pads facing the regions other than the corner portions of the second substrate; and thereafter heating the solder and the thermosetting resin to
- a semiconductor device can be manufactured in which only solder at the corner portions of the second substrate of the second semiconductor package is covered with resin. That is, a semiconductor device can be manufactured in which only the solder on which stress likely concentrates is covered with resin. For this reason, it is possible to manufacture a highly reliable semiconductor device with a minimum amount of resin.
- a method of manufacturing a semiconductor device comprises: providing a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; providing a second semiconductor package including a rectangular second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed and a sealing portion that seals the second semiconductor chip; mounting the second semiconductor package on the first semiconductor package so that the first semiconductor chip and the second semiconductor package overlap, and so that the first pads and the second pads face each other; providing solder and thermosetting resin between each of the second pads arranged at end portions of a short side of the second substrate and each of the first pads facing the end portions of the short side of the second substrate; and providing solder between each of the second pads arranged in regions other than the end portions of the short side of the second substrate, and each of the first pads facing the regions other than the end portions of the short
- a semiconductor device can be manufactured in which only solder at the end portions of the short side of the second substrate of the second semiconductor package is covered with resin. That is, a semiconductor device can be manufactured in which only the solder on which stress likely concentrates is covered with resin. For this reason, it is possible to manufacture a highly reliable semiconductor device with a minimum amount of resin.
- two or more of the second semiconductor packages may be mounted on one first semiconductor package.
- FIG. 1A and FIG. 1B are views for explaining a semiconductor device according to a first embodiment to which the present invention is applied.
- FIG. 2A and FIG. 2B are views for explaining the semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 3A through FIG. 3C are views for explaining the semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 4 is a view for showing a circuit board in which the semiconductor device according to the embodiment to which the present invention is applied, is mounted.
- FIG. 5A and FIG. 5B are views for explaining the semiconductor device according to a modification of the first embodiment to which the present invention is applied.
- FIG. 6 is a view for explaining a method of manufacturing the semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 7A and FIG. 7B are views for explaining the method of manufacturing the semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 8A and FIG. 8B are views for explaining a semiconductor device according to a second embodiment to which the present invention is applied.
- FIG. 9A and FIG. 9B are views for explaining the semiconductor device according to the second embodiment to which the present invention is applied.
- FIG. 10 is a view showing an electronic apparatus having the semiconductor device according to the embodiment to which the present invention is applied.
- FIG. 11 is a view showing an electronic apparatus having the semiconductor device according to the embodiment to which the present invention is applied.
- FIG. 1A through FIG. 4 are views for explaining a semiconductor device according to a first embodiment to which the present invention is applied.
- the semiconductor device includes a first semiconductor package 100 .
- the first semiconductor package 100 will be described.
- FIG. 1A and FIG. 1B are views for explaining the first semiconductor package 100 .
- FIG. 1A is a plan view of the first semiconductor package 100
- FIG. 1B is an enlarged cross sectional view along the IB—IB line of FIG. 1A .
- the first semiconductor package 100 has a first substrate 10 .
- the material of the first substrate 10 is not particularly limited, and may be made as an organic system (for example, an epoxy substrate), an inorganic system (for example, a ceramic substrate, a glass substrate), or a compound structure of these (for example, a glass epoxy substrate).
- the first substrate 10 may be a rigid substrate, and if so, the first substrate 10 may be called an interposer.
- the first substrate 10 may be a flexible substrate, such as a polyester substrate or a polyimide substrate.
- the first substrate 10 may be, for example, a substrate for COF (Chip On Film), or a substrate for TAB (Tape Automated Bonding).
- the first substrate 10 may be a single layer substrate consisted of a single layer, or may be a multi-layered substrate having a plurality of deposited layers.
- the shape and the thickness of the first substrate 10 are also not particularly limited.
- the first substrate 10 has a plurality of first pads 12 .
- the first pad 12 may be formed thin and flat with copper (Cu) or aluminum (Al) for example.
- the plane shape of the first pad 12 is also not particularly limited, and, for example, may be a round shape (see FIG. 1A ), or a rectangular shape (not shown).
- the first pad 12 may be arranged to be excluded from a region in which a first semiconductor chip 20 is mounted.
- the first substrate 10 may have a pad 14 (see FIG. 1B ).
- the pad 14 is a pad used for electrical coupling to the first semiconductor chip 20 which will be described later.
- the pad 14 may be formed on the face where the first pad 12 of the first substrate 10 is formed.
- the pad 14 may be arranged in the region in which the first semiconductor chip 20 is mounted.
- the first substrate 10 may further have a pad 15 (see FIG. 1B ).
- An external terminal 18 which will be described later, is provided on the pad 15 , and is used for the electric coupling to a mother board or the like.
- the pad 15 may be formed on the opposite side face relative to the face where the first pad 12 in the first substrate 10 is formed.
- the first semiconductor package 100 has a first semiconductor chip 20 , as shown in FIG. 1A and FIG. 1B .
- the first semiconductor chip 20 may have an integrated circuit 22 including a transistor, a memory element or the like.
- the first semiconductor chip 20 may have furthermore an electrode 24 .
- the electrode 24 may be electrically coupled to the inside of the first semiconductor chip 20 .
- the first semiconductor chip 20 is face-down mounted on the first substrate 10 .
- the first semiconductor chip 20 is mounted so that the face (active side), in which the integrated circuit 22 is formed, faces the first substrate 10 .
- the first semiconductor chip 20 is mounted on the face where the first pad 12 is formed in the first substrate 10 .
- the electrode 24 and the pad 14 are electrically coupled facing each other.
- the first semiconductor chip 20 may be fixed to the first substrate 10 by a resin portion 26 .
- the semiconductor device includes a second semiconductor package 200 .
- the second semiconductor package 200 will be described.
- FIG. 2A and FIG. 2B are views for explaining the second semiconductor package 200 .
- FIG. 2A is a plan view of the second semiconductor package 200
- FIG. 2B is an enlarged cross sectional view along the IIB—IIB line of FIG. 2A .
- the second semiconductor package 200 has a second substrate 30 .
- the material or the structure of the second substrate 30 is not particularly limited, and any one of the systems described with respect to the first substrate 10 may be applied.
- the second substrate 30 has a plurality of second pads 32 .
- the second pad 32 is arranged so as not to overlap the first semiconductor chip 20 at the time of mounting the second semiconductor package 200 on the first semiconductor package 100 (see FIG. 3B ). In other words, the second pad 32 is arranged to be excluded from the region which overlaps the first semiconductor chip 20 in the second substrate 30 .
- the second substrate 30 may furthermore have a pad 34 .
- the pad 34 is a pad used for electrical coupling with a second semiconductor chip 40 , which will be described later.
- the pad 34 may be formed on the opposite side face of the second substrate 30 relative to the face where the second pad 32 of the second substrate 30 is formed.
- the second semiconductor package 200 has the second semiconductor chip 40 .
- the second semiconductor chip 40 may have an integrated circuit 42 .
- the second semiconductor chip 40 may also have an electrode 44 .
- the electrode 44 may be electrically coupled to the inside of the second semiconductor chip 40 .
- the second semiconductor chip 40 is mounted on the opposite side face of the second substrate relative to 30 the face where the second pad 32 is formed in the second substrate 30 . That is, the second semiconductor chip 40 may be mounted on the face where the pad 34 in the second substrate 30 is formed.
- the second semiconductor chip 40 may be, for example, face-up bonded on the second substrate 30 . That is, as shown in FIG. 2B , the second semiconductor chip 40 may be mounted so that the opposite side face of the face (active face), in which the integrated circuit 42 is formed, faces the second substrate 30 .
- An electrode 44 of the second semiconductor chip 40 and the pad 34 of the second substrate 30 may be electrically coupled by wire 46 .
- the configuration of mounting the second semiconductor chip 40 is not limited to this.
- one second semiconductor package 200 may have a plurality of second semiconductor chips 40 .
- the second semiconductor chip 40 may be deposited (not shown).
- the second semiconductor package 200 has a sealing portion 50 (see FIG. 2B ).
- the sealing portion 50 is formed on the side in which the second semiconductor chip 40 on the second substrate 30 is mounted. Then, the sealing portion 50 seals the second semiconductor chip 40 .
- the sealing portion 50 may further seal the pad 34 and the wire 46 .
- the second semiconductor package 200 is mounted on the first semiconductor package 100 (see FIG. 3A through FIG. 3C ).
- the second semiconductor package 200 is mounted so as to overlap the first semiconductor chip 20 (see FIG. 3B ).
- the second semiconductor package 200 is mounted so that the first pad 12 and the second pad 32 face each other (see FIG. 3B and FIG. 3C ).
- FIG. 3A through FIG. 3C are views showing a semiconductor device 1 according to the present embodiment.
- FIG. 3A is a plan view of the semiconductor device 1 .
- the pads particularly, pads 12 , 14 , 15 , 32 , and 34
- the semiconductor chips the first and second semiconductor chips 20 and 40
- FIG. 3B is an enlarged cross sectional view along the IIIB—IIIB line of FIG. 3A
- FIG. 3C is an enlarged cross sectional view along the IIIC—IIIC line of FIG. 3A .
- the semiconductor device includes a plurality of solder (units) 60 , as shown in FIG. 3A through FIG. 3C .
- the solder 60 is provided between the first and second substrates 10 and 30 . With each solder 60 , each of the first pads 12 and each of the second pads 32 are electrically coupled.
- the semiconductor device according to the present embodiment has a structure where the second semiconductor package 200 is mounted on the first semiconductor package 100 .
- the second semiconductor package 200 has a structure with the sealing portion 50
- the first semiconductor package 100 has a structure without a sealing portion.
- the expansion coefficients of the first substrate 10 and the second substrate 30 differ due to the influence of the sealing portion 50 or the like. Because of this, there are cases where a force may be applied to the solder 60 provided between the first pad 12 and the second pad 32 .
- the solder 60 is only reinforced in the region on which stress likely concentrates and, advantageously, the reliability of the semiconductor device can be increased by a minimum amount of the resin 70 . For this reason, reliable semiconductor devices can be manufactured at an inexpensive price.
- a positional offset of the first and second semiconductor packages 100 and 200 can be prevented with the resin 70 , therefore, reliable semiconductor devices can be provided.
- the semiconductor device according to the present embodiment as shown in FIG.
- solder 60 covered with the resin 70 may be provided in each corner portion of the first substrate 10 .
- only one piece of solder 60 covered with the resin 70 may be provided in each corner portion of the first substrate 10 (not shown).
- the semiconductor device according to the present embodiment may have an external terminal 18 , as shown in FIG. 3B and FIG. 3C .
- the external terminal 18 may be provided on the pad 15 of the first substrate 10 .
- FIG. 4 a circuit board 1000 is shown where the semiconductor device 1 is mounted according to the embodiment to which the present invention is applied.
- the semiconductor device 1 according to the present embodiment is constituted as described above.
- the semiconductor device according to the first embodiment, to which the present invention is applied is not limited to this, and various modifications can be made.
- FIG. 6A and FIG. 5B in one first semiconductor package 100 , two or more of the second semiconductor packages 200 may be mounted. Because the same effect can also be obtained by this arrangement, a semiconductor device which has a number of semiconductor chips and is highly reliable can be provided.
- FIG. 5A is a plan view of a semiconductor device according to a modification of the first embodiment to which the present invention is applied.
- FIG. 5B is an enlarged cross sectional view along the VB—VB line of FIG. 5A .
- FIG. 6 through FIG. 7B are views for explaining the method of manufacturing the semiconductor device according to the first embodiment to which the present invention is applied.
- a method of manufacturing the semiconductor device according to the present embodiment includes providing the first semiconductor package 100 and the second semiconductor package 200 .
- the structures of the first and second semiconductor packages 100 , 200 are as explained earlier.
- the first and second semiconductor packages 100 , 200 may be made by applying any known method.
- the method of manufacturing the semiconductor device according to the present embodiment includes mounting the second semiconductor package 200 on the first semiconductor package 100 (see FIG. 7A and FIG. 7B ).
- pastes 62 and 64 may be provided to the first pad 12 of the first semiconductor package 100 .
- the paste 62 may be provided on each of the first pads 12 arranged at the corner portions of the first substrate 10 .
- the paste 62 may be provided on the plurality of first pads 12 (three pieces in the example shown in FIG. 6 ) arranged at each corner portion of the first substrate 10 .
- the paste 62 may be provided only on one first pad 12 arranged at each corner portion of the first substrate 10 (not shown).
- the paste 62 contains resin such as thermosetting resin.
- the paste 62 may also include solder.
- the paste 64 may be provided in each of the first pads 12 arranged in the regions other than the corner portions of the first substrate 10 .
- the paste 64 does not contain resin such as thermosetting resin.
- the paste 64 may be, for example, solder paste.
- the pastes 62 and 64 may furthermore contain flux.
- a solder ball 66 may be provided on each of the second pads 32 of the second semiconductor package 200 .
- the second semiconductor package 200 may be mounted on the first semiconductor package 100 .
- FIG. 7A are cross sectional views showing a multi-layered condition of the first and second semiconductor packages 100 , 200 .
- the second semiconductor package 200 is mounted so that the first semiconductor chip 20 and the second semiconductor package 200 overlap.
- the second semiconductor package 200 is mounted so that the first pad 12 and the second pad 32 face each other.
- the method of mounting the second semiconductor package 200 on the first semiconductor package 100 is not limited to this.
- the second semiconductor package 200 may be mounted on the first semiconductor package 100 with either: a method capable of providing solder and (e.g., thermosetting) resin between each of the first pads 12 arranged at the corner portions of the first substrate 10 and each of the second pads 32 that faces the corner portions; or a method capable of providing solder between each of the first pads 12 arranged in regions other than the corner portions of the first substrate 10 and each of the second pads 32 that faces these other regions.
- the method of manufacturing the semiconductor device includes heating the solder and the thermosetting resin.
- the solder ball 66 and pastes 62 and 64 may be heated.
- the electric conduction portion (solder 60 ) which electrically couples each of the first pads 12 and each of the second pads 32 , is formed.
- the electric conduction portion (solder 60 ) may be formed by melting the solder.
- this resin is cured and at the same time is moved outward.
- the resin 70 which covers each of a plurality of the electric conduction portions (solder 60 ) arranged at the corner portions of the first substrate 10 , is formed.
- the semiconductor device 1 may be manufactured through a process of providing external terminals, an inspection process, or the like (see FIG. 3A through FIG. 3C ).
- two or more of the second semiconductor packages 200 may be mounted on one first semiconductor package 100 , and thereby semiconductor devices according to the modification of the present embodiment may be manufactured (see FIG. 5A and FIG. 5B ).
- FIG. 8A and FIG. 8B are views for explaining a semiconductor device according to a second embodiment to which the present invention is applied. Content already described shall be applied to this embodiment, as much as possible.
- the semiconductor device includes the first and the second semiconductor packages 100 , 200 , and the solder 60 . As for the content thereof, the contents already described may be applied.
- the second package 200 is mounted on the first package 100 .
- two first semiconductor packages 200 may be mounted on one first semiconductor package 100 .
- one second semiconductor package 200 may be mounted on one first semiconductor package 100 (see FIG. 3A ). Then, with the solder 60 , the first pad 12 and the second pad 32 are electrically coupled.
- the semiconductor device according to the present embodiment only each solder 60 at the corner portions of the second substrate 30 is covered with the resin 72 (see FIG. 8A and FIG. 8B ).
- the semiconductor device according to the present embodiment has a structure where the second semiconductor package 200 is mounted on the first package 100 . There are cases where a force may be applied to the solder 60 provided between the first pad 12 and the second pad 32 . In particularly, near the corner portions of the second substrate 30 , there are cases where a large force is applied to the solder 60 .
- the semiconductor device according to the present embodiment only the solder 60 at the corner portions of the second substrate 30 is covered with the resin 70 . Accordingly, the solder 60 is only reinforced in the region on which stress likely concentrates and, advantageously, the reliability of the semiconductor device can be increased with a minimum amount of the resin 70 .
- the semiconductor device according to the present embodiment is constituted as described above. Hereinafter, the method of manufacturing this semiconductor device will be described.
- the method of manufacturing the semiconductor device according to the present embodiment includes providing the first and the second semiconductor packages 100 , 200 .
- the method of manufacturing the semiconductor device includes mounting the second semiconductor package 200 on the first semiconductor package 100 so that the first semiconductor chip 20 and the second semiconductor package 200 overlap, and the first pad 12 and second pad 32 face each other.
- the method of manufacturing the semiconductor device includes providing solder and (e.g., thermosetting) resin between each of the second pads 32 arranged at the corner portions of the second substrate 30 , and each of the first pads 12 that faces the corner portions.
- the method of manufacturing the semiconductor device includes providing solder between each of the second pads 32 arranged in regions other than the corner portions of the second substrate 30 and each of the first pads 12 that faces these other regions.
- the method of manufacturing the semiconductor device includes heating the solder and the thermosetting resin, forming the electric conduction portion (solder 60 ) which electrically couples each of the first pads 12 and each of the second pads 32 ; and forming the resin 72 which covers each of a plurality of the electric conduction portions (solder 60 ) arranged at the corner portions of the second substrate 30 .
- the solder is heated and melts, and the electric conduction portion (solder 60 ), which electrically couples each of the first pads 12 and each of the second pads 32 , is formed.
- thermosetting resin is cured and at the same time is moved outward, and the resin portion 72 , which covers each of the plurality of the electric conduction portions (solder 60 ) arranged at the corner portions of the second substrate 30 , is formed.
- FIG. 9A and FIG. 9B are views for explaining a semiconductor device according to a third embodiment to which the present invention is applied. The contents already described shall be applied to the present embodiment as much as possible.
- the semiconductor device includes the first and the second semiconductor packages 100 , 200 , and the solder 60 .
- the outline of the second substrate 30 of the second semiconductor package 200 is a rectangle.
- the second package 200 is mounted on the first package 100 .
- two second semiconductor packages 200 may be mounted on one first semiconductor package 100 .
- one second semiconductor package 200 may be mounted on one semiconductor package 100 (not shown). Then, with the solder 60 , the first pad 12 and the second pad 32 are electrically coupled.
- the solder 60 at the end portions of the short side of the rectangular second substrate 30 is covered with the resin 74 (see FIG. 9A and FIG. 9B ). If desired, only two or more (two, in FIG. 9A and FIG. 9B ) of the solder 60 at the end portion of each short side of the second substrate 30 may be covered with the resin 74 . Moreover, if desired, all the solder 60 arranged at the end portions of each short side may be covered with the resin 74 . Still alternatively, only one solder 60 arranged at the end portion of each short side may be covered with the resin 74 (not shown).
- the semiconductor device according to the present embodiment has a structure where the second semiconductor package 200 is mounted on the first package 100 .
- a force may be applied to the solder 60 provided between the first pad 12 and the second pad 32 .
- the outline of the second substrate 30 is a rectangle, near the end portions of the short side of the outline of the second substrate 30 , there are cases where a large force is applied to the solder 60 .
- the solder 60 is only reinforced in the region on which stress likely concentrates and, advantageously, the reliability of the semiconductor device can be increased with a minimum amount of the resin.
- the semiconductor device according to the present embodiment is constituted as described above. Hereinafter, the method of manufacturing the same will be described.
- the method of manufacturing the semiconductor device according to the present embodiment includes providing the first and the second semiconductor packages 100 , 200 .
- the outline of the second substrate 30 of the second semiconductor package 200 is a rectangle.
- the method of manufacturing the semiconductor device includes mounting the second semiconductor package 200 on the first semiconductor package 100 so that the first semiconductor chip 20 and the second semiconductor package 200 overlap, and the first pad 12 and the second pad 32 face to each other.
- the method of manufacturing the semiconductor device includes providing solder and (e.g., thermosetting) resin between each of the second pads 32 arranged at the end portions of the short side of the second substrate 30 , and each of the first pads 12 that faces the end portions.
- the method of manufacturing the semiconductor device includes providing solder between each of the second pads 32 arranged in regions other than the end portions of the short side of the second substrate 30 , and each of the first pads 12 that faces these other regions.
- the method of manufacturing the semiconductor device includes heating the solder and the thermosetting resin, forming the electric conduction portion (solder 60 ) which electrically couples each of the first pads 12 and each of the second pads 32 , and forming the resin 74 which covers each of the plurality of the electric conduction portions (solder 60 ) arranged at the end portions of the second substrate 30 .
- the solder is heated and melts, and the electric conduction portion (solder 60 ) which electrically couples each of the first pads 12 and each of the second pads 32 is formed.
- the thermosetting resin is cured and at the same time moved outward.
- the resin portion 74 which covers each of the plurality of the electric conduction portions (solder 60 ) arranged at the end portions of the short side of the second substrate 30 , is formed.
- FIG. 10 As an electronic apparatus having a semiconductor device according to the embodiment to which the present invention is applied, a notebook type personal computer 2000 is shown in FIG. 10 , and a cellular phone is shown in FIG. 11 , respectively.
- the present invention is not limited to the above described embodiments, and various modifications can be made.
- the present invention includes substantially the same structure (for example, structures, whose function, method and result are the same, or structures whose objective and effect are the same) as the ones described in the embodiments.
- the present invention includes structures that replace non-essential portions in the structures described in the embodiments.
- the present invention includes structures that perform the same operational effect, or structures that can attain the same objective, as the structures described in the embodiments.
- the present invention includes structures in which known technologies are applied to the structures described in the embodiments.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
A semiconductor device is provided that comprises: a first semiconductor package including a first substrate having a first pad; a second semiconductor package including a second substrate having a second pad which is mounted on the first semiconductor package; and solder provided between the first and second substrates that electrically couples each of the first pads and each of the second pads. Only the solder at the corner portions of the first substrate is covered with resin.
Description
This application claims priority to Japanese Patent Application No. 2003-350901 filed Oct. 9, 2003 which is hereby expressly incorporated by reference herein in its entirety.
1. Field of the Invention
This invention relates to a semiconductor device and a method of manufacturing the same, a circuit board, and an electronic apparatus.
2. Description of the Related Art
Semiconductor devices in which one or more semiconductor packages having a sealing portion are mounted on another semiconductor package are known. It is also known to attempt electrical conduction between two semiconductor packages by an electric conduction portion provided between the semiconductor packages. By alleviating a force applied to the electric conduction portion, the reliability of the semiconductor device can be increased.
This invention is intended to provide a reliable semiconductor device and a method of manufacturing the same, a circuit board, and an electronic apparatus.
A semiconductor device according to the present invention comprises: a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip, wherein the second semiconductor package is mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and solder is provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads, wherein only the solder at the corner portions of the first substrate is covered with resin.
According to the present invention, only the solder at the corner portions of the first substrate of the first semiconductor package is covered with resin. That is, only the solder on which stress likely concentrates is covered with resin. For this reason, a semiconductor device can be provided which is highly reliable and in which the quantity of consumed resin is small.
A semiconductor device according to the present invention comprises: a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip, wherein the second semiconductor package is mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and solder is provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads, wherein only the solder at the corner portions of the second substrate is covered with resin.
According to the present invention, only the solder at the corner portions of the second substrate of the second semiconductor package is covered with resin. That is, only the solder on which stress likely concentrates is covered with resin. For this reason, a semiconductor device can be provided which is highly reliable and in which the quantity of consumed resin is small.
A semiconductor device according to the present invention comprises: a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip, wherein the second semiconductor package is mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and solder is provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads, wherein the outline of the second substrate is a rectangle, and only the solder in the end portions of the short side of the second substrate is covered with resin.
According to the present invention, only the solder at the end portions of the short side of the second substrate of the second semiconductor package is covered with resin. That is, only the solder on which stress likely concentrates is covered with resin. For this reason, a semiconductor device can be provided which is highly reliable and in which the quantity of consumed resin is small.
According to this semiconductor device, two or more of the second semiconductor packages may be mounted on the first semiconductor package.
In a circuit board according to the present invention, the above described semiconductor device is mounted.
An electronic apparatus according to the present invention includes the above described semiconductor device.
A method of manufacturing a semiconductor device according to the present invention comprises: providing a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; providing a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip; mounting the second semiconductor package on the first semiconductor package so that the first semiconductor chip and the second semiconductor package overlap, and so that the first pads and the second pads face each other; providing solder and thermosetting resin between each of the first pads arranged at corner portions of the first substrate and each of the second pads facing the corner portions of the first substrate; providing solder between each of the first pads arranged in regions other than the corner portions of the first substrate, and each of the second pads facing the regions other than the corner portions; and thereafter heating the solder and the thermosetting resin to melt the solder and form an electric conduction portion that electrically couples each of the first pads and each of the second pads, and curing the thermosetting resin while moving the resin outward to form a resin portion that covers each of a plurality of the electric conduction portions arranged at the corner portions of the first substrate.
According to the present invention, a semiconductor device can be manufactured in which only solder at the corner portions of the first substrate of the first semiconductor package is covered with resin. That is, a semiconductor device can be manufactured in which only the solder on which stress likely concentrates is covered with resin. For this reason, it is possible to manufacture a highly reliable semiconductor device with a minimum amount of resin.
A method of manufacturing a semiconductor device according to the present invention comprises: providing a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; providing a second semiconductor package including a second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed, and a sealing portion that seals the second semiconductor chip; mounting the second semiconductor package on the first semiconductor package so that the first semiconductor chip and the second semiconductor package overlap, and so that the first pads and the second pads face each other; providing solder and thermosetting resin between each of the second pads arranged at corner portions of the second substrate and each of the first pads facing the corner portions of the second substrate; providing solder between each of the second pads arranged in regions other than the corner portions of the second substrate, and each of the first pads facing the regions other than the corner portions of the second substrate; and thereafter heating the solder and the thermosetting resin to melt the solder and form an electric conduction portion that electrically couples each of the first pads and each of the second pads, and curing the thermosetting resin while moving the resin outward to form a resin portion that covers each of the plurality of the electric conduction portions arranged at the corner portions of the second substrate.
According to the present invention, a semiconductor device can be manufactured in which only solder at the corner portions of the second substrate of the second semiconductor package is covered with resin. That is, a semiconductor device can be manufactured in which only the solder on which stress likely concentrates is covered with resin. For this reason, it is possible to manufacture a highly reliable semiconductor device with a minimum amount of resin.
A method of manufacturing a semiconductor device according to the present invention comprises: providing a first semiconductor package including a first substrate having a plurality of first pads and a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed; providing a second semiconductor package including a rectangular second substrate having a plurality of second pads, a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed and a sealing portion that seals the second semiconductor chip; mounting the second semiconductor package on the first semiconductor package so that the first semiconductor chip and the second semiconductor package overlap, and so that the first pads and the second pads face each other; providing solder and thermosetting resin between each of the second pads arranged at end portions of a short side of the second substrate and each of the first pads facing the end portions of the short side of the second substrate; and providing solder between each of the second pads arranged in regions other than the end portions of the short side of the second substrate, and each of the first pads facing the regions other than the end portions of the short side of the second substrate, and thereafter heating the solder and the thermosetting resin to melt the solder and form an electric conduction portion that electrically couples each of the first pads and each of the second pads, and curing the thermosetting resin while moving the resin outward to form a resin portion that covers each of a plurality of electric conduction portions arranged at the end portions of a short side of the second substrate.
According to the present invention, a semiconductor device can be manufactured in which only solder at the end portions of the short side of the second substrate of the second semiconductor package is covered with resin. That is, a semiconductor device can be manufactured in which only the solder on which stress likely concentrates is covered with resin. For this reason, it is possible to manufacture a highly reliable semiconductor device with a minimum amount of resin.
In the method of manufacturing this semiconductor device, two or more of the second semiconductor packages may be mounted on one first semiconductor package.
Hereinafter, embodiments to which the present invention is applied will be described with reference to the accompanying drawings. However, the present invention is not limited to the following embodiments.
First Embodiment
The semiconductor device according to the present embodiment includes a first semiconductor package 100. Hereinafter, the first semiconductor package 100 will be described. In addition, FIG. 1A and FIG. 1B are views for explaining the first semiconductor package 100. Here, FIG. 1A is a plan view of the first semiconductor package 100, and FIG. 1B is an enlarged cross sectional view along the IB—IB line of FIG. 1A .
The first semiconductor package 100 has a first substrate 10. The material of the first substrate 10 is not particularly limited, and may be made as an organic system (for example, an epoxy substrate), an inorganic system (for example, a ceramic substrate, a glass substrate), or a compound structure of these (for example, a glass epoxy substrate). The first substrate 10 may be a rigid substrate, and if so, the first substrate 10 may be called an interposer. Alternatively, the first substrate 10 may be a flexible substrate, such as a polyester substrate or a polyimide substrate. The first substrate 10 may be, for example, a substrate for COF (Chip On Film), or a substrate for TAB (Tape Automated Bonding). Moreover, the first substrate 10 may be a single layer substrate consisted of a single layer, or may be a multi-layered substrate having a plurality of deposited layers. The shape and the thickness of the first substrate 10 are also not particularly limited.
The first substrate 10 has a plurality of first pads 12. The first pad 12 may be formed thin and flat with copper (Cu) or aluminum (Al) for example. Moreover, the plane shape of the first pad 12 is also not particularly limited, and, for example, may be a round shape (see FIG. 1A ), or a rectangular shape (not shown). As shown in FIG. 1A and FIG. 1B , the first pad 12 may be arranged to be excluded from a region in which a first semiconductor chip 20 is mounted. Moreover, the first substrate 10 may have a pad 14 (see FIG. 1B ). The pad 14 is a pad used for electrical coupling to the first semiconductor chip 20 which will be described later. The pad 14 may be formed on the face where the first pad 12 of the first substrate 10 is formed. The pad 14 may be arranged in the region in which the first semiconductor chip 20 is mounted. The first substrate 10 may further have a pad 15 (see FIG. 1B ). An external terminal 18, which will be described later, is provided on the pad 15, and is used for the electric coupling to a mother board or the like. The pad 15 may be formed on the opposite side face relative to the face where the first pad 12 in the first substrate 10 is formed.
The first semiconductor package 100 has a first semiconductor chip 20, as shown in FIG. 1A and FIG. 1B . The first semiconductor chip 20 may have an integrated circuit 22 including a transistor, a memory element or the like. The first semiconductor chip 20 may have furthermore an electrode 24. The electrode 24 may be electrically coupled to the inside of the first semiconductor chip 20. The first semiconductor chip 20 is face-down mounted on the first substrate 10. In particular, as shown in FIG. 1B , the first semiconductor chip 20 is mounted so that the face (active side), in which the integrated circuit 22 is formed, faces the first substrate 10. The first semiconductor chip 20 is mounted on the face where the first pad 12 is formed in the first substrate 10. Then, the electrode 24 and the pad 14 are electrically coupled facing each other. As shown in FIG. 1A and FIG. 1B , the first semiconductor chip 20 may be fixed to the first substrate 10 by a resin portion 26.
The semiconductor device according to the present embodiment includes a second semiconductor package 200. Hereinafter, the second semiconductor package 200 will be described. In addition, FIG. 2A and FIG. 2B are views for explaining the second semiconductor package 200. Here, FIG. 2A is a plan view of the second semiconductor package 200, and FIG. 2B is an enlarged cross sectional view along the IIB—IIB line of FIG. 2A .
The second semiconductor package 200 has a second substrate 30. The material or the structure of the second substrate 30 is not particularly limited, and any one of the systems described with respect to the first substrate 10 may be applied.
The second substrate 30 has a plurality of second pads 32. As for the material and the shape of the second pad 32, any one of the shapes and materials described with respect to the first pad 12 may be applied. The second pad 32 is arranged so as not to overlap the first semiconductor chip 20 at the time of mounting the second semiconductor package 200 on the first semiconductor package 100 (see FIG. 3B ). In other words, the second pad 32 is arranged to be excluded from the region which overlaps the first semiconductor chip 20 in the second substrate 30. The second substrate 30 may furthermore have a pad 34. The pad 34 is a pad used for electrical coupling with a second semiconductor chip 40, which will be described later. The pad 34 may be formed on the opposite side face of the second substrate 30 relative to the face where the second pad 32 of the second substrate 30 is formed.
The second semiconductor package 200 has the second semiconductor chip 40. The second semiconductor chip 40 may have an integrated circuit 42. The second semiconductor chip 40 may also have an electrode 44. The electrode 44 may be electrically coupled to the inside of the second semiconductor chip 40. The second semiconductor chip 40 is mounted on the opposite side face of the second substrate relative to 30 the face where the second pad 32 is formed in the second substrate 30. That is, the second semiconductor chip 40 may be mounted on the face where the pad 34 in the second substrate 30 is formed. The second semiconductor chip 40 may be, for example, face-up bonded on the second substrate 30. That is, as shown in FIG. 2B , the second semiconductor chip 40 may be mounted so that the opposite side face of the face (active face), in which the integrated circuit 42 is formed, faces the second substrate 30. An electrode 44 of the second semiconductor chip 40 and the pad 34 of the second substrate 30 may be electrically coupled by wire 46. However, the configuration of mounting the second semiconductor chip 40 is not limited to this. Moreover, one second semiconductor package 200 may have a plurality of second semiconductor chips 40. In this case, the second semiconductor chip 40 may be deposited (not shown).
The second semiconductor package 200 has a sealing portion 50 (see FIG. 2B ). The sealing portion 50 is formed on the side in which the second semiconductor chip 40 on the second substrate 30 is mounted. Then, the sealing portion 50 seals the second semiconductor chip 40. The sealing portion 50 may further seal the pad 34 and the wire 46.
In a semiconductor device according to the present embodiment, the second semiconductor package 200 is mounted on the first semiconductor package 100 (see FIG. 3A through FIG. 3C ). The second semiconductor package 200 is mounted so as to overlap the first semiconductor chip 20 (see FIG. 3B ). The second semiconductor package 200 is mounted so that the first pad 12 and the second pad 32 face each other (see FIG. 3B and FIG. 3C ). In addition, FIG. 3A through FIG. 3C are views showing a semiconductor device 1 according to the present embodiment. Here, FIG. 3A is a plan view of the semiconductor device 1. However, for simplicity, the pads (particularly, pads 12, 14, 15, 32, and 34) and the semiconductor chips (the first and second semiconductor chips 20 and 40) are omitted. Then, FIG. 3B is an enlarged cross sectional view along the IIIB—IIIB line of FIG. 3A , and FIG. 3C is an enlarged cross sectional view along the IIIC—IIIC line of FIG. 3A .
The semiconductor device according to the present embodiment includes a plurality of solder (units) 60, as shown in FIG. 3A through FIG. 3C . The solder 60 is provided between the first and second substrates 10 and 30. With each solder 60, each of the first pads 12 and each of the second pads 32 are electrically coupled.
In the semiconductor device according to the present embodiment, only the solder 60 at the corner portions of the first substrate 10 is covered with resin 70 (see FIG. 3A and FIG. 3C ). As described above, the semiconductor device according to the present embodiment has a structure where the second semiconductor package 200 is mounted on the first semiconductor package 100. The second semiconductor package 200 has a structure with the sealing portion 50, while the first semiconductor package 100 has a structure without a sealing portion. In the semiconductor device with such a structure, there are cases where the expansion coefficients of the first substrate 10 and the second substrate 30 differ due to the influence of the sealing portion 50 or the like. Because of this, there are cases where a force may be applied to the solder 60 provided between the first pad 12 and the second pad 32. Particularly, there are cases where, near the corner portions of the first substrate 10, a large force is applied to the solder 60. In the semiconductor device according to the present embodiment, only each solder 60 at the corner portions of the first substrate 10 is covered with the resin 70. Accordingly, the solder 60 is only reinforced in the region on which stress likely concentrates and, advantageously, the reliability of the semiconductor device can be increased by a minimum amount of the resin 70. For this reason, reliable semiconductor devices can be manufactured at an inexpensive price. Moreover, in the semiconductor device according to the present embodiment, a positional offset of the first and second semiconductor packages 100 and 200, can be prevented with the resin 70, therefore, reliable semiconductor devices can be provided. In addition, in the semiconductor device according to the present embodiment, as shown in FIG. 3A , multiple pieces (three pieces for each, in FIG. 3A ) of solder 60 covered with the resin 70 may be provided in each corner portion of the first substrate 10. However, as an alternative, only one piece of solder 60 covered with the resin 70 may be provided in each corner portion of the first substrate 10 (not shown).
The semiconductor device according to the present embodiment may have an external terminal 18, as shown in FIG. 3B and FIG. 3C . The external terminal 18 may be provided on the pad 15 of the first substrate 10. In FIG. 4 , a circuit board 1000 is shown where the semiconductor device 1 is mounted according to the embodiment to which the present invention is applied.
The semiconductor device 1 according to the present embodiment is constituted as described above. Incidentally, the semiconductor device according to the first embodiment, to which the present invention is applied, is not limited to this, and various modifications can be made. For example, as shown in FIG. 6A and FIG. 5B , in one first semiconductor package 100, two or more of the second semiconductor packages 200 may be mounted. Because the same effect can also be obtained by this arrangement, a semiconductor device which has a number of semiconductor chips and is highly reliable can be provided. FIG. 5A is a plan view of a semiconductor device according to a modification of the first embodiment to which the present invention is applied. FIG. 5B is an enlarged cross sectional view along the VB—VB line of FIG. 5A .
Hereinafter, a method of manufacturing the semiconductor device according to the present embodiment will be described. FIG. 6 through FIG. 7B are views for explaining the method of manufacturing the semiconductor device according to the first embodiment to which the present invention is applied.
A method of manufacturing the semiconductor device according to the present embodiment includes providing the first semiconductor package 100 and the second semiconductor package 200. The structures of the first and second semiconductor packages 100, 200 are as explained earlier. The first and second semiconductor packages 100, 200 may be made by applying any known method.
The method of manufacturing the semiconductor device according to the present embodiment includes mounting the second semiconductor package 200 on the first semiconductor package 100 (see FIG. 7A and FIG. 7B ). As shown in a FIG. 6 , pastes 62 and 64 may be provided to the first pad 12 of the first semiconductor package 100. Particularly, the paste 62 may be provided on each of the first pads 12 arranged at the corner portions of the first substrate 10. In addition, in the method of manufacturing the semiconductor device according to the present embodiment, as shown in FIG. 6 , the paste 62 may be provided on the plurality of first pads 12 (three pieces in the example shown in FIG. 6 ) arranged at each corner portion of the first substrate 10. Or, the paste 62 may be provided only on one first pad 12 arranged at each corner portion of the first substrate 10 (not shown). Here, the paste 62 contains resin such as thermosetting resin. The paste 62 may also include solder. Moreover, the paste 64 may be provided in each of the first pads 12 arranged in the regions other than the corner portions of the first substrate 10. Here, the paste 64 does not contain resin such as thermosetting resin. The paste 64 may be, for example, solder paste. Moreover, the pastes 62 and 64 may furthermore contain flux. Then, a solder ball 66 may be provided on each of the second pads 32 of the second semiconductor package 200. Then, the second semiconductor package 200 may be mounted on the first semiconductor package 100. FIG. 7A and FIG. 7B are cross sectional views showing a multi-layered condition of the first and second semiconductor packages 100, 200. As shown in FIG. 7A , the second semiconductor package 200 is mounted so that the first semiconductor chip 20 and the second semiconductor package 200 overlap. As shown in FIG. 7B , the second semiconductor package 200 is mounted so that the first pad 12 and the second pad 32 face each other.
In addition, the method of mounting the second semiconductor package 200 on the first semiconductor package 100 is not limited to this. Namely, the second semiconductor package 200 may be mounted on the first semiconductor package 100 with either: a method capable of providing solder and (e.g., thermosetting) resin between each of the first pads 12 arranged at the corner portions of the first substrate 10 and each of the second pads 32 that faces the corner portions; or a method capable of providing solder between each of the first pads 12 arranged in regions other than the corner portions of the first substrate 10 and each of the second pads 32 that faces these other regions.
The method of manufacturing the semiconductor device according to the present embodiment includes heating the solder and the thermosetting resin. For example, as shown in FIG. 7A and FIG. 7B , after the first semiconductor package 100 and second semiconductor package 200 are joined, the solder ball 66 and pastes 62 and 64 may be heated. By heating the solder ball 66 and melts, the electric conduction portion (solder 60), which electrically couples each of the first pads 12 and each of the second pads 32, is formed. In addition, in the case where the pastes 62 and 64 contain solder, the electric conduction portion (solder 60) may be formed by melting the solder. Then, by heating the thermosetting resin contained in the paste 62, this resin is cured and at the same time is moved outward. Thus, the resin 70, which covers each of a plurality of the electric conduction portions (solder 60) arranged at the corner portions of the first substrate 10, is formed.
The semiconductor device 1 may be manufactured through a process of providing external terminals, an inspection process, or the like (see FIG. 3A through FIG. 3C ). In addition, two or more of the second semiconductor packages 200 may be mounted on one first semiconductor package 100, and thereby semiconductor devices according to the modification of the present embodiment may be manufactured (see FIG. 5A and FIG. 5B ).
Second Embodiment
The semiconductor device according to the present embodiment includes the first and the second semiconductor packages 100, 200, and the solder 60. As for the content thereof, the contents already described may be applied. The second package 200 is mounted on the first package 100. As for the semiconductor device according to the present embodiment, as shown in FIG. 8A and FIG. 8B , two first semiconductor packages 200 may be mounted on one first semiconductor package 100. Alternatively, one second semiconductor package 200 may be mounted on one first semiconductor package 100 (see FIG. 3A ). Then, with the solder 60, the first pad 12 and the second pad 32 are electrically coupled.
In the semiconductor device according to the present embodiment, only each solder 60 at the corner portions of the second substrate 30 is covered with the resin 72 (see FIG. 8A and FIG. 8B ). As described earlier, the semiconductor device according to the present embodiment has a structure where the second semiconductor package 200 is mounted on the first package 100. There are cases where a force may be applied to the solder 60 provided between the first pad 12 and the second pad 32. In particularly, near the corner portions of the second substrate 30, there are cases where a large force is applied to the solder 60. In the semiconductor device according to the present embodiment, only the solder 60 at the corner portions of the second substrate 30 is covered with the resin 70. Accordingly, the solder 60 is only reinforced in the region on which stress likely concentrates and, advantageously, the reliability of the semiconductor device can be increased with a minimum amount of the resin 70.
The semiconductor device according to the present embodiment is constituted as described above. Hereinafter, the method of manufacturing this semiconductor device will be described. The method of manufacturing the semiconductor device according to the present embodiment includes providing the first and the second semiconductor packages 100, 200. The method of manufacturing the semiconductor device includes mounting the second semiconductor package 200 on the first semiconductor package 100 so that the first semiconductor chip 20 and the second semiconductor package 200 overlap, and the first pad 12 and second pad 32 face each other. The method of manufacturing the semiconductor device includes providing solder and (e.g., thermosetting) resin between each of the second pads 32 arranged at the corner portions of the second substrate 30, and each of the first pads 12 that faces the corner portions. The method of manufacturing the semiconductor device includes providing solder between each of the second pads 32 arranged in regions other than the corner portions of the second substrate 30 and each of the first pads 12 that faces these other regions. The method of manufacturing the semiconductor device includes heating the solder and the thermosetting resin, forming the electric conduction portion (solder 60) which electrically couples each of the first pads 12 and each of the second pads 32; and forming the resin 72 which covers each of a plurality of the electric conduction portions (solder 60) arranged at the corner portions of the second substrate 30. In particularly, the solder is heated and melts, and the electric conduction portion (solder 60), which electrically couples each of the first pads 12 and each of the second pads 32, is formed. Then, by heating the thermosetting resin, the thermosetting resin is cured and at the same time is moved outward, and the resin portion 72, which covers each of the plurality of the electric conduction portions (solder 60) arranged at the corner portions of the second substrate 30, is formed.
Third Embodiment
The semiconductor device according to this embodiment includes the first and the second semiconductor packages 100, 200, and the solder 60. Incidentally, as for the content thereof, the contents already described may be applied. However, in this embodiment, the outline of the second substrate 30 of the second semiconductor package 200 is a rectangle. The second package 200 is mounted on the first package 100. As for the semiconductor device according to this embodiment, as shown in FIG. 9A and FIG. 9B , two second semiconductor packages 200 may be mounted on one first semiconductor package 100. However, one second semiconductor package 200 may be mounted on one semiconductor package 100 (not shown). Then, with the solder 60, the first pad 12 and the second pad 32 are electrically coupled.
In the semiconductor device according to the present embodiment, only the solder 60 at the end portions of the short side of the rectangular second substrate 30 is covered with the resin 74 (see FIG. 9A and FIG. 9B ). If desired, only two or more (two, in FIG. 9A and FIG. 9B ) of the solder 60 at the end portion of each short side of the second substrate 30 may be covered with the resin 74. Moreover, if desired, all the solder 60 arranged at the end portions of each short side may be covered with the resin 74. Still alternatively, only one solder 60 arranged at the end portion of each short side may be covered with the resin 74 (not shown). As described earlier, the semiconductor device according to the present embodiment has a structure where the second semiconductor package 200 is mounted on the first package 100. There are cases where a force may be applied to the solder 60 provided between the first pad 12 and the second pad 32. Especially, in the case where the outline of the second substrate 30 is a rectangle, near the end portions of the short side of the outline of the second substrate 30, there are cases where a large force is applied to the solder 60. In the semiconductor device according to the present embodiment, only the solder 60 at the end portions of the short side of the outline of the second substrate 30 is covered with the resin 74. Accordingly, the solder 60 is only reinforced in the region on which stress likely concentrates and, advantageously, the reliability of the semiconductor device can be increased with a minimum amount of the resin.
The semiconductor device according to the present embodiment is constituted as described above. Hereinafter, the method of manufacturing the same will be described. The method of manufacturing the semiconductor device according to the present embodiment includes providing the first and the second semiconductor packages 100, 200. In addition, in the method of manufacturing the semiconductor device according to the present embodiment, the outline of the second substrate 30 of the second semiconductor package 200 is a rectangle. The method of manufacturing the semiconductor device includes mounting the second semiconductor package 200 on the first semiconductor package 100 so that the first semiconductor chip 20 and the second semiconductor package 200 overlap, and the first pad 12 and the second pad 32 face to each other. The method of manufacturing the semiconductor device includes providing solder and (e.g., thermosetting) resin between each of the second pads 32 arranged at the end portions of the short side of the second substrate 30, and each of the first pads 12 that faces the end portions. The method of manufacturing the semiconductor device includes providing solder between each of the second pads 32 arranged in regions other than the end portions of the short side of the second substrate 30, and each of the first pads 12 that faces these other regions. The method of manufacturing the semiconductor device includes heating the solder and the thermosetting resin, forming the electric conduction portion (solder 60) which electrically couples each of the first pads 12 and each of the second pads 32, and forming the resin 74 which covers each of the plurality of the electric conduction portions (solder 60) arranged at the end portions of the second substrate 30. In particularly, the solder is heated and melts, and the electric conduction portion (solder 60) which electrically couples each of the first pads 12 and each of the second pads 32 is formed. Then, by heating the thermosetting resin, the thermosetting resin is cured and at the same time moved outward. Thus, the resin portion 74, which covers each of the plurality of the electric conduction portions (solder 60) arranged at the end portions of the short side of the second substrate 30, is formed.
Finally, as an electronic apparatus having a semiconductor device according to the embodiment to which the present invention is applied, a notebook type personal computer 2000 is shown in FIG. 10 , and a cellular phone is shown in FIG. 11 , respectively.
The present invention is not limited to the above described embodiments, and various modifications can be made. For example, the present invention includes substantially the same structure (for example, structures, whose function, method and result are the same, or structures whose objective and effect are the same) as the ones described in the embodiments. Moreover, the present invention includes structures that replace non-essential portions in the structures described in the embodiments. Moreover, the present invention includes structures that perform the same operational effect, or structures that can attain the same objective, as the structures described in the embodiments. Moreover, the present invention includes structures in which known technologies are applied to the structures described in the embodiments.
Claims (5)
1. A semiconductor device, comprising:
a first semiconductor package including:
a first substrate having a plurality of first pads; and
a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed;
at least two second semiconductor packages each including:
a second substrate having a plurality of second pads;
a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed; and
a sealing portion that seals the second semiconductor chip;
wherein the at least two second semiconductor packages are horizontally adjacent to each other and are mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and
solder provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads;
wherein only the solder at corner portions of the first substrate is covered with resin.
2. A semiconductor device, comprising:
a first semiconductor package including:
a first substrate having a plurality of first pads; and
a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed;
at least two second semiconductor packages each including:
a second substrate having a plurality of second pads;
a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed; and
a sealing portion that seals the second semiconductor chip;
wherein the at least two second semiconductor packages are horizontally adjacent to each other and are mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and
solder provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads;
wherein only the solder at the corner portions of the second substrate is covered with resin.
3. A semiconductor device, comprising:
a first semiconductor package including:
a first substrate having a plurality of first pads; and
a first semiconductor chip face-down mounted on a face of the first substrate where the first pads in the first substrate are formed;
at least two second semiconductor packages each including:
a second substrate having a plurality of second pads;
a second semiconductor chip mounted on an opposite side face of the second substrate relative to a face where the second pads in the second substrate are formed; and
a sealing portion that seals the second semiconductor chip;
wherein the at least two second semiconductor packages are horizontally adjacent to each other and are mounted on the first substrate so as to overlap the first semiconductor chip and so that the first pads and the second pads face each other; and
solder provided between the first and the second substrates that electrically couples each of the first pads and each of the second pads;
wherein an outline of the second substrate is a rectangle, and only the solder in the end portions of a short side of the second substrate is covered with resin.
4. A circuit board comprising:
a board; and
the semiconductor device according to claim 1 mounted to the board.
5. An electronic apparatus comprising the semiconductor device according to claim 1 .
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003-350901 | 2003-10-09 | ||
JP2003350901A JP3867796B2 (en) | 2003-10-09 | 2003-10-09 | Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050110158A1 US20050110158A1 (en) | 2005-05-26 |
US7190063B2 true US7190063B2 (en) | 2007-03-13 |
Family
ID=34542328
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/962,157 Expired - Fee Related US7190063B2 (en) | 2003-10-09 | 2004-10-08 | Semiconductor device and method of manufacturing the same, circuit board, and electronic apparatus |
Country Status (3)
Country | Link |
---|---|
US (1) | US7190063B2 (en) |
JP (1) | JP3867796B2 (en) |
CN (1) | CN100407420C (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090233402A1 (en) * | 2008-03-11 | 2009-09-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Wafer level ic assembly method |
US20130049224A1 (en) * | 2011-08-23 | 2013-02-28 | Sehat Sutardja | Packaging dram and soc in an ic package |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100874923B1 (en) | 2007-04-02 | 2008-12-19 | 삼성전자주식회사 | Multi-stack package, manufacturing method thereof and semiconductor package mold for manufacturing same |
JP6091053B2 (en) * | 2011-09-14 | 2017-03-08 | キヤノン株式会社 | Semiconductor device, printed circuit board and electronic product |
US10111322B2 (en) | 2016-12-09 | 2018-10-23 | International Business Machines Corporation | Implementing reworkable strain relief packaging structure for electronic component interconnects |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5222014A (en) | 1992-03-02 | 1993-06-22 | Motorola, Inc. | Three-dimensional multi-chip pad array carrier |
US5598036A (en) * | 1995-06-15 | 1997-01-28 | Industrial Technology Research Institute | Ball grid array having reduced mechanical stress |
US5659203A (en) * | 1995-06-07 | 1997-08-19 | International Business Machines Corporation | Reworkable polymer chip encapsulant |
US5994166A (en) * | 1997-03-10 | 1999-11-30 | Micron Technology, Inc. | Method of constructing stacked packages |
JP2000299356A (en) | 1999-04-15 | 2000-10-24 | Sharp Corp | Structure and method for mounting bga-type semiconductor package |
JP2001110979A (en) | 1999-10-07 | 2001-04-20 | Matsushita Electronics Industry Corp | Semiconductor device and manufacturing method thereof |
US6239383B1 (en) * | 1998-09-05 | 2001-05-29 | Via Technologies, Inc. | Ball-grid array IC packaging frame |
US6285079B1 (en) * | 1998-06-02 | 2001-09-04 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device employing grid array electrodes and compact chip-size package |
US6657124B2 (en) * | 1999-12-03 | 2003-12-02 | Tony H. Ho | Advanced electronic package |
US6700209B1 (en) * | 1999-12-29 | 2004-03-02 | Intel Corporation | Partial underfill for flip-chip electronic packages |
US6781241B2 (en) * | 2002-04-19 | 2004-08-24 | Fujitsu Limited | Semiconductor device and manufacturing method thereof |
US6916682B2 (en) * | 2001-11-08 | 2005-07-12 | Freescale Semiconductor, Inc. | Semiconductor package device for use with multiple integrated circuits in a stacked configuration and method of formation and testing |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1229863C (en) * | 1998-09-09 | 2005-11-30 | 精工爱普生株式会社 | Semiconductor device, method of manufacture thereof, circuit board, and electronic device |
JP3722209B2 (en) * | 2000-09-05 | 2005-11-30 | セイコーエプソン株式会社 | Semiconductor device |
-
2003
- 2003-10-09 JP JP2003350901A patent/JP3867796B2/en not_active Expired - Fee Related
-
2004
- 2004-10-08 US US10/962,157 patent/US7190063B2/en not_active Expired - Fee Related
- 2004-10-09 CN CN2004100849895A patent/CN100407420C/en not_active Expired - Fee Related
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0613541A (en) | 1992-03-02 | 1994-01-21 | Motorola Inc | Three-dimensional multichip semiconductor device which can be laminated and manufacture thereof |
US5222014A (en) | 1992-03-02 | 1993-06-22 | Motorola, Inc. | Three-dimensional multi-chip pad array carrier |
US5659203A (en) * | 1995-06-07 | 1997-08-19 | International Business Machines Corporation | Reworkable polymer chip encapsulant |
US5598036A (en) * | 1995-06-15 | 1997-01-28 | Industrial Technology Research Institute | Ball grid array having reduced mechanical stress |
US5994166A (en) * | 1997-03-10 | 1999-11-30 | Micron Technology, Inc. | Method of constructing stacked packages |
US6285079B1 (en) * | 1998-06-02 | 2001-09-04 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device employing grid array electrodes and compact chip-size package |
US6239383B1 (en) * | 1998-09-05 | 2001-05-29 | Via Technologies, Inc. | Ball-grid array IC packaging frame |
JP2000299356A (en) | 1999-04-15 | 2000-10-24 | Sharp Corp | Structure and method for mounting bga-type semiconductor package |
JP2001110979A (en) | 1999-10-07 | 2001-04-20 | Matsushita Electronics Industry Corp | Semiconductor device and manufacturing method thereof |
US6657124B2 (en) * | 1999-12-03 | 2003-12-02 | Tony H. Ho | Advanced electronic package |
US6700209B1 (en) * | 1999-12-29 | 2004-03-02 | Intel Corporation | Partial underfill for flip-chip electronic packages |
US6916682B2 (en) * | 2001-11-08 | 2005-07-12 | Freescale Semiconductor, Inc. | Semiconductor package device for use with multiple integrated circuits in a stacked configuration and method of formation and testing |
US6781241B2 (en) * | 2002-04-19 | 2004-08-24 | Fujitsu Limited | Semiconductor device and manufacturing method thereof |
Non-Patent Citations (1)
Title |
---|
Communication from Japanese patent Office re: related application. |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090233402A1 (en) * | 2008-03-11 | 2009-09-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Wafer level ic assembly method |
US8247267B2 (en) * | 2008-03-11 | 2012-08-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer level IC assembly method |
US20120288998A1 (en) * | 2008-03-11 | 2012-11-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer level ic assembly method |
US8551813B2 (en) * | 2008-03-11 | 2013-10-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer level IC assembly method |
US9236350B2 (en) | 2008-09-23 | 2016-01-12 | Marvell World Trade Ltd. | Packaging DRAM and SOC in an IC package |
US20130049224A1 (en) * | 2011-08-23 | 2013-02-28 | Sehat Sutardja | Packaging dram and soc in an ic package |
US8896126B2 (en) * | 2011-08-23 | 2014-11-25 | Marvell World Trade Ltd. | Packaging DRAM and SOC in an IC package |
Also Published As
Publication number | Publication date |
---|---|
CN100407420C (en) | 2008-07-30 |
JP3867796B2 (en) | 2007-01-10 |
JP2005116881A (en) | 2005-04-28 |
US20050110158A1 (en) | 2005-05-26 |
CN1606160A (en) | 2005-04-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100368698B1 (en) | Semiconductor package, semiconductor device using the same and manufacturing method thereof | |
KR100793468B1 (en) | Semiconductor device and manufacturing method thereof, and liquid crystal module and semiconductor module having the same | |
JP3238004B2 (en) | Method for manufacturing semiconductor device | |
JP3838331B2 (en) | Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus | |
US7049696B2 (en) | IC package with electrically conductive heat-radiating mechanism, connection structure and electronic device | |
JP2001077301A (en) | Semiconductor package and its manufacturing method | |
KR20000048471A (en) | Ball grid array package with multiple power/ground planes | |
JP2004349495A (en) | Semiconductor device and its manufacturing method, and electronic device and electronic equipment | |
JP2001298115A (en) | Semiconductor device, manufacturing method for the same, circuit board as well as electronic equipment | |
JP2002198395A (en) | Semiconductor device, its manufacturing method, circuit board, and electronic appliance | |
JP3565090B2 (en) | Method for manufacturing semiconductor device | |
JPH113969A (en) | Substrate component laminated with chip component | |
US7190063B2 (en) | Semiconductor device and method of manufacturing the same, circuit board, and electronic apparatus | |
JP2000323610A (en) | Film carrier semiconductor device | |
US6911721B2 (en) | Semiconductor device, method for manufacturing semiconductor device and electronic equipment | |
US20090051051A1 (en) | Semiconductor device and method for manufacturing the same | |
KR100546359B1 (en) | Semiconductor chip package and stacked module thereof having functional part and packaging part arranged sideways on one plane | |
US20050046036A1 (en) | Semiconductor device, semiconductor module and method of manufacturing semiconductor device | |
US20040201089A1 (en) | Semiconductor devices and manufacturing methods therefore | |
JP2000286360A (en) | Semiconductor device, manufacture thereof, circuit board, and electronic equipment | |
KR100230919B1 (en) | Semiconductor package | |
JP3714388B2 (en) | SEMICONDUCTOR DEVICE AND ITS MANUFACTURING METHOD, WIRING BOARD, CIRCUIT BOARD AND ELECTRONIC DEVICE | |
JP3586867B2 (en) | Semiconductor device, method of manufacturing the same, method of mounting the same, and circuit board mounting the same | |
JP4374251B2 (en) | Semiconductor device | |
US20090179326A1 (en) | Semiconductor device package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEIKO EPSON CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AOYAGI, AKIYOSHI;REEL/FRAME:015607/0684 Effective date: 20041228 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20150313 |