US7026878B2 - Flexible synthesizer for multiplying a clock by a rational number - Google Patents
Flexible synthesizer for multiplying a clock by a rational number Download PDFInfo
- Publication number
- US7026878B2 US7026878B2 US10/711,175 US71117504A US7026878B2 US 7026878 B2 US7026878 B2 US 7026878B2 US 71117504 A US71117504 A US 71117504A US 7026878 B2 US7026878 B2 US 7026878B2
- Authority
- US
- United States
- Prior art keywords
- frequency
- divider
- integer
- dividing
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
- H03L7/1974—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
- H03L7/1976—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division using a phase accumulator for controlling the counter or frequency divider
Definitions
- the present invention generally relates to a frequency synthesizer. More specifically, the present invention relates to a frequency synthesizer featuring high precision, wide bandwidth, low jitter, a broad frequency output range, and an integrated PLL with a limited oscillator frequency range.
- the classic analog PLL design comprises a phase detector 30 C with two inputs and one output, which is connected to a charge pump 32 C, which is in turn connected to a filter 34 C, which in turn is connected to a variable-frequency oscillator 36 C, which varies its frequency according to a control input.
- the oscillator's output is looped back through a divider 24 C and into one input of the phase detector 30 C, in addition to being output 62 C from the circuit as a whole, optionally through a post divider 28 C.
- the reference clock 60 C is connected to the other input of the phase detector 30 C, optionally through a reference clock divider 22 C.
- the claimed invention provides a frequency synthesizer that comprises a phase detector for generating an output according to a difference of a reference input and a feedback input, an oscillator coupled to the phase detector, the oscillator capable of outputting a variable frequency signal in response to a control input, a first divider module for generating the feedback input, the first divider module comprising a first fractional divider coupled to the oscillator for dividing a frequency of the variable frequency signal by a first time-varying value, and a second divider module for generating the reference input, the second divider module comprising a second fractional divider for dividing a frequency of a reference signal by a first time-varying value.
- FIG. 1 schematically illustrates a block diagram of a frequency synthesizer in accordance with one preferred embodiment of the present invention.
- FIG. 2 illustrates a simplified block diagram of the control circuit, including the noise-shaped quantizers.
- FIG. 3 is a diagram of the integer-to-floating-point conversion.
- FIG. 4 shows the computation of the floating-point exponent
- FIG. 5 a shows a shift circuit with overflow detection.
- FIG. 5 b shows an example one-bit multiplexer.
- FIG. 6 shows the exponent update control block.
- FIG. 7 is a diagram of the floating-point exponent to divider conversion.
- FIG. 8 schematically illustrates a block diagram of a frequency synthesizer in accordance with one preferred embodiment of the present invention as an audio synthesizer.
- FIG. 9 schematically illustrates a block diagram of a prior-art frequency synthesizer.
- the frequency synthesizer comprises a first divider module 23 , a second divider module 19 , a phase detector 30 , a charge pump 32 , a loop filter 34 , a variable-frequency oscillator 36 , an output integer divider 28 , and a control circuit 8 .
- the first divider module 23 comprises a feedback fractional divider 26 and a feedback integer divider 24 .
- the second divider module 19 comprises a reference clock fractional divider 20 and a reference clock integer divider 22 .
- a reference clock 60 is coupled to the input of the reference clock fractional divider 20 .
- the reference clock fractional divider 20 outputs a reference clock fractional divider signal 20 S to the input of the reference clock integer divider 22 .
- the output of the reference clock integer divider 22 is connected to the first input of a phase detector 30 for providing a reference input signal 22 S, 19 S to the phase detector 30 .
- the charge pump 32 generates a charge pump output 32 S according to a phase difference or frequency difference of the reference input and a feedback input.
- the output of the charge pump 32 is connected to a loop filter 34 which removes high frequency components of the output of the charge pump.
- the loop filter 34 outputs a control input 34 S to the oscillator 36 , which is capable of outputting a variable frequency 36 S in response to the control input for generating a clock signal.
- the oscillator 36 may be a voltage-controlled oscillator, a current-controlled oscillator, a numerically-controlled oscillator, a digitally controlled oscillator, or other type of oscillator capable of generating a variable frequency output 36 S in response to a control input.
- the output of the oscillator 36 is connected to both the input of the output integer divider 28 and the input of the feedback fractional divider 26 .
- the feedback fractional divider 26 outputs a feedback fractional divider output signal 26 S to the input of the feedback integer divider 24 .
- the feedback integer divider 24 outputs a feedback integer divider output signal 24 S, 23 S to the feedback input of the phase detector 30 .
- the input to the control circuit 8 comprises a reset CLR 70 which indicates that the synthesizer should be reset to an initial condition, a clock CLK 72 which indicates when the synthesizer should read a divider control word M 82 and a divider control word N 84 , a frequency range indicator exponent value FIN 80 to indicate which frequency range the reference clock 60 falls in, a divider control word M 82 , and a divider control word N 84 .
- f out is the output frequency
- f in is the input frequency
- M 82 and N 84 are the divider control words.
- FIG. 2 which shows the block diagram of the control circuit 8 , the main purpose of which is to convert the inputs M 82 , N 84 , and FIN 80 into the integer divider values for the integer dividers 22 , 24 , 28 and quantized divider value sequences for the fractional dividers 20 , 26 to achieve the desired function described by (eq. 1).
- the divider control word M 82 undergoes an integer-to-floating-point conversion 94 which produces a significand of M M_SIG and an exponent of M M_EXP where the significand is within a preferred range.
- M_SIG is sent to a noise-shaped quantizer 96 which has a clock input FBCLK 52 which is taken from the output of the feedback fractional divider 26 .
- the quantizer 96 outputs a quantized value M_QUANT 46 .
- the divider control word N 84 undergoes an integer-to-floating-point conversion 90 which produces a significand of N N_SIG and an exponent of N N_EXP, where the significand is within a preferred range.
- N_SIG is sent to a noise-shaped quantizer 92 which has a clock input DCLK 50 which is taken from the output of the reference clock fractional divider 20 .
- the quantizer 92 outputs a quantized value N_QUANT 40 .
- the preferred ranges for the N significand N_SIG and the M significand M_SIG are not necessarily the same.
- M_EXP and N_EXP and FIN 80 are sent to an exponent-to-divider conversion 98 .
- the exponent-to-divider conversion 98 which is illustrated in more detail in FIG. 7 , outputs three integer values KM 44 , KP 48 , and KN 42 .
- this embodiment of the control circuit 8 reformulates the divider control words M 82 and N 84 and FIN 80 to produce the desired output of
- the noise-shaped quantizers use a multi-bit 2nd order delta-sigma algorithm (as described in USPTO application 2004/0036509 by the same inventor, incorporated herein by reference).
- the noise-shaped quantizer 92 outputs the N_QUANT 40 signal which has an average value approaching the fixed-point significand N_sig.
- the noise-shaped quantizer 96 outputs the M_QUANT 46 signal which has an average value approaching the fixed-point significand M_sig. Therefore the average values of M_QUANT and N_QUANT can be substituted for M_sig and N_sig respectively, giving
- the integer dividers 22 , 24 , and 28 are power-of-2 integer dividers (i.e., the reference clock integer divider 22 receives divider control signal KN and divides reference clock fractional divider signal 20 S by 2 KN ).
- FIG. 3 the block diagram of the integer-to-floating-point converters 90 and 94 .
- the process is identical for both divider control word M 82 and divider control word N 84 , so this diagram shows the input as a generic value Din.
- Din is a 24-bit integer
- Sig has an assumed fixed point format of 4.21 (meaning 4 bits to the left of the decimal point and 21 bits to the right of the decimal point). This assumed format is a notational convenience that simplifies the formulation of (eq. 2) and (eq. 3).
- Exp is a 5-bit integer enabling a shift of up to 31 bits.
- the Exponent update control block 102 receives the overflow signal ovfl and Significand Sig from the Significand conversion computation block, and outputs the control signal RECALC_EXP to the Compute exponent block.
- the Exponent update control block 102 controls the update of the exponent Exp such that small deviations of the significand Sig outside the preferred range are allowed when Din changes over time, reducing the occurrence of changes of the exponent Exp.
- the Compute exponent block is shown in more detail in FIG. 4 .
- the temporary exponent value Exp' is computed using the exp4( ) function 106 with argument Din.
- the exp4( ) function is calculated by determining the number of left-shifts to apply to DIN that would be necessary to bring the significand Sig to within a preferred range.
- the temporary exponent value Exp′ is loaded into the register 108 and output as signal Exp.
- the Exponent update control block is shown in FIG. 6 .
- the signal RECALC_EXP is asserted whenever the significand Sig is outside an allowed range, or changes by more than a change tolerance from the previous cycle, or the ovfl signal is asserted, or the reset signal CLR (not shown) is asserted.
- the reset signal CLR is asserted whenever the frequency synthesizer is reset to an initial state.
- the divider control words are input as 24-bit values, and 25-bit registers are used for the floating-point computation.
- the upper four bits of the floating-point registers are treated as being to the left of the decimal point.
- the preferred range is chosen to be [4 . . . 8], and the allowed range is chosen as [3.5 . . . 8.5].
- a divider value 65503 (base 10 ), 0000000001111111111011111 (base 2 ), is left-shifted by 8 bits to produce the significand 0111111111101111100000000 (base 2 ).
- decimal point is inserted at the assumed point of the 4.21 format resulting in the value 0111.111111101111100000000 (base 2 ), or 7.9959716796875 (base 10 ), which is within the preferred range.
- the exponent Exp calculated is 8 according to the required left shift amount.
- N_exp is then subtracted from M_exp, and the frequency range indicator exponent value FIN is added to the result to produce an exponent value K_exp.
- the value is negative, its absolute value is applied to the output integer divider and zero is applied to the feedback integer divider 132 , 134 .
- the value is nonnegative, its value is applied to the feedback integer divider and zero is applied to the output integer divider 132 , 134 .
- the frequency range indicator exponent value FIN is applied to the input integer divider in all cases.
- the integer divider control values KN, KM, and KP represent power-of-2 divide values (eg. divide value for reference clock integer divider 22 is 2 KN ).
- An example shift circuit in FIG. 5 a (simplified to 4-bits input, 5-bits output and left shift from 0–3) shows a circuit for collecting the overflow bits to determine if an overflow has occurred. If the output of the OR gate is 1, the shifted value is too large for the internal 5-bit representation of Sig.
- the example multiplexer shown in FIG. 5 b is a two-input one-bit multiplexer as used in FIG. 5 a.
- FIG. 8 illustrates a frequency synthesizer in accordance with one preferred embodiment of the present invention as an audio clock synthesizer.
- the differences between FIG. 8 and FIG. 1 are the addition of a frequency doubler 10 , a frequency doubler output signal 10 S, a multiplexer 12 , a multiplexer output signal 12 S, and a multiplier 74 .
- the RECALC_EXP signal 126 is also coupled to the MUTE signal 76 , causing the MUTE signal 76 to assert whenever the RECALC_EXP signal 126 is asserted. Since the re-locking time of the synthesizer after an exponent change is approximately known, the audio system can be designed to mute for an appropriate period of time whenever the MUTE signal 76 is asserted.
- One embodiment of this invention has 24-bit divider control words, 25-bit floating-point registers, 5-bit exponents, a preferred range of [4 . . . 8], an allowed range of [3.5 . . . 8.5], and a change tolerance of 0.125.
- the example also has an input clock rate of 27 MHz, a reference frequency divider N of 27000, and a feedback frequency divider M of 6144.
- the MCLK_MULT 86 value is set to 2.
- the reference frequency of 27 MHz is less than the preferred embodiment's 50 MHz lower limit, the frequency doubler is used to obtain a higher input frequency, and the FIN frequency range indicator exponent value is set to 0.
- the feedback frequency divider control word M is multiplied by MCLK_MULT 86 , which in the example is 2, to give a divider control word M′ 182 value of 12288 (base 10 ) or 0000000000011000000000000 (base 2 ). When left-shifted by 10 places, the significand value is 6.0.
- the reference frequency divider control word N is 27000, or 0000000000110100101111000. Left-shifting 9 places gives 6.591796875.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
-
- by computing
values KM 44,KP 48,KN 42, N_sig, and M_sig such that the following equality is met:
- by computing
Sig=Din×2Exp (eq. 4)
Sig=Din×2Exp=Din<<Exp (eq. 5)
Claims (56)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/711,175 US7026878B2 (en) | 2003-08-29 | 2004-08-30 | Flexible synthesizer for multiplying a clock by a rational number |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US49869703P | 2003-08-29 | 2003-08-29 | |
| US10/711,175 US7026878B2 (en) | 2003-08-29 | 2004-08-30 | Flexible synthesizer for multiplying a clock by a rational number |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20050046491A1 US20050046491A1 (en) | 2005-03-03 |
| US7026878B2 true US7026878B2 (en) | 2006-04-11 |
Family
ID=34619292
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/711,175 Expired - Lifetime US7026878B2 (en) | 2003-08-29 | 2004-08-30 | Flexible synthesizer for multiplying a clock by a rational number |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US7026878B2 (en) |
| CN (1) | CN100550646C (en) |
| TW (1) | TWI242329B (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7389095B1 (en) * | 2005-01-24 | 2008-06-17 | Nvidia Corporation | Variable frequency clock generator for synchronizing data rates between clock domains in radio frequency wireless communication systems |
| US7558348B1 (en) | 2005-01-24 | 2009-07-07 | Nvidia Corporation | Radio frequency antenna system and high-speed digital data link to reduce electromagnetic interference for wireless communications |
| US20090261910A1 (en) * | 2006-04-12 | 2009-10-22 | Nxp B.V. | Method and system for configuration of a phase-locked loop circuit |
| US20100219894A1 (en) * | 2009-02-27 | 2010-09-02 | Analog Bits, Inc. | Phase shift phase locked loop |
| WO2015084335A1 (en) * | 2013-12-03 | 2015-06-11 | Intel Corporation | Apparatus and method for extending frequency range of a circuit and for over-clocking or under-clocking |
| US10698439B1 (en) * | 2019-01-31 | 2020-06-30 | Qualcomm Incorporated | Efficient clock forwarding scheme |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI242329B (en) * | 2003-08-29 | 2005-10-21 | Mstar Semiconductor Inc | Flexible synthesizer for multiplying a clock by a rational number |
| US8041972B2 (en) | 2006-04-04 | 2011-10-18 | Qualcomm Incorporated | Apparatus and method for setting wakeup times in a communication device based on estimated lock on time of frequency synthesizer |
| US7720185B2 (en) | 2006-11-06 | 2010-05-18 | Qualcomm Incorporated | Narrow-band interference canceller |
| US7893736B2 (en) | 2008-11-14 | 2011-02-22 | Analog Devices, Inc. | Multiple input PLL with hitless switchover between non-integer related input frequencies |
| US20100123488A1 (en) * | 2008-11-14 | 2010-05-20 | Analog Devices, Inc. | Digital pll with known noise source and known loop bandwidth |
| US7924072B2 (en) * | 2008-11-14 | 2011-04-12 | Analog Devices, Inc. | Exact frequency translation using dual cascaded sigma-delta modulator controlled phase lock loops |
| US7924966B2 (en) * | 2008-11-21 | 2011-04-12 | Analog Devices, Inc. | Symmetry corrected high frequency digital divider |
| US8913706B2 (en) * | 2010-07-08 | 2014-12-16 | Broadcom Corporation | Multi-channel multi-protocol transceiver with independent channel configuration using single frequency reference clock source |
| CN101944912B (en) * | 2010-07-30 | 2012-07-25 | 炬力集成电路设计有限公司 | Monocrystal oscillator electronic device and method for determining frequency division coefficient |
| CN103378855B (en) * | 2012-04-30 | 2016-09-14 | 台湾积体电路制造股份有限公司 | There is phaselocked loop and the method for structure phaselocked loop of doubler |
| US9467156B2 (en) * | 2014-12-02 | 2016-10-11 | Mediatek Inc. | Frequency synthesizing module and related frequency gain determining method |
| US11290118B2 (en) * | 2020-06-11 | 2022-03-29 | Texas Instruments Incorporated | Frequency synthesizer |
| KR20230040756A (en) * | 2021-09-16 | 2023-03-23 | 삼성전자주식회사 | Monitoring circuit of a phase-locked loop and an operating method thereof |
| US11909409B1 (en) * | 2022-08-23 | 2024-02-20 | Faraday Technology Corp. | Low jitter PLL |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040032898A1 (en) | 2002-07-12 | 2004-02-19 | Sterling Smith | Digital spread spectrum frequency synthesizer |
| US20040036509A1 (en) | 2002-07-12 | 2004-02-26 | Sterling Smith | Frequency synthesizer |
| US20040052324A1 (en) | 2002-07-18 | 2004-03-18 | Sterling Smith | Digital frequency synthesizer based PLL |
| US20050046491A1 (en) * | 2003-08-29 | 2005-03-03 | Sterling Smith | Flexible synthesizer for multiplying a clock by a rational number |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN85202661U (en) * | 1985-07-04 | 1986-04-23 | 清华大学 | High Speed Low Phase Noise PLL Frequency Synthesizer |
| JP2001127631A (en) * | 1999-10-28 | 2001-05-11 | Matsushita Electric Ind Co Ltd | Frequency synthesizer device and mobile radio using the same |
| US6414555B2 (en) * | 2000-03-02 | 2002-07-02 | Texas Instruments Incorporated | Frequency synthesizer |
-
2004
- 2004-08-30 TW TW093126058A patent/TWI242329B/en not_active IP Right Cessation
- 2004-08-30 US US10/711,175 patent/US7026878B2/en not_active Expired - Lifetime
- 2004-08-30 CN CNB2004100769782A patent/CN100550646C/en not_active Expired - Lifetime
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040032898A1 (en) | 2002-07-12 | 2004-02-19 | Sterling Smith | Digital spread spectrum frequency synthesizer |
| US20040036509A1 (en) | 2002-07-12 | 2004-02-26 | Sterling Smith | Frequency synthesizer |
| US20040052324A1 (en) | 2002-07-18 | 2004-03-18 | Sterling Smith | Digital frequency synthesizer based PLL |
| US20050046491A1 (en) * | 2003-08-29 | 2005-03-03 | Sterling Smith | Flexible synthesizer for multiplying a clock by a rational number |
Cited By (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7389095B1 (en) * | 2005-01-24 | 2008-06-17 | Nvidia Corporation | Variable frequency clock generator for synchronizing data rates between clock domains in radio frequency wireless communication systems |
| US7499690B1 (en) | 2005-01-24 | 2009-03-03 | Nvidia Corporation | Variable frequency clock generator for synchronizing data rates between clock domains in radio frequency wireless communication systems |
| US7542749B1 (en) | 2005-01-24 | 2009-06-02 | Nvidia Corporation | Variable frequency clock generator for synchronizing data rates between clock domains in radio frequency wireless communication systems |
| US7548740B1 (en) | 2005-01-24 | 2009-06-16 | Nvidia Corporation | Variable frequency clock generator for synchronizing data rates between clock domains in radio frequency wireless communication systems |
| US7558348B1 (en) | 2005-01-24 | 2009-07-07 | Nvidia Corporation | Radio frequency antenna system and high-speed digital data link to reduce electromagnetic interference for wireless communications |
| US7606546B1 (en) | 2005-01-24 | 2009-10-20 | Nvidia Corporation | Variable frequency clock generator for synchronizing data rates between clock domains in radio frequency wireless communication systems |
| US8174327B2 (en) * | 2006-04-12 | 2012-05-08 | Nxp B.V. | Method and system for configuration of a phase-locked loop circuit |
| US20090261910A1 (en) * | 2006-04-12 | 2009-10-22 | Nxp B.V. | Method and system for configuration of a phase-locked loop circuit |
| US20100219894A1 (en) * | 2009-02-27 | 2010-09-02 | Analog Bits, Inc. | Phase shift phase locked loop |
| US8866556B2 (en) * | 2009-02-27 | 2014-10-21 | Analog Bits, Inc. | Phase shift phase locked loop |
| WO2015084335A1 (en) * | 2013-12-03 | 2015-06-11 | Intel Corporation | Apparatus and method for extending frequency range of a circuit and for over-clocking or under-clocking |
| KR20160058897A (en) * | 2013-12-03 | 2016-05-25 | 인텔 코포레이션 | Apparatus and method for extending frequency range of a circuit and for over-clocking or under-clocking |
| CN105683855A (en) * | 2013-12-03 | 2016-06-15 | 英特尔公司 | Apparatus and method for extending frequency range of circuit and for over-clocking or under-clocking |
| KR101894868B1 (en) * | 2013-12-03 | 2018-09-05 | 인텔 코포레이션 | Apparatus and method for extending frequency range of a circuit and for over-clocking or under-clocking |
| US10185349B2 (en) | 2013-12-03 | 2019-01-22 | Intel Corporation | Apparatus and method for extending frequency range of a circuit and for over-clocking or under-clocking |
| CN105683855B (en) * | 2013-12-03 | 2019-07-12 | 英特尔公司 | For expanded circuit frequency range and for overclocking or the device and method of frequency reducing |
| US10712768B2 (en) | 2013-12-03 | 2020-07-14 | Intel Corporation | Apparatus and method for extending frequency range of a circuit and for over-clocking and under-clocking |
| US10698439B1 (en) * | 2019-01-31 | 2020-06-30 | Qualcomm Incorporated | Efficient clock forwarding scheme |
Also Published As
| Publication number | Publication date |
|---|---|
| CN1592114A (en) | 2005-03-09 |
| CN100550646C (en) | 2009-10-14 |
| TWI242329B (en) | 2005-10-21 |
| TW200509538A (en) | 2005-03-01 |
| US20050046491A1 (en) | 2005-03-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7026878B2 (en) | Flexible synthesizer for multiplying a clock by a rational number | |
| KR100944497B1 (en) | Digital frequency detector and digital PLL using the same | |
| CN207399178U (en) | Phase-locked loop circuit and circuit for eliminating quantization noise | |
| US6456164B1 (en) | Sigma delta fractional-N frequency divider with improved noise and spur performance | |
| US8194186B2 (en) | Receiver capable of generating audio reference clock | |
| US6836526B2 (en) | Fractional-N synthesizer with two control words | |
| EP1514354B1 (en) | Digital delta-sigma modulator in a fractional-n frequency synthesizer | |
| US8847653B2 (en) | Dither control circuit and devices having the same | |
| KR100346839B1 (en) | Fractional-N frequency synthesizer using sigma-delta modulator and method thereof | |
| JP4275502B2 (en) | Fractional N frequency synthesizer and fractional N frequency synthesizer method | |
| JPH11234129A (en) | Frequency synthesizer and method therefor | |
| JP7343499B2 (en) | Frequency adjuster and its frequency adjustment method, electronic equipment | |
| CN108736888A (en) | Circuit for compensating the quantizing noise in fraction N frequency comprehensive device | |
| TWI423590B (en) | Frequency synthesizer using two phase locked loops | |
| EP1311935A2 (en) | Noise-shaped digital frequency synthesis | |
| Kozak et al. | A pipelined noise shaping coder for fractional-N frequency synthesis | |
| JPH06244721A (en) | Apparatus and method for reducing spuriousness in frequency synthesis | |
| FI105617B (en) | Counter circuit with two coefficients | |
| US6756927B2 (en) | Sigma-delta programming device for a PLL frequency synthesizer, configuration using the sigma-delta programming device, PLL frequency device, and method for programming a programmable device | |
| CN105024701A (en) | Frequency dividing ratio modulator used for spurious suppression | |
| CN116112009A (en) | A fractional frequency phase-locked loop circuit based on Sigma-delta modulator | |
| WO2002027936A2 (en) | Feed forward sigma delta interpolator for use in a fractional-n synthesizer | |
| CN107294531A (en) | Phase-locked loop and frequency divider | |
| Liu et al. | A Fractional-N SPLL Using Space-time Averaging and Phase Interpolator for Quantization Noise Reduction | |
| CN214412703U (en) | A phase-locked loop device for signal frequency division |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MSTAR SEMICONDUCTOR, INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SMITH, STERLING;REEL/FRAME:015054/0948 Effective date: 20040812 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: MEDIATEK INC., TAIWAN Free format text: MERGER;ASSIGNOR:MSTAR SEMICONDUCTOR, INC.;REEL/FRAME:050665/0001 Effective date: 20190124 |