US6897716B2 - Voltage generating apparatus including rapid amplifier and slow amplifier - Google Patents
Voltage generating apparatus including rapid amplifier and slow amplifier Download PDFInfo
- Publication number
- US6897716B2 US6897716B2 US10/617,050 US61705003A US6897716B2 US 6897716 B2 US6897716 B2 US 6897716B2 US 61705003 A US61705003 A US 61705003A US 6897716 B2 US6897716 B2 US 6897716B2
- Authority
- US
- United States
- Prior art keywords
- amplifier
- rapid
- slow
- discharging
- charging
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/10—Regulating voltage or current
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3696—Generation of voltages supplied to electrode drivers
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0247—Flicker reduction other than flicker reduction circuits used for single beam cathode-ray tubes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3614—Control of polarity reversal in general
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3681—Details of drivers for scan electrodes suitable for passive matrices only
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3685—Details of drivers for data electrodes
- G09G3/3692—Details of drivers for data electrodes suitable for passive matrices only
Definitions
- the present invention relates to a voltage generating apparatus for driving a capacitive load, and for example, to a gradation voltage generating apparatus used in an apparatus for driving a liquid crystal display (LCD) panel.
- LCD liquid crystal display
- an apparatus for driving an LCD panel is constructed by a gradation voltage generating circuit as a power supply voltage generating circuit for generating gradation voltages and decoders for selecting two of the gradation voltages and applying the two gradation voltages to the LCD panel.
- a gradation voltage generating circuit is constructed by a series of resistors and voltage-follower-type amplifiers for performing impedance transformation upon voltages at nodes of the resistors, and capacitors each connected to one of the voltage-follower-type amplifiers.
- Each of the voltage-follower-type amplifiers is a slow discharging amplifier or a slow charging amplifier with a single end type output circuit. This will be explained later in detail.
- a gradation voltage generating circuit is constructed by push-pull type amplifiers each including a slow discharging amplifier with a single end output circuit and a slow charging amplifier with a single end output circuit instead of the voltage-follower-type amplifiers of the first prior art LCD driving apparatus each with a single end output circuit. This also will be explained later in detail.
- a slow or rapid discharging amplifier is connected between an input terminal and an output terminal, and a rapid or slow charging amplifier is connected between the input terminal and the output terminal.
- An offset voltage generating element is connected between the input terminal and one of the slow or rapid discharging amplifier and the rapid or slow charging amplifier, so that an input voltage applied to the slow or rapid discharging amplifier is higher than an input voltage applied to the rapid or slow-charging amplifier.
- the transient response speed can be increased due to the presence of the rapid discharging amplifier or the rapid charging amplifier.
- FIG. 1 is a circuit diagram illustrating a first prior art LCD driving apparatus
- FIG. 2A is a circuit diagram of the slow discharging amplifier as the voltage-follower-type amplifier of FIG. 1 ;
- FIG. 2B is a circuit diagram of the slow charging amplifier as the voltage-follower-type amplifier of FIG. 1 ;
- FIG. 3 is a table for showing examples of the voltages at the common electrode and the segment element of FIG. 1 ;
- FIG. 4 is a circuit diagram including the slow discharging amplifier of FIG. 2A ;
- FIG. 5 is a graph showing the voltage-to-current characteristics of the slow discharging amplifier of FIG. 4 ;
- FIG. 6 is a timing diagram for explaining the operation of the slow discharging amplifier of FIG. 4 ;
- FIG. 7 is a circuit diagram including the slow charging amplifier of FIG. 2B ;
- FIG. 8 is a graph showing the voltage-to-current characteristics of the slow charging amplifier of FIG. 7 ;
- FIG. 9 is timing diagram for explaining the operation of the slow charging amplifier of FIG. 7 ;
- FIG. 10 is a circuit diagram illustrating a second prior art LCD driving apparatus
- FIG. 11 is a circuit diagram of the push-pull type amplifier of FIG. 10 ;
- FIG. 12 is a circuit diagram including the push-pull type amplifier of FIG. 11 ;
- FIG. 13 is a graph showing the voltage-to-current characteristics of the push-pull type amplifier of FIG. 12 ;
- FIG. 14 is a timing diagram for explaining the operation of the push-pull type amplifier of FIG. 12 ;
- FIG. 15 is a circuit diagram illustrating a first embodiment of the LCD driving apparatus according to the present invention.
- FIG. 16 is a circuit diagram of the push-pull type amplifier of FIG. 15 ;
- FIG. 17 is a circuit diagram including the push-pull type amplifier of FIG. 16 ;
- FIG. 18 is a graph showing the voltage-to-current characteristics of the push-pull type amplifier of FIG. 17 ;
- FIG. 19 is a timing diagram for explaining the operation of the push-pull type amplifier of FIG. 17 ;
- FIG. 20 is a circuit diagram illustrating a second embodiment of the LCD driving apparatus according to the present invention.
- FIG. 21 is a circuit diagram of the push-pull type amplifier of FIG. 20 ;
- FIG. 22 is a circuit diagram including the push-pull type amplifier of FIG. 21 ;
- FIG. 23 is a graph showing the voltage-to-current characteristics of the push-pull type amplifier of FIG. 22 ;
- FIG. 24 is a timing diagram for explaining the operation of the push-pull type amplifier of FIG. 22 ;
- FIG. 25 is a timing diagram showing for explaining a modification of the operation of the push-pull type amplifier of FIG. 15 ;
- FIG. 26 is a circuit diagram illustrating a third embodiment of the LCD driving apparatus according to the present invention.
- FIG. 27 is a circuit diagram of the push-pull type amplifier of FIG. 26 ;
- FIG. 28 is a circuit diagram including the push-pull type amplifier of FIG. 27 ;
- FIG. 29 is a graph showing the voltage-to-current characteristics of the push-pull type amplifier of FIG. 28 ;
- FIG. 30 is a timing diagram for explaining the operation of the push-pull type amplifier of FIG. 28 ;
- FIG. 31 is a timing diagram showing for explaining a modification of the operation of the push-pull type amplifier of FIG. 24 ;
- FIG. 32 is a circuit diagram illustrating a third embodiment of the LCD driving apparatus according to the present invention.
- FIG. 33 is a circuit diagram of the push-pull type amplifier of FIG. 32 ;
- FIG. 34 is a circuit diagram including the push-pull type amplifier of FIG. 33 ;
- FIG. 35 is a graph showing the voltage-to-current characteristics of the push-pull type amplifier of FIG. 34 ;
- FIG. 36 is a timing diagram for explaining the operation of the push-pull type amplifier of FIG. 34 ;
- FIG. 37 is a circuit diagram illustrating a modification of the push-pull amplifier of FIG. 27 ;
- FIG. 38 is a circuit diagram illustrating a modification of the push-pull amplifier of FIG. 33 ;
- FIG. 39 is a timing diagram showing the control signal and its inverted signal of FIGS. 37 and 38 ;
- FIG. 40 is a circuit diagram illustrating a modification of the push-pull amplifier of FIG. 28 ;
- FIG. 41 is a circuit diagram illustrating a modification of the push-pull amplifier of FIG. 34 ;
- FIG. 42 is a timing diagram showing the control signals of FIGS. 40 and 41 .
- prior art LCD driving apparatuses will be explained with reference to FIGS. 1 , 2 A, 2 B, 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 and 14 .
- FIG. 1 which illustrates a first prior art LCD driving apparatus (see: FIG. 5 of JP-A-2000-20147), a gradation voltage generating circuit 101 generates gradation voltages VLCD, VLC 1 , VLC 2 , VLC 3 , VLC 4 and GND, and transmits the gradation voltages to decoders 102 and 103 .
- the gradation voltage VLCD is generally much higher than a power supply voltage V DD .
- the gradation voltage VLCD can be generated by using a DC/DC converter.
- the decoder 102 selects one of the gradation voltages VLCD, VLC 1 , VLC 4 and GND in accordance with a frame polarity signal FRAM having a positive polarity FRAM+ and a negative polarity FRAM ⁇ and a vertical synchronization signal VSYNC, so that the selected gradation voltage is applied to a common electrode COM of a liquid crystal panel 104 .
- the decoder 103 selects one of the gradation voltages VLCD, VLC 1 , VLC 2 , VLC 3 , VLC 4 and GND in accordance with the frame signal FRAM and a corresponding gradation data DT, so that the selected gradation voltage is applied to a segment electrode SEG of the liquid crystal panel 104 .
- the segment electrode SEG of the liquid crystal panel 104 .
- the gradation voltage generating circuit 101 is constructed by a series of resistors R 1 , R 2 , R 3 , R 4 and R 5 serving as a voltage divider for dividing a voltage between VLCD and GND, voltage-follower-type amplifiers 1011 , 1012 , 1013 and 1014 for impedance transformation connected to nodes N 1 , N 2 , N 3 and N 4 , respectively, of the resistors R 1 , R 2 , R 3 , R 4 and R 5 , and capacitors C 1 , C 2 , C 3 , C 4 and C 5 .
- Each of the voltage-follower-type amplifiers 1011 , 1012 , 1013 and 1014 is constructed by a slow discharging amplifier as illustrated in FIG. 2A or a slow charging amplifier as illustrated in FIG. 2B in accordance with the driving method for the liquid crystal panel 104 .
- each of the voltage-follower-type amplifiers 1011 and 1013 is constructed by the slow discharging amplifier as illustrated in FIG. 2A
- each of the voltage-follower-type amplifiers 1012 and 1014 is constructed by the slow charging amplifier as illustrated in FIG. 2 B.
- the slow discharging amplifier is constructed by a differential amplifier formed by a current source 201 , P-channel MOS transistors 202 and 203 , N-channel MOS transistors 204 and 205 , a single end output circuit formed by a current source 206 and an N-channel MOS transistor 207 , and a capacitor 208 .
- the voltage at the node N 1 (N 3 ) is applied to the gate of the transistor 203 .
- the voltage VLC 1 (VLC 3 ) is negatively fed back to the gate of the MOS transistor 202 .
- the amplifier of FIG. 2A is of a slow type for avoiding the above-mentioned oscillation.
- the slow charging amplifier is constructed by a differential amplifier formed by a current source 211 , N-channel MOS transistors 212 and 203 , P-channel MOS transistors 214 and 215 , a single end output circuit formed by a current source 216 and a P-channel MOS transistor 217 , and a capacitor 218 .
- the voltage at the node N 2 (N 4 ) is applied to the gate of the transistor 213 .
- the voltage VLC 2 (VLC 4 ) is negatively fed back to the gate of the MOS transistor 212 .
- the amplifier of FIG. 2B is of a slow type for avoiding the above-mentioned oscillation.
- Each of the voltage-follower-type amplifiers 1011 , 1012 , 1013 and 1014 has a single-end type output circuit, not a push-pull type output circuit, so that no large penetration current flows therethrough, since a current flowing through the single-end type output circuit is limited by the current source 206 or 216 .
- FIG. 3 which shows examples of the voltages at the common electrode COM and the segment element SEG of the liquid crystal panel 104
- a selected mode although the difference in voltage between the common electrode COM and the segment electrode SEG is the same (for example, VLCD ⁇ GND), its polarity is switched by the frame polarity signal FRAM (FRAM+, FRAM ⁇ ).
- FRAM+, FRAM ⁇ the difference in voltage between the common electrode COM and the segment electrode SEG is the same
- VMIN frame polarity signal
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the slow discharging amplifier of FIG. 4 are shown in FIG. 5 .
- VCOM ⁇ VIN the current I is relatively large due to the turning-ON of the transistor 207 .
- VCOM ⁇ VIN the current I is limited by the current source 206 while the transistor 207 is turned OFF.
- the voltage VCOM is also increased by the capacitive coupling.
- the slow discharging amplifier is operated, i.e., the transistor 207 is turned ON to increase the backward current I, so that the voltage VCOM slowly recovers its original level VIN with a time ⁇ 1 .
- a small undershoot as indicated X 1 is generated.
- the voltage VCOM is also decreased by the capacitive coupling.
- the slow discharging amplifier is operated, i.e., the transistor 207 is turned OFF, so that the voltage VCOM very slowly recovers its original level VIN with a time ⁇ 2 which depends the current value of the current source 206 . Since the current value of the current source 206 is limited, as shown in FIG. 6 , the time ⁇ 2 is larger than the time ⁇ 1 . Therefore, no substantial overshoot as indicated by X 2 is generated.
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the slow charging amplifier of FIG. 7 are shown in FIG. 8 .
- VCOM ⁇ VIN the current I is relatively large due to the turning-ON of the transistor 217 .
- VCOM ⁇ VIN the current I is limited by the current source 216 while the transistor 217 is turned OFF.
- the voltage VCOM is also increased by the capacitive coupling.
- the slow charging amplifier is operated, i.e., the transistor 217 is turned OFF, so that the voltage VCOM very slowly recovers its original level VIN with a time ⁇ 2 ′ using the current source 216 . In this case, no substantial undershoot as indicated by X 2 ′ is generated.
- the voltage VCOM is also decreased by the capacitive coupling.
- the slow charging amplifier is operated, i.e., the transistor 217 is turned ON to increase the forward current I, so that the voltage VCOM slowly recovers its original level VIN with a time ⁇ 1 ′. IN this case, a small overshoot as indicated by X 1 ′ is generated.
- the time ⁇ 2 ′ depends the current value of the current source 216 . Since the current value of the current source 216 is limited, as shown in FIG. 9 , the time ⁇ 2 ′ is larger than the time ⁇ 1 ′.
- the capacitors C 0 , C 1 , C 2 , C 3 and C 4 are externally provided in the LCD driving apparatus of FIG. 1 , since each of the capacitors C 0 , C 1 , C 2 , C 3 and C 4 has a relatively large capacitance. In this case, however, the LCD driving apparatus of FIG. 1 is increased in size and cost.
- FIG. 10 which illustrates a second prior art LCD driving apparatus (see: FIG. 3 of JP-A-10-232383 and FIG. 7 of JP-A-2000-20147), the gradation voltage generating circuit 101 of FIG. 1 is replaced by a gradation voltage generating circuit 301 .
- resistors r 1 , r 2 , r 3 and r 4 for generating offset voltages are inserted in series with the resistors R 1 , R 2 , R 3 , R 4 and R 5 of FIG. 1 .
- the single-end-type voltage-follower-type amplifiers 1011 , 1012 , 1013 and 1014 of FIG. 1 are replaced by push-pull type amplifiers 3011 , 3012 , 3013 and 3014 , respectively.
- Each of the push-pull type amplifiers 3011 , 3012 , 3013 and 3014 is constructed by a slow discharging amplifier such as 3011 N and a slow charging amplifier 3011 P as illustrated in FIG. 11 .
- the resistance values of the resistors r 1 , r 2 , r 3 and r 4 are smaller than those of the resistors R 1 , R 2 , R 3 , R 4 and R 5 , and therefore, an offset voltage ⁇ V is generated between the nodes N 1 and N 1 ′, between the nodes N 2 and N 2 ′, between the nodes N 3 and N 3 ′, and between the nodes N 4 and N 4 ′.
- the slow discharging amplifier such as 3011 N has the same configuration as the slow discharging amplifier of FIG. 2A
- the slow charging amplifier such as 3011 P has the same configuration as the slow charging amplifier of FIG. 2 B. That is, the two single end type amplifiers are combined into a push-pull type amplifier.
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the push-pull type amplifier of FIG. 12 are shown in FIG. 13 .
- VCOM ⁇ VIN the current I is relatively large due to the turning-ON of the transistor 207 of FIG. 11 .
- VCOM ⁇ VIN ⁇ V where ⁇ V is the offset voltage the current I is relatively large due to the turning-ON of the transistor 217 .
- the voltage VCOM is also increased by the capacitive coupling.
- the slow discharging amplifier 3011 N is operated, i.e., the transistor 207 is turned ON to increase the backward current I, so that the voltage VCOM slowly recovers its original level VIN with a time ⁇ 1 .
- a small undershoot as indicated by X 1 is generated.
- the voltage VCOM is also decreased by the capacitive coupling.
- the slow charging 3011 P amplifier is operated, i.e., the transistor 217 is turned ON to increase the forward current I, so that the voltage VCOM slowly recovers its original level VIN with a time ⁇ 1 ′. In this case, a small overshoot as indicated by X 1 ′ is generated.
- the offset voltage ⁇ V is very small, no consideration can be given to the offset voltage ⁇ V.
- the offset voltage ⁇ V is indispensable in order to prevent the transistors 207 and 217 from being simultaneously turned ON to create a short-circuited state where an ON-ON current flows.
- the discharging amplifier and the charging amplifier forming one push-pull type amplifier are both of a slow type including the capacitors 208 and 218 of FIG. 11 , so that the transient response as shown in FIG. 14 is still slow which would invite flicker.
- FIG. 15 which illustrates a first embodiment of the LCD driving apparatus according to the present invention
- the gradation voltage generating circuit 301 of FIG. 10 is replaced by a gradation voltage generating circuit 1 .
- the push-pull type amplifiers 3011 , 3012 , 3013 and 3014 of FIG. 10 are replaced by push-pull type amplifiers 11 , 12 , 13 and 14 , respectively.
- Each of the push-pull type amplifiers 11 , 12 , 13 and 14 is constructed by a slow discharging amplifier such as 11 N and a rapid charging amplifier 11 p as illustrated in FIG. 16 .
- a resistor r is used for suppressing an ON-ON current when the transistors 207 and 217 or FIG. 16 are both turned ON.
- the slow discharging amplifier such as 11 N has the same configuration as the slow discharging amplifier of FIG. 11
- the rapid charging amplifier such as 11 P has the same configuration as the slow charging amplifier of FIG. 11 except that the capacitor 218 is not provided.
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the push-pull type amplifier of FIG. 17 are shown in FIG. 18 .
- VCOM ⁇ VIN the current I is relatively large due to the turning-ON of the transistor 207 of FIG. 16 .
- VCOM ⁇ VIN ⁇ V where ⁇ V is the offset voltage the current I is very large due to the turning-ON of the transistor 217 , since the capacitor 218 is not provided.
- the rapid charging amplifier 11 p may easily oscillate; in this case, however, since the rapid charging amplifier 11 p is connected to the slow discharging amplifier 11 N which may hardly oscillate, the rapid charging amplifier 11 p hardly oscillates.
- the voltage VCOM is also increased by the capacitive coupling.
- the slow discharging amplifier 11 N is operated, i.e., the transistor 207 is turned ON to increase the backward current I, so that the voltage VCOM slowly recovers its original level VIN with a time ⁇ 1 .
- a small undershoot as indicated by X 1 is generated.
- the voltage VCOM is also decreased by the capacitive coupling.
- the rapid charging amplifier 11 p is operated, i.e., the transistor 217 is turned ON to increase the forward current I, so that the voltage VCOM rapidly recovers its original level VIN with a time ⁇ 0 ′.
- a large overshoot may be generated; however, no substantial overshoot as indicated by X 0 ′ is generated due to the presence of the offset voltage ⁇ V.
- the charging amplifier forming one push-pull type amplifier is of a rapid type, the transient response as shown in FIG. 19 is rapid which would invite no flicker.
- FIG. 20 which illustrates a second embodiment of the LCD driving apparatus according to the present invention
- the gradation voltage generating circuit 301 of FIG. 10 is replaced by a gradation voltage generating circuit 2 .
- the push-pull type amplifiers 3011 , 3012 , 3013 and 3014 of FIG. 10 are replaced by push-pull type amplifiers 21 , 22 , 23 and 24 , respectively.
- Each of the push-pull type amplifiers 21 , 22 , 23 and 24 is constructed by a rapid discharging amplifier such as 21 n and a slow charging amplifier 21 P as illustrated in FIG. 21 .
- a resistor r is used for suppressing an ON-ON current when the transistors 207 and 217 or FIG. 21 are both turned ON.
- the rapid discharging amplifier such as 21 n has the same configuration as the slow discharging amplifier of FIG. 11 except that the capacitor 208 is not provided, and the slow charging amplifier such as 21 P has the same configuration as the slow charging amplifier of FIG. 11 .
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the push-pull type amplifier of FIG. 22 are shown in FIG. 23 .
- VCOM ⁇ VIN the current I is very large due to the turning-ON of the transistor 207 of FIG. 21 , since the capacitor 208 is not provided.
- VCOM ⁇ VIN ⁇ V where ⁇ V is the offset voltage the current I is relatively large due to the turning-ON of the transistor 217 .
- the rapid discharging amplifier 21 n may easily oscillate; in this case, however, since the rapid discharging amplifier 21 n is connected to the slow charging amplifier 21 P which may hardly oscillate, the rapid discharging amplifier 21 n hardly oscillates.
- the voltage VCOM is also increased by the capacitive coupling.
- the rapid discharging amplifier 21 n is operated, i.e., the transistor 207 is turned ON to increase the backward current I, so that the voltage VCOM rapidly recovers its original level VIN with a time ⁇ 0 ( ⁇ 1 ). In this case, a large undershoot as indicated by X 0 is generated.
- the voltage VCOM is also decreased by the capacitive coupling.
- the slow charging 21 P amplifier is operated, i.e., the transistor 217 is turned ON to increase the forward current I, so that the voltage VCOM slowly recovers its original level VIN with a time ⁇ 1 ′.
- an overshoot may be generated; however, no substantial overshoot as indicated in X 1 ′ is generated due to the presence of the offset voltage.
- discharging amplifier forming one push-pull type amplifier is of a rapid type, the transient response as shown in FIG. 24 is rapid which would invite no flicker.
- FIG. 26 which illustrates a third embodiment of the LCD driving apparatus according to the present invention
- the gradation voltage generating circuit 1 of FIG. 15 is replaced by a gradation voltage generating circuit 3 .
- resistors r 1 ′, r 2 ′, r 3 ′ and r 4 ′ for other offset voltages are inserted in series with the resistors R 1 , R 2 , R 3 and R 4 of FIG. 15 .
- the push-pull type amplifiers 11 , 12 , 13 and 14 of FIG. 15 are replaced by push-pull type amplifiers 31 , 32 , 33 and 34 , respectively.
- Each of the push-pull type amplifiers 31 , 32 , 33 and 34 further includes a rapid discharging amplifier such as 11 n in addition to the slow discharging amplifier such as 11 N and the rapid charging amplifier 11 p as illustrated in FIG. 27 .
- the rapid discharging amplifier such as 11 n has the same configuration as the slow discharging amplifier 11 N except that the capacitor 208 is not provided.
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the push-pull type amplifier of FIG. 28 are shown in FIG. 29 .
- FIG. 29 if VCOM>VIN, the current I is very large due to the turning-ON of the transistors 207 and 207 ′ of FIG.
- the rapid amplifiers 11 p and 11 n may easily oscillate; in this case, however, since the rapid amplifiers 11 p and 11 n connected to the slow discharging amplifier 11 N which may hardly oscillate, the rapid amplifiers 11 p and 11 n hardly oscillate.
- the voltage VCOM is also increased by the capacitive coupling.
- the rapid discharging amplifier 11 n and the slow discharging amplifier 11 N are operated, i.e., the transistors 207 and 207 ′ are turned ON to increase the backward current I, so that the voltage VCOM very rapidly recovers its original level VIN with a time ⁇ 0 .
- an undershoot as indicated by X 0 is generated, however, afterward, the operation of the rapid discharging amplifier 11 n is stopped, i.e., only the slow discharging amplifier 11 N is operated.
- the undershoot as indicated by X 0 is relatively small, so that the response speed is increased.
- the voltage VCOM is also decreased by the capacitive coupling.
- the rapid charging amplifier 11 p is operated, i.e., the transistor 217 is turned ON to increase the forward current I, so that the voltage VCOM rapidly recovers its original level VIN with a time ⁇ 0 ′.
- a large overshoot may be generated; however, no substantial overshoot as indicated by X 0 ′ is generated due to the presence of the offset voltage ⁇ V.
- the discharging amplifiers and the charging amplifier forming one push-pull type amplifier are substantially of a rapid type, even if the offset voltage ⁇ V is large, the transient response as shown in FIG. 30 is rapid which would invite no flicker.
- FIG. 32 which illustrates a fourth embodiment of the LCD driving apparatus according to the present invention
- the gradation voltage generating circuit 2 of FIG. 20 is replaced by a gradation voltage generating circuit 4 .
- resistors r 1 ′, r 2 ′, r 3 ′ and r 4 ′ for other offset voltages are inserted in series with the resistors R 1 , R 2 , R 3 and R 4 of FIG. 20 .
- the push-pull type amplifiers 21 , 22 , 23 and 24 of FIG. 20 are replaced by push-pull type amplifiers 41 , 42 , 43 and 44 , respectively.
- Each of the push-pull type amplifiers 41 , 42 , 43 and 44 further includes a rapid charging amplifier such as 21 p in addition to the rapid discharging amplifier such as 21 n and the slow charging amplifier 21 p as illustrated in FIG. 33 .
- the rapid charging amplifier such as 21 p has the same configuration as the slow discharging amplifier 21 N except that the capacitor 218 is not provided.
- the voltage (VCOM ⁇ VIN)-to-current I characteristics of the push-pull type amplifier of FIG. 34 are shown in FIG. 35 .
- FIG. 35 if VCOM ⁇ VIN, the current I is very large due to the turning-ON of the transistor 207 of FIG. 33 .
- the rapid amplifiers 21 p and 21 n may easily oscillate; in this case, however, since the rapid amplifiers 21 p and 21 n connected to the slow charging amplifier 21 P which may hardly oscillate, the rapid amplifiers 21 p and 21 n hardly oscillate.
- the voltage VCOM is also increased by the capacitive coupling.
- the rapid discharging amplifier 21 n is operated, i.e., the transistor 207 is turned ON to increase the backward current I, so that the voltage VCOM very rapidly recovers its original level VIN with a time ⁇ 0 .
- an undershoot as indicated X 0 is generated.
- the rapid charging amplifier 21 p and the slow charging amplifier 21 p are operated, i.e., the transistors 217 and 217 ′ are turned ON to increase the forward current I, so that the voltage VCOM very rapidly recovers its original level VIN with a time ⁇ 0′.
- a large overshoot may be generated; however, no substantial overshoot as indicated by X 0 ′ is generated, because afterward, the operation of the rapid charging amplifier 21 p is stopped, i.e., only the slow changing amplifier 21 P is operated.
- the discharging amplifier and the charging amplifiers forming one push-pull type amplifier are substantially of a rapid type, even if the offset voltage ⁇ V is large, the transient response as shown in FIG. 36 is rapid which would invite no flicker.
- FIG. 37 which illustrates a modification of the push-pull amplifier of FIG. 27
- the rapid discharging amplifier 11 n and the slow discharging amplifier 11 N of FIG. 27 are combined into one discharging amplifier 11 (n, N). That is, three operational amplifiers are provided in FIG. 27 , while two operational amplifiers are provided in FIG. 37 .
- the push-pull amplifier of FIG. 37 is smaller in size than that of FIG. 27 .
- an N-channel MOS transistor 371 and switches 372 and 373 are added to the slow discharging amplifier 11 N of FIG. 27 , thus realizing the discharging amplifier 11 (n, N).
- the switches 372 and 373 are turned OFF and ON, respectively, so that the transistor 371 is turned ON and the capacitor 208 is inactive, and thus, the discharging amplifier 11 (n, N) serves as the slow discharging amplifier 11 N of FIG. 27 .
- the turning-ON transistor 371 serves as an offset voltage generator, and therefore, the resistors r 1 ′, r 2 ′, r 3 ′ and r 4 ′ of FIG. 26 are unnecessary.
- FIG. 38 which illustrates a modification of the push-pull amplifier of FIG. 33
- the rapid charging amplifier 21 p and the slow charging amplifier 21 P of FIG. 33 are combined into one charging amplifier 21 (p, P). That is, three operational amplifiers are provided in FIG. 33 , while two operational amplifiers are provided in FIG. 38 .
- the push-pull amplifier of FIG. 38 is smaller in size than that of FIG. 33 .
- a P-channel MOS transistor 381 and switches 382 and 383 are added to the slow charging amplifier 21 P of FIG. 33 , thus realizing the charging amplifier 21 (p, P).
- the switches 382 and 383 are turned OFF and ON, respectively, so that the transistor 381 is turned ON and the capacitor 218 is inactive, and thus, the charging amplifier 21 (p, P) serves as the slow charging amplifier 21 P of FIG. 33 .
- the turning-On transistor 381 serves as an offset voltage generator, and therefore, the resistors r 1 ′, r 2 ′, r 3 ′ and r 4 ′ of FIG. 32 are unnecessary.
- the control signal CNT and its inverted signal of FIGS. 37 and 38 are shown in FIG. 39 . That is, when the data signal DT is changed, the control signal CNT and its inverted signal are changed for a predetermined time period, so that the discharging amplifier 11 (n, N) of FIG. 37 or the charging amplifier 21 (p, N) of FIG. 38 carries out a slow discharging or charging operation.
- FIG. 40 which illustrates a modification of the push-pull amplifier of FIG. 28
- switches 401 , 402 and 403 controlled by control signals CNT 1 and CNT 2 are added to the push-pull amplifier of FIG. 28 . That is, the three operational amplifiers are always activated in FIG. 28 , while the operational amplifiers are selected and activated in FIG. 40 . As a result, the power consumption of the push-pull amplifier of FIG. 40 is smaller than that of the push-pull amplifier of FIG. 28 .
- FIG. 41 which illustrates a modification of the push-pull amplifier of FIG. 34
- switches 411 , 412 and 413 controlled by control signals CNT 1 and CNT 2 are added to the push-pull amplifier of FIG. 34 . That is, the three operational amplifiers are always activated in FIG. 34 , while the operational amplifiers are selected and activated in FIG. 41 . As a result, the power consumption of the push-pull amplifier of FIG. 41 is smaller than that of the push-pull amplifier of FIG. 34 .
- the control signals CNT 1 and CNT 2 of FIGS. 40 and 41 are shown in FIG. 42 . That is, when the data signal DT is changed, the control signals CNT 1 and CNT 2 are changed for a predetermined time period, so that the amplifiers 11 p and 11 n of FIG. 40 or the rapid amplifiers 21 p and 21 n of FIG. 41 carry out a rapid discharging or charging operation.
- the present invention can be applied lo a voltage generating apparatus other than a gradation voltage generating circuit in an LCD apparatus.
- the transient response characteristics can be rapid. Also, since a slow amplifier is included in the push-pull type amplifier, the rapid amplifier hardly oscillates.
Landscapes
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Electromagnetism (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of Voltage And Current In General (AREA)
- Amplifiers (AREA)
Abstract
Description
Claims (24)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2002204130A JP3983124B2 (en) | 2002-07-12 | 2002-07-12 | Power circuit |
| JP2002-204130 | 2002-07-12 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20040008197A1 US20040008197A1 (en) | 2004-01-15 |
| US6897716B2 true US6897716B2 (en) | 2005-05-24 |
Family
ID=30112697
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/617,050 Expired - Fee Related US6897716B2 (en) | 2002-07-12 | 2003-07-11 | Voltage generating apparatus including rapid amplifier and slow amplifier |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US6897716B2 (en) |
| JP (1) | JP3983124B2 (en) |
| KR (1) | KR100683091B1 (en) |
| TW (1) | TWI253043B (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040066365A1 (en) * | 2002-10-04 | 2004-04-08 | Samsung Electronics Co., Ltd. | STN LCD driver using circuit with fewer capacitors and method therefor |
| US20050156660A1 (en) * | 2004-01-19 | 2005-07-21 | Daniel Van Blerkom | [circuit for generating a reference voltage] |
| US20050237106A1 (en) * | 2004-04-22 | 2005-10-27 | Oki Electric Industry Co., Ltd. | Constant-current generating circuit |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2012032520A (en) * | 2010-07-29 | 2012-02-16 | On Semiconductor Trading Ltd | Liquid crystal drive circuit |
| US11218150B2 (en) | 2017-11-02 | 2022-01-04 | Sony Semiconductor Solutions Corporation | Electronic circuit and electronic apparatus |
| KR102464997B1 (en) * | 2018-05-21 | 2022-11-09 | 삼성디스플레이 주식회사 | Display device and electronic device having the same |
| CN114242020B (en) * | 2022-02-22 | 2022-06-10 | 深圳通锐微电子技术有限公司 | Transient recovery circuit |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02150819A (en) * | 1988-12-02 | 1990-06-11 | Seiko Epson Corp | liquid crystal display device |
| JPH10232383A (en) | 1997-02-19 | 1998-09-02 | Nec Corp | Level power source circuit for liquid crystal drive |
| JP2000020147A (en) | 1998-06-26 | 2000-01-21 | Casio Comput Co Ltd | Power source device |
| EP1070980A1 (en) * | 1999-01-08 | 2001-01-24 | Seiko Epson Corporation | Lcd device, electronic device, and power supply for driving lcd |
| US6501467B2 (en) * | 1998-06-08 | 2002-12-31 | Nec Corporation | Liquid-crystal display panel drive power supply circuit |
-
2002
- 2002-07-12 JP JP2002204130A patent/JP3983124B2/en not_active Expired - Lifetime
-
2003
- 2003-07-11 TW TW092118972A patent/TWI253043B/en not_active IP Right Cessation
- 2003-07-11 US US10/617,050 patent/US6897716B2/en not_active Expired - Fee Related
- 2003-07-11 KR KR1020030047195A patent/KR100683091B1/en not_active Expired - Fee Related
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02150819A (en) * | 1988-12-02 | 1990-06-11 | Seiko Epson Corp | liquid crystal display device |
| JPH10232383A (en) | 1997-02-19 | 1998-09-02 | Nec Corp | Level power source circuit for liquid crystal drive |
| US6501467B2 (en) * | 1998-06-08 | 2002-12-31 | Nec Corporation | Liquid-crystal display panel drive power supply circuit |
| JP2000020147A (en) | 1998-06-26 | 2000-01-21 | Casio Comput Co Ltd | Power source device |
| EP1070980A1 (en) * | 1999-01-08 | 2001-01-24 | Seiko Epson Corporation | Lcd device, electronic device, and power supply for driving lcd |
| US6342782B1 (en) * | 1999-01-08 | 2002-01-29 | Seiko Epson Corporation | Power supply device for driving liquid crystal, liquid crystal device and electronic equipment using the same |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040066365A1 (en) * | 2002-10-04 | 2004-04-08 | Samsung Electronics Co., Ltd. | STN LCD driver using circuit with fewer capacitors and method therefor |
| US7301519B2 (en) * | 2002-10-04 | 2007-11-27 | Samsung Electronics Co., Ltd. | STN LCD driver using circuit with fewer capacitors and method therefor |
| US20050156660A1 (en) * | 2004-01-19 | 2005-07-21 | Daniel Van Blerkom | [circuit for generating a reference voltage] |
| US7046079B2 (en) * | 2004-01-19 | 2006-05-16 | Sunsplus Technology Co., Ltd. | Circuit for generating a reference voltage |
| US20050237106A1 (en) * | 2004-04-22 | 2005-10-27 | Oki Electric Industry Co., Ltd. | Constant-current generating circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| TW200401259A (en) | 2004-01-16 |
| TWI253043B (en) | 2006-04-11 |
| KR100683091B1 (en) | 2007-02-16 |
| JP3983124B2 (en) | 2007-09-26 |
| JP2004046595A (en) | 2004-02-12 |
| US20040008197A1 (en) | 2004-01-15 |
| KR20040030230A (en) | 2004-04-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6567327B2 (en) | Driving circuit, charge/discharge circuit and the like | |
| KR100348644B1 (en) | Voltage Multiplier Having An Intermediate Tap | |
| US9892703B2 (en) | Output circuit, data driver, and display device | |
| JP4437378B2 (en) | Liquid crystal drive device | |
| US7133038B2 (en) | Highly efficient LCD driving voltage generating circuit and method thereof | |
| US7821485B2 (en) | Source driver output circuit of thin film transistor liquid crystal display | |
| CN100385491C (en) | image display device | |
| EP0631269B1 (en) | Liquid crystal driving power supply circuit | |
| US20120019502A1 (en) | Source driver for a liquid crystal display device and liquid crystal display device using the same | |
| JP4103468B2 (en) | Differential circuit, amplifier circuit, and display device using the amplifier circuit | |
| US20060022925A1 (en) | Grayscale voltage generation circuit, driver circuit, and electro-optical device | |
| US7265602B2 (en) | Voltage generating circuit with two resistor ladders | |
| JP2005182494A (en) | Current amplification circuit and liquid crystal display device including the same | |
| US20050206642A1 (en) | Driving voltage control device | |
| CN100454362C (en) | Driver circuit for display device | |
| US6897716B2 (en) | Voltage generating apparatus including rapid amplifier and slow amplifier | |
| US7411585B2 (en) | Driving voltage generation device and method for controlling driving voltage generation device | |
| US7088356B2 (en) | Power source circuit | |
| US7385581B2 (en) | Driving voltage control device, display device and driving voltage control method | |
| EP0726558B1 (en) | A circuit for driving a thin film transistor liquid crystal display | |
| JPH09230829A (en) | Output circuit for source driver | |
| EP1063558B1 (en) | Liquid-crystal display, electronic device, and power supply circuit for driving liquid-crystal display | |
| JPH07221560A (en) | Operational amplifier, semiconductor integrated circuit incorporating the same, and method of using the same | |
| JP2009198970A (en) | Driving device of liquid crystal display panel | |
| JPH1152916A (en) | Driving power source circuit for liquid crystal display device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MIYAZAKI, KIYOSHI;REEL/FRAME:014276/0055 Effective date: 20030703 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025525/0145 Effective date: 20100401 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20170524 |