US6069950A - Dual-limit current-limiting battery-feed circuit for a digital line - Google Patents
Dual-limit current-limiting battery-feed circuit for a digital line Download PDFInfo
- Publication number
- US6069950A US6069950A US08/965,628 US96562897A US6069950A US 6069950 A US6069950 A US 6069950A US 96562897 A US96562897 A US 96562897A US 6069950 A US6069950 A US 6069950A
- Authority
- US
- United States
- Prior art keywords
- transistor
- current
- feed
- voltage
- lead
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 229920006395 saturated elastomer Polymers 0.000 claims abstract description 5
- 230000000670 limiting effect Effects 0.000 claims description 7
- 230000000694 effects Effects 0.000 claims description 4
- 230000008878 coupling Effects 0.000 claims 2
- 238000010168 coupling process Methods 0.000 claims 2
- 238000005859 coupling reaction Methods 0.000 claims 2
- 230000007423 decrease Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 4
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012163 sequencing technique Methods 0.000 description 3
- 238000004804 winding Methods 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000003467 diminishing effect Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 230000002829 reductive effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04M—TELEPHONIC COMMUNICATION
- H04M19/00—Current supply arrangements for telephone systems
- H04M19/001—Current supply source at the exchanger providing current to substations
- H04M19/005—Feeding arrangements without the use of line transformers
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D30/00—Reducing energy consumption in communication networks
- Y02D30/70—Reducing energy consumption in communication networks in wireless communication networks
Definitions
- This invention relates generally to telephony line interface circuits, and specifically to current-limiting battery feed circuits of digital-line interface circuits.
- a line interface circuit couples a telephone line to a telephone switching system. Among other things, it serves to provide both AC and DC power to the telephone line to operate the communication equipment (e.g., telephone) that is connected to the line. This function of supplying the DC power is performed by the battery feed circuit of the line interface circuit.
- FIG. 1 A variety of battery feed circuits have been used over time.
- the most common design shown in FIG. 1, employs a large primary inductor 100 coupled to a source of AC signals and with two secondary windings 101, 102 (e.g., a transformer), one connected from the tip lead T of the telephone line to ground and the other connected from the ring lead R through a current limiter 110 to a power supply V1 (e.g., a battery).
- the two windings are closely coupled through a capacitor 111, whereby a high impedance is presented to differential signals on the tip and ring leads of the telephone line and a low impedance is presented to common-mode (longitudinal) signals.
- the load e.g., a telephone terminal and its DC-to-DC converter circuit
- the load seen by the battery feed circuit across tip and ring leads T and R is largely a capacitive load. Capacitive loads create large start-up currents when power is initially applied to them.
- the function of current limiter 110 is to limit start-up (in-rush) current surges.
- the current limiter 110 In order for current limiter 110 to not interfere with the proper operation of the load, the current limit must be at least as large as the maximum operating load current. But while the voltage drop across the current limiter is relatively small during normal operation, almost the entire voltage produced by source V1 is seen as a voltage drop across the current limiter during start-up and during short-circuit faults on the telephone line. Yet at the same time, the impedance of the current limiter must be kept small in order for source V1 to supply to tip and ring leads T and R the constant-voltage feed required by digital telephone lines. Consequently, the current limiter dissipates relatively a lot of power during start up, and therefore must be robust and bulky to handle that power dissipation. This results in the current limiter being rather expensive.
- Power sequencing is involves the use of a series of current-source stages of decreasing impedance which are switched on in sequence as the voltage drop across the current limiter decreases.
- the current is supplied through the high-impedance stage, whereby the current is relatively small and therefore the power dissipation is also relatively small.
- lower-impedance stages are switched on, whereby the current flow is increased, but because the voltage decreases at the same time as the current increases, the power dissipation stays relatively small. While effective in limiting power dissipation, such power-sequences are rather complex and expensive.
- a technical advance in the art is achieved by a dual-limit current-limiting circuit of a battery feed circuit for a digital communications line.
- the dual-limit current-limiting circuit provides a relatively low current-limit for start-up surges and faults (shorts), and a relatively high current-limit for normal operating-load currents.
- the current-limiting circuit comprises a feed transistor, a control transistor, and a high-impedance circuit.
- the feed transistor couples a source of power (e.g., a battery) to a lead (e.g., the ring lead) of the digital communications line and limits the amount of current flowing between the power source and the lead to below a first value when the voltage across the feed transistor is below a second value.
- the control transistor is connected to the feed transistor and causes the feed transistor to supply an amount of current to the lead that is less than the first value and greater than a third value and inversely proportional to the voltage across the feed transistor when the voltage is above the second value and below a fourth value, and further causes the feed transistor to cease supplying current to the lead when the voltage across the feed transistor is above the fourth value.
- the high-impedance (e.g., resistive) circuit couples the power source to the lead in parallel with the feed transistor, and supplies an amount of current to the lead that is less than the third value when the voltage is above the fourth value.
- the feed transistor is saturated when the voltage across it is below the second value, the control transistor partially turns off the feed transistor when the voltage across the feed transistor is between the second and the fourth values, and the control transistor keeps the feed transistor turned off when the voltage across the feed transistor is above the fourth value.
- the control transistor forms a part of the high-impedance circuit, serving as an on/off gate for current to at least a portion of the high-impedance circuit.
- the dual-limit current-limiting circuit provides a low start-up current limit when power is initially applied to the digital line. It automatically and gradually changes to a high current limit as the load on the line is charged. When the load is fully charged, the circuit provides a low impedance to the line. Upon occurrence of a fault, e.g., a short, the circuit switches back to the initial low current-limit state.
- the circuit eliminates the need for expensive and complex power sequencing. It is simple and low-cost to implement.
- FIG. 1 is a schematic diagram of a conventional digital-line battery feed circuit
- FIG. 2 is a schematic diagram of a current limiter of the circuit of FIG. 1 which implements a first illustrative embodiment of the invention
- FIG. 3 is a schematic diagram of a current limiter of the circuit of FIG. 1 which implements a second illustrative embodiment of the invention.
- FIG. 4 is a current v. voltage diagram of the operating characteristic of the current limiters of FIGS. 2 and 3.
- FIG. 1 shows a conventional battery-feed circuit 100 of a telephone line-interface circuit.
- Circuit 100 includes a conventional current limiter 110.
- FIGS. 2 and 3 show alternative embodiments of current limiter 110 constructed according to the principles of the invention.
- current limiter 110 includes a transistor Q1 biased by resistors R1 and R2 which functions as a current feed for ring lead R.
- Transistor Q1 is a high-gain PNP transistor that has its collector connected to battery V1, its base connected through a resistor R2 to battery V1, and its emitter connected through a resistor R1 to ring lead R.
- transistor Q1 is a Darlington pair. When transistor Q1 is turned on, it reduces the effective impedance of circuit 110 by the transistor gain HFE. Thus, the DC feed impedance becomes R2/HFE(Q1)+R1.
- this current feed is a resistive feed circuit, it supplies maximum current when the voltage across the circuit is maximum, and a progressively lower current at progressively lower voltages. But this is the opposite of what is desired: an ideal circuit would supply minimum current to faults, such as shorts between ring lead R and either ground GND or tip lead T, and would supply full current under normal operating conditions when the voltage drop across the circuit is small.
- the current feed circuit is therefore modified to provide an approximation of the ideal circuit, namely, to limit both the current through the feed transistor Q1 and the voltage across that transistor. This is effected by providing transistor Q1 with an appropriate control circuit implemented as follows.
- transistor Q1 is supplemented with an PNP transistor Q2 whose collector is connected to the base of transistor Q1, whose base is connected through resistor R4 to battery V1 and through resistor R3 to the emitter of transistor Q1, and whose emitter is connected to ring lead R.
- Transistor Q2 is a protection transistor for feed transistor Q1. The protection transistor Q2 turns on if the current through feed transistor Q1 is above a limit value or if the voltage across feed transistor Q1 exceeds a limit value. The current limit is set by resistor R1.
- transistor Q2 turns on and diverts current from the base of transistor Q1 to limit the current through transistor Q1 to the value of VBE/R1.
- Voltage limiting is performed for transistor Q1 by resistors R3 and R4. If the voltage divider formed by resistor R4 and resistors R1 and R3 creates a VBE drop across resistors R1 and R3, transistor Q2 turns on and transistor Q1 turns off.
- Transistor Q1 can be on only if the voltage across transistor Q1 is less than VBE ⁇ R4/(R1+R3). The current and voltage limits thus depend on VBE.
- VBE varies with temperature: an increase in temperature results in a decrease in VBE and hence a decrease in the current and voltage limits, and vice versa. This effect tends to stabilize circuit operation by inhibiting thermal runaway.
- ring lead R is connected through a diode D2 to ground GND. If a positive voltage surge appears on ring lead R, it is diverted by diode D2 to ground; if a negative voltage surge appears on ring lead R, it is blocked by diode D1.
- the above-described circuit has the following three states: a state in which feed transistor Q1 is turned off (off state); a state in which feed transistor Q1 is current limiting (current limit state); and a state in which feed transistor Q1 reduces the effective resistive feed value (resistive feed state).
- These states correspond to the regions 401, 402, and 403, respectively, of the current v. voltage operational characteristic of current limiter 110 which is shown in FIG. 4.
- protection transistor Q2 starts to turn on and diverts some of the base current from feed transistor Q1. This forces the voltage across feed transistor Q1 to increase in an attempt to limit the current.
- the increase in voltage past a value of V2 initially reduces the effective current limit value and eventually turns feed transistor Q1 off when the voltage becomes sufficiently large, at a value of V4.
- the circuit can sustain shorts indefinitely, and automatically starts up when a fault is removed. Hence, it does not require microprocessor control.
- the load presented by a digital telephone set to line 100 typically consists of a large capacitance and a DC-to-DC converter.
- the capacitance initially appears to the battery feed circuit as a short from tip lead T to ring lead R. Therefore, at start up, the battery feed circuit sees a large voltage drop and enters the off state, shutting down feed transistor Q1.
- the start-up current is set by resistor R2 in parallel with resistor R4. In-rush current limiting is not needed, because the start-up current is actually less than the operating current.
- the current charges the capacitance of the set, and after the capacitance is sufficiently charged, the voltage across feed transistor Q1 is reduced to a value less than the limiting voltage, whereupon the current through feed transistor Q1 is allowed to increase to the current limit value.
- current limiter 110 shown in FIG. 3 uses many of the same components as current limiter 110 shown in FIG. 2; these components are designated with the same numerals as the corresponding components in FIG. 2.
- Current limiter 110 of FIG. 3 eliminates a resistor (R1 )in series with the feed transistor (Q11), and hence reduces the DC impedance of circuit 110 effectively to zero. Otherwise, its functional characteristic is also represented by FIG. 4.
- This implementation substitutes an in-channel SENSEFET Q11 for transistor Q1 of FIG. 2.
- SENSEFET Q11 is a current-sensing power MOSFET, such as the device MLP2N06CL from Motorola, Inc.
- Transistor Q12 is a NPN transistor whose collector is connected to the gate of SENSEFET Q11, whose emitter is connected to battery V1, and whose base is connected via resistor R1 and diode D1 to ring lead R and via resistor R3 to the mirror of SENSEFET Q11.
- the gate of SENSEFET Q11 and the collector of protection transistor Q12 are connected across a resistor R15, an PNP transistor Q13, and a resistor R16 to an on/off control lead.
- the collector of transistor Q13 is connected through resistor R16 to on/off lead, its emitter is connected through resistor R15 to the gate of SENSEFET Q11 and the collector of protection transistor Q12, and its base is connected to ground GND.
- On/off lead has TTL-compatible signal levels: an "off" signal is 0V, and an "on” signal is 5V.
- the selective turn on/off capability may be eliminated, in which case R16 and Q13 are eliminated and R15 connects to ring lead R.
- the current limiter may comprise the complement, or dual, (e.g., the NPN version) of the circuit shown in FIG. 2 or 3.
- it may be implemented via MOSFETs instead of bipolar transistors.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Signal Processing (AREA)
- Emergency Protection Circuit Devices (AREA)
- Devices For Supply Of Signal Current (AREA)
- Interface Circuits In Exchanges (AREA)
- Data Exchanges In Wide-Area Networks (AREA)
Abstract
Description
Claims (11)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/965,628 US6069950A (en) | 1997-11-06 | 1997-11-06 | Dual-limit current-limiting battery-feed circuit for a digital line |
EP98308791A EP0917338B1 (en) | 1997-11-06 | 1998-10-27 | Dual-limit current-limiting battery-feed circuit for a digital line |
DE69800590T DE69800590T2 (en) | 1997-11-06 | 1998-10-27 | Double limiting battery supply circuit for a digital line |
JP10315269A JPH11252286A (en) | 1997-11-06 | 1998-11-06 | Dual current limit battery supply circuit for digital line |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/965,628 US6069950A (en) | 1997-11-06 | 1997-11-06 | Dual-limit current-limiting battery-feed circuit for a digital line |
Publications (1)
Publication Number | Publication Date |
---|---|
US6069950A true US6069950A (en) | 2000-05-30 |
Family
ID=25510240
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/965,628 Expired - Lifetime US6069950A (en) | 1997-11-06 | 1997-11-06 | Dual-limit current-limiting battery-feed circuit for a digital line |
Country Status (4)
Country | Link |
---|---|
US (1) | US6069950A (en) |
EP (1) | EP0917338B1 (en) |
JP (1) | JPH11252286A (en) |
DE (1) | DE69800590T2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6977491B1 (en) | 2003-10-06 | 2005-12-20 | National Semiconductor Corporation | Current limiting voltage regulation circuit |
US20060002219A1 (en) * | 2004-06-30 | 2006-01-05 | George Scott A | Power offloading for a subscriber line interface circuit |
US20060002545A1 (en) * | 2004-06-30 | 2006-01-05 | George Scott A | Power offloading for a subscriber line interface circuit |
US20090085643A1 (en) * | 2007-09-28 | 2009-04-02 | Micrel, Inc. | Power Distribution Current Limiting Switch Including A Current Limit Blanking Period Providing A Burst of Current |
US20100079119A1 (en) * | 2008-09-30 | 2010-04-01 | Markus Ladurner | System and method for limiting current oscillation |
US20130257335A1 (en) * | 2010-10-06 | 2013-10-03 | Marc Eschenhagen | Method for operating an electric machine |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2795270B1 (en) * | 1999-06-15 | 2003-03-28 | France Telecom | POWER LIMITATION DEVICE FOR TELEPHONE CIRCUIT |
FR2795268A1 (en) * | 1999-06-15 | 2000-12-22 | France Telecom | Power limiting circuit for use on telephone line includes pairs of diodes mounted head to tail in each conductor of telephone line |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4007335A (en) * | 1975-11-12 | 1977-02-08 | Bell Telephone Laboratories, Incorporated | Telephone line battery feed circuit |
US4419542A (en) * | 1982-05-17 | 1983-12-06 | Bell Telephone Laboratories, Incorporated | Battery feed circuit |
US4533970A (en) * | 1983-06-27 | 1985-08-06 | Motorola, Inc. | Series current limiter |
US4560834A (en) * | 1983-04-29 | 1985-12-24 | Gte Communication Systems Corporation | Current limiter circuit for battery feed in a telephone circuit |
US4577064A (en) * | 1983-04-29 | 1986-03-18 | Gte Lenkurt Incorporated | Auto-balance circuit for battery feed in a telephone circuit |
US4612417A (en) * | 1984-07-27 | 1986-09-16 | At&T Bell Laboratories | Electronic battery feed circuit for telephone systems |
US4736415A (en) * | 1985-07-05 | 1988-04-05 | American Telephone And Telegraph Company | Resistive line feed circuit |
US5089927A (en) * | 1989-10-12 | 1992-02-18 | Northern Telecom Limited | Power feed circuit for digital communications terminal equipment |
WO1992019062A1 (en) * | 1991-04-15 | 1992-10-29 | Northern Telecom Limited | Current limited circuit for subscriber interface |
US5444777A (en) * | 1993-12-28 | 1995-08-22 | At&T Corp. | Battery feed for telephone line cards |
US5528688A (en) * | 1994-09-28 | 1996-06-18 | At&T Corp. | Telephone battery feed circuit including noise reduction circuit |
US5854550A (en) * | 1997-11-06 | 1998-12-29 | Lucent Technologies Inc. | Transformerless digital-line battery feed circuit |
-
1997
- 1997-11-06 US US08/965,628 patent/US6069950A/en not_active Expired - Lifetime
-
1998
- 1998-10-27 EP EP98308791A patent/EP0917338B1/en not_active Expired - Lifetime
- 1998-10-27 DE DE69800590T patent/DE69800590T2/en not_active Expired - Fee Related
- 1998-11-06 JP JP10315269A patent/JPH11252286A/en active Pending
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4007335A (en) * | 1975-11-12 | 1977-02-08 | Bell Telephone Laboratories, Incorporated | Telephone line battery feed circuit |
US4419542A (en) * | 1982-05-17 | 1983-12-06 | Bell Telephone Laboratories, Incorporated | Battery feed circuit |
US4560834A (en) * | 1983-04-29 | 1985-12-24 | Gte Communication Systems Corporation | Current limiter circuit for battery feed in a telephone circuit |
US4577064A (en) * | 1983-04-29 | 1986-03-18 | Gte Lenkurt Incorporated | Auto-balance circuit for battery feed in a telephone circuit |
US4533970A (en) * | 1983-06-27 | 1985-08-06 | Motorola, Inc. | Series current limiter |
US4612417A (en) * | 1984-07-27 | 1986-09-16 | At&T Bell Laboratories | Electronic battery feed circuit for telephone systems |
US4736415A (en) * | 1985-07-05 | 1988-04-05 | American Telephone And Telegraph Company | Resistive line feed circuit |
US5089927A (en) * | 1989-10-12 | 1992-02-18 | Northern Telecom Limited | Power feed circuit for digital communications terminal equipment |
WO1992019062A1 (en) * | 1991-04-15 | 1992-10-29 | Northern Telecom Limited | Current limited circuit for subscriber interface |
US5333196A (en) * | 1991-04-15 | 1994-07-26 | Northern Telecom Limited | Current limiting battery feed arrangement |
US5444777A (en) * | 1993-12-28 | 1995-08-22 | At&T Corp. | Battery feed for telephone line cards |
US5528688A (en) * | 1994-09-28 | 1996-06-18 | At&T Corp. | Telephone battery feed circuit including noise reduction circuit |
US5854550A (en) * | 1997-11-06 | 1998-12-29 | Lucent Technologies Inc. | Transformerless digital-line battery feed circuit |
Non-Patent Citations (4)
Title |
---|
Designer s Data Sheet SMARTDISCRETES Internally Clamped, Current Limited N Channel Logic Level Power MOSFET, Motorola, Inc. 1996, Document MLP2N06CL/D, pp. 1 6. * |
Designer's™ Data Sheet SMARTDISCRETES™ Internally Clamped, Current Limited N-Channel Logic Level Power MOSFET, Motorola, Inc. 1996, Document MLP2N06CL/D, pp. 1-6. |
TMOS Power MOSFET Transistor Device Data , Motorola, Inc., 1994, Document DL135/D REV5, pp. 2 11 1 2 11 4. * |
TMOS Power MOSFET Transistor Device Data, Motorola, Inc., 1994, Document DL135/D REV5, pp. 2-11-1-2-11-4. |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6977491B1 (en) | 2003-10-06 | 2005-12-20 | National Semiconductor Corporation | Current limiting voltage regulation circuit |
US20060002219A1 (en) * | 2004-06-30 | 2006-01-05 | George Scott A | Power offloading for a subscriber line interface circuit |
US20060002545A1 (en) * | 2004-06-30 | 2006-01-05 | George Scott A | Power offloading for a subscriber line interface circuit |
US7155008B2 (en) | 2004-06-30 | 2006-12-26 | Silicon Laboratories, Inc. | Power offloading for a subscriber line interface circuit |
US7164763B2 (en) * | 2004-06-30 | 2007-01-16 | Silicon Laboratories, Inc. | Power offloading for a subscriber line interface circuit |
US20090085643A1 (en) * | 2007-09-28 | 2009-04-02 | Micrel, Inc. | Power Distribution Current Limiting Switch Including A Current Limit Blanking Period Providing A Burst of Current |
US7675278B2 (en) * | 2007-09-28 | 2010-03-09 | Micrel, Inc. | Power distribution current limiting switch including a current limit blanking period providing a burst of current |
US20100079119A1 (en) * | 2008-09-30 | 2010-04-01 | Markus Ladurner | System and method for limiting current oscillation |
US8093763B2 (en) * | 2008-09-30 | 2012-01-10 | Infineon Technologies Ag | System and method for limiting current oscillation |
US20130257335A1 (en) * | 2010-10-06 | 2013-10-03 | Marc Eschenhagen | Method for operating an electric machine |
US9083269B2 (en) * | 2010-10-06 | 2015-07-14 | Robert Bosch Gmbh | Method for operating an electric machine |
Also Published As
Publication number | Publication date |
---|---|
DE69800590T2 (en) | 2001-09-06 |
DE69800590D1 (en) | 2001-04-19 |
EP0917338B1 (en) | 2001-03-14 |
JPH11252286A (en) | 1999-09-17 |
EP0917338A1 (en) | 1999-05-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5087871A (en) | Power supply with inrush current limiter | |
EP0784896B1 (en) | Protection of active telephone line interface circuits | |
JPH061941B2 (en) | Telephone subscriber loop overvoltage protection circuit | |
US6069950A (en) | Dual-limit current-limiting battery-feed circuit for a digital line | |
US6418222B2 (en) | High current protection circuit for telephone interface | |
US4507525A (en) | Transistorized bridge rectifier circuit with overcurrent protection for use in telephones | |
US5268649A (en) | Bias circuit for bipolar transistors | |
EP0915611B1 (en) | Transformerless digital-line battery feed circuit | |
US20230327554A1 (en) | Three output dc voltage supply with short circuit protection | |
US4731830A (en) | Nonsaturating interface supply | |
US4476351A (en) | Subscriber loop current regulator | |
US5055711A (en) | Impedance control circuit for an integrated circuit node | |
JPH07297958A (en) | Switch switchgear with supply circuit | |
JP3111616B2 (en) | Input short-circuit protection circuit | |
JP2604403Y2 (en) | Current limiting transistor circuit | |
CN118713030A (en) | Power supply protection circuit | |
JPS6218161A (en) | Grounding protection circuit for current supply circuit | |
JPH0145153Y2 (en) | ||
JPS61199397A (en) | Loop circuit for channel | |
JPH05219731A (en) | Switching power supply | |
JPH0918311A (en) | Power element driving circuit | |
KR19990049048A (en) | Over Current Protection Circuit | |
JPH0276438A (en) | Lightning serge protecting circuit for telephone set | |
JPH02223335A (en) | Protective circuit | |
JPH07111660B2 (en) | Constant current power supply circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LUCENT TECHNOLOGIES INC., NEW JERSEY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KNOLLMAN, DIETER J.H.;REEL/FRAME:008809/0669 Effective date: 19971028 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: AVAYA TECHNOLOGY CORP., NEW JERSEY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LUCENT TECHNOLOGIES INC.;REEL/FRAME:012691/0572 Effective date: 20000929 |
|
AS | Assignment |
Owner name: BANK OF NEW YORK, THE, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:AVAYA TECHNOLOGY CORP.;REEL/FRAME:012775/0144 Effective date: 20020405 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS ADMINISTRATIVE AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:AVAYA, INC.;AVAYA TECHNOLOGY LLC;OCTEL COMMUNICATIONS LLC;AND OTHERS;REEL/FRAME:020156/0149 Effective date: 20071026 Owner name: CITIBANK, N.A., AS ADMINISTRATIVE AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:AVAYA, INC.;AVAYA TECHNOLOGY LLC;OCTEL COMMUNICATIONS LLC;AND OTHERS;REEL/FRAME:020156/0149 Effective date: 20071026 |
|
AS | Assignment |
Owner name: CITICORP USA, INC., AS ADMINISTRATIVE AGENT, NEW Y Free format text: SECURITY AGREEMENT;ASSIGNORS:AVAYA, INC.;AVAYA TECHNOLOGY LLC;OCTEL COMMUNICATIONS LLC;AND OTHERS;REEL/FRAME:020166/0705 Effective date: 20071026 Owner name: CITICORP USA, INC., AS ADMINISTRATIVE AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:AVAYA, INC.;AVAYA TECHNOLOGY LLC;OCTEL COMMUNICATIONS LLC;AND OTHERS;REEL/FRAME:020166/0705 Effective date: 20071026 Owner name: CITICORP USA, INC., AS ADMINISTRATIVE AGENT,NEW YO Free format text: SECURITY AGREEMENT;ASSIGNORS:AVAYA, INC.;AVAYA TECHNOLOGY LLC;OCTEL COMMUNICATIONS LLC;AND OTHERS;REEL/FRAME:020166/0705 Effective date: 20071026 |
|
AS | Assignment |
Owner name: AVAYA INC, NEW JERSEY Free format text: REASSIGNMENT;ASSIGNOR:AVAYA TECHNOLOGY LLC;REEL/FRAME:021158/0300 Effective date: 20080625 |
|
AS | Assignment |
Owner name: AVAYA TECHNOLOGY LLC, NEW JERSEY Free format text: CONVERSION FROM CORP TO LLC;ASSIGNOR:AVAYA TECHNOLOGY CORP.;REEL/FRAME:022071/0420 Effective date: 20051004 |
|
AS | Assignment |
Owner name: BANK OF NEW YORK MELLON TRUST, NA, AS NOTES COLLATERAL AGENT, THE, PENNSYLVANIA Free format text: SECURITY AGREEMENT;ASSIGNOR:AVAYA INC., A DELAWARE CORPORATION;REEL/FRAME:025863/0535 Effective date: 20110211 Owner name: BANK OF NEW YORK MELLON TRUST, NA, AS NOTES COLLAT Free format text: SECURITY AGREEMENT;ASSIGNOR:AVAYA INC., A DELAWARE CORPORATION;REEL/FRAME:025863/0535 Effective date: 20110211 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE, PENNSYLVANIA Free format text: SECURITY AGREEMENT;ASSIGNOR:AVAYA, INC.;REEL/FRAME:030083/0639 Effective date: 20130307 Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE, Free format text: SECURITY AGREEMENT;ASSIGNOR:AVAYA, INC.;REEL/FRAME:030083/0639 Effective date: 20130307 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS ADMINISTRATIVE AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNORS:AVAYA INC.;AVAYA INTEGRATED CABINET SOLUTIONS INC.;OCTEL COMMUNICATIONS CORPORATION;AND OTHERS;REEL/FRAME:041576/0001 Effective date: 20170124 |
|
AS | Assignment |
Owner name: OCTEL COMMUNICATIONS LLC (FORMERLY KNOWN AS OCTEL COMMUNICATIONS CORPORATION), CALIFORNIA Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 041576/0001;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:044893/0531 Effective date: 20171128 Owner name: AVAYA INTEGRATED CABINET SOLUTIONS INC., CALIFORNIA Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 041576/0001;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:044893/0531 Effective date: 20171128 Owner name: AVAYA INC., CALIFORNIA Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 025863/0535;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST, NA;REEL/FRAME:044892/0001 Effective date: 20171128 Owner name: AVAYA INC., CALIFORNIA Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 041576/0001;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:044893/0531 Effective date: 20171128 Owner name: AVAYA INTEGRATED CABINET SOLUTIONS INC., CALIFORNI Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 041576/0001;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:044893/0531 Effective date: 20171128 Owner name: OCTEL COMMUNICATIONS LLC (FORMERLY KNOWN AS OCTEL Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 041576/0001;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:044893/0531 Effective date: 20171128 Owner name: VPNET TECHNOLOGIES, INC., CALIFORNIA Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 041576/0001;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:044893/0531 Effective date: 20171128 Owner name: AVAYA INC. (FORMERLY KNOWN AS AVAYA TECHNOLOGY COR Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 012775/0144;ASSIGNOR:THE BANK OF NEW YORK;REEL/FRAME:044893/0179 Effective date: 20171128 Owner name: AVAYA INC., CALIFORNIA Free format text: BANKRUPTCY COURT ORDER RELEASING ALL LIENS INCLUDING THE SECURITY INTEREST RECORDED AT REEL/FRAME 030083/0639;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A.;REEL/FRAME:045012/0666 Effective date: 20171128 |
|
AS | Assignment |
Owner name: SIERRA HOLDINGS CORP., NEW JERSEY Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:045032/0213 Effective date: 20171215 Owner name: VPNET TECHNOLOGIES, INC., NEW JERSEY Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:045032/0213 Effective date: 20171215 Owner name: AVAYA TECHNOLOGY, LLC, NEW JERSEY Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:045032/0213 Effective date: 20171215 Owner name: AVAYA, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:045032/0213 Effective date: 20171215 Owner name: OCTEL COMMUNICATIONS LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:045032/0213 Effective date: 20171215 |