US5396185A - System and carrier for testing semiconductor integrated circuit devices - Google Patents

System and carrier for testing semiconductor integrated circuit devices Download PDF

Info

Publication number
US5396185A
US5396185A US08/100,252 US10025293A US5396185A US 5396185 A US5396185 A US 5396185A US 10025293 A US10025293 A US 10025293A US 5396185 A US5396185 A US 5396185A
Authority
US
United States
Prior art keywords
electrical
integrated circuit
semiconductor integrated
film
film carrier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/100,252
Inventor
Ryoji Honma
Soichi Kawasaki
Hidetaka Tone
Hiroyuki Ohira
Kouichi Watanabe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to US08/100,252 priority Critical patent/US5396185A/en
Application granted granted Critical
Publication of US5396185A publication Critical patent/US5396185A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/04Housings; Supporting members; Arrangements of terminals

Definitions

  • This invention relates to a semiconductor integrated circuit device film carrier system (or TAB), and more particularly to a film carrier structure capable of simplifying the electrical characteristic test of a semiconductor integrated circuit device.
  • a semiconductor integrated circuit device (chip) is mounted on a film carrier (TAB tape).
  • a group of terminals for effecting the electrical characteristic test are provided for each chip on the film carrier and inner leads bonded on the bonding pad of the chip are connected to the group of terminals.
  • Sprocket holes are formed in both sides of the film carrier and used for tape feed in the automatic bonding operation.
  • Burn-In The electrical characteristic tests such as the function checking test and current conducting test for detecting the initial defects called Burn-In are effected with respect to the semiconductor integrated circuit device mounted on the film carrier.
  • the Burn-In in the semiconductor integrated circuit device film carrier system is described in U.S. Pat. Nos. 4,380,805, 4,386,389 and the like, for example.
  • the electrical characteristic test in this type of semiconductor integrated circuit device is generally effected in the following methods (A) and (B).
  • the film carrier is wound around a cylindrical fixed portion provided in a Burn-In tester.
  • a probe connected to the Burn-In tester is brought into contact with the group of terminals for effecting the electrical characteristic test of each semiconductor integrated circuit device to supply electrical signals such as a clock signal and a power source voltage.
  • the Burn-In is effected by operating the semiconductor integrated circuit device with the thermal load applied thereto.
  • the film carrier is cut apart depending on the scale of the Burn-In tester. After the Burn-In, the cut-apart film carriers are connected together and wound around a film carrier reel.
  • Probes of a probe card connected to an IC tester are then brought into contact with the group of terminals for the electrical characteristic test provided on each semiconductor integrated circuit device to supply a power source voltage and electrical signals so as to separately and sequentially effect the tests for the functions of the semiconductor integrated circuit devices.
  • the film carrier is cut apart for respective semiconductor integrated circuit devices and the divided film carrier type semiconductor integrated circuit devices are attached to a system carrier.
  • the system carrier is inserted into the socket of the Burn-In board and set into the Burn-In tester, and electrical signals such as a clock signal and a power source voltage are supplied from the Burn-In tester via the test board.
  • the Burn-In is effected by operating the semiconductor integrated circuit device with the thermal load applied thereto.
  • the Burn-In method is preferable to cope with an increased the number of terminals which is required for a semiconductor integrated circuit device using the film carrier.
  • an electrical signal for testing is supplied from the IC tester to the semiconductor integrated circuit device via the test board (or performance board) to effect the function test.
  • the Burn-In tester since it is necessary to separately supply an electrical signal for testing from the Burn-In tester to the semiconductor integrated circuit device, the Burn-In tester may be made complicated in construction and the size of the Burn-In tester may be increased since the film fixing portion of the Burn-In tester is cylindrical. Further, in the process of a function checking test after the Burn-In, the cut-apart film carriers must be connected together, and therefore the operation for the test becomes complicated and the efficiency is lowered. If the probes of the probe card are mis-aligned with respect to the group of terminals for the electrical characteristic test, the test cannot be effected, so that re-tests must be effected several times, making time for the test unnecessarily longer. Further, since the function checking tests are separately effected for the respective semiconductor integrated circuit devices, the efficiency is lowered.
  • the test method (B) since it is necessary to cut apart a plurality of semiconductor integrated circuit devices mounted on the long film carrier and insert and fix the individual semiconductor integrated circuit device in the socket of the Burn-In board, the treatment thereof is complicated and time for the Burn-In becomes long. Further, the system carrier is necessary. Even though the semiconductor integrated circuit devices subjected to the Burn-In by use of the method (B) are mounted on the film carrier, they are subjected to the test after being divided into individual sections. Therefore, the film carrier type semiconductor integrated circuit device cannot be easily automated.
  • An object of this invention is to provide a film carrier structure permitting the electrical characteristic tests for a plurality of semiconductor integrated circuit devices to be simultaneously effected, thereby making it possible to reduce the test time, simplify the treatment thereof and enhance the efficiency of the electrical characteristic test.
  • a film carrier structure comprising a film carrier; semiconductor integrated circuit devices mounted on the film carrier; first electrical connecting sections formed on the film carrier; first electrical wiring sections for electrically connecting the semiconductor integrated circuit devices to the first electrical connecting sections; and a film-like probe for supplying or deriving electrical signals necessary for the electrical characteristic test of the semiconductor integrated circuit devices and checking the electrical signal, the electrical characteristic test of the semiconductor integrated circuit devices being effected with the film-like probe superposed on the film carrier.
  • FIG. 1A is a plan view of a film carrier on which semiconductor integrated circuit devices are mounted, for illustrating a film carrier structure according to a first embodiment of this invention
  • FIG. 1B is a plan view of a film-like probe superimposed on the film carrier shown in FIG. 1A, for illustrating the film carrier structure according to the first embodiment of this invention
  • FIG. 2A is a plan view of a film carrier on which semiconductor integrated circuit devices are mounted, for illustrating a film carrier structure according to a second embodiment of this invention
  • FIG. 2B is a plan view of a film-like probe superimposed on the film carrier shown in FIG. 2A, for illustrating the film carrier structure according to the second embodiment of this invention.
  • FIG. 3 is a plan view of a film carrier on which semiconductor integrated circuit devices are mounted, for illustrating a film carrier structure according to a third embodiment of this invention.
  • FIG. 1A is a schematic plan view of a film carrier on which semiconductor integrated circuit devices are mounted
  • FIG. 1B is a schematic plan view of a film carrier (film-like probe) used for effecting the electrical characteristic test.
  • a film carrier 11 shown in FIG. 1A has a plurality of (n) semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n mounted thereon.
  • Inner leads 13 of each of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are selectively connected to one end of first electrical wiring sections, of wirings, 14-1 to 14-6.
  • the other ends of the wirings 14-1 to 14-6 are connected to first electrical connecting sections 15-1 to 15-6, respectively, used for the electrical characteristic test and formed of conductive material such as metal or conductive rubber.
  • the first electrical connecting section 15-1 is connected to the power source V DD pad of the semiconductor integrated circuit device 12-1 via the first electrical wiring section 14-1 and a corresponding one of the inner leads 13
  • the first electrical connecting section 15-2 is connected to a signal input pad for test control via the first electrical wiring section 14-2 and a corresponding one of the inner leads 13
  • the first electrical connecting section 15-3 is connected to a test signal input pad via the first electrical wiring section 14-3 and a corresponding one of the inner leads 13
  • the first electrical connecting section 15-4 is connected to a signal output pad for the test result via the first electrical wiring section 14-4 and a corresponding one of the inner leads 13
  • the first electrical connecting section 15-5 is connected to a clock signal input pad via the first electrical wiring section 14-5 and a corresponding one of the inner leads 13
  • the first electrical connecting section 15-6 is connected to a ground GND pad via the first electrical wiring section 14-6 and a corresponding one of the inner leads 13.
  • Second electrical connecting sections 17-1 to 17-6 formed of conductive material such as metal or conductive rubber are provided on the main body 16 of the film-like probe shown in FIG. 1B in positions corresponding to the first electrical connecting sections 15-1 to 15-6, respectively, of the film carrier 11 for the electrical characteristic test.
  • third electrical connecting sections 18-1 to 18-6 formed of conductive material such as metal or conductive rubber, for supplying a power source voltage, an electrical signal and the like are provided on the end portion of the main body 16.
  • the second electrical connecting sections 17-1 to 17-6 and the third electrical connecting sections 18-1 to 18-6, respectively, are connected to each other via second electrical wiring sections 19-1 to 19-6, respectively.
  • Resistors 20-1 to 20-6 serving as electrical parts for suppressing the influence of a defective semiconductor integrated circuit device on the other semiconductor integrated circuit devices and thus providing electrical protection for the semiconductor integrated circuit devices when any one of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is damaged are respectively connected between the second electrical wiring sections 19-1 to 19-6, respectively, and the second electrical connecting sections 17-1 to 17-6, respectively.
  • the third electrical connecting section 18-1 is supplied with a power source voltage V DD
  • the third electrical connecting section 18-2 is supplied with a signal CS for test control
  • the third electrical connecting section 18-3 is supplied with a test signal TS
  • output signals OS of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are output from the third electrical connecting section 18-4
  • the third electrical connecting section 18-5 is supplied with a clock signal ⁇
  • a ground potential GND is applied to the third electrical connecting section 18-6.
  • Cutout portions 21 are formed as alignment marks in corresponding positions of the film carrier 11 and the main body 16 of the film-like probe.
  • the electrical characteristic tests such as the Burn-In and function checking test are effected with the film carrier 11 and the main body 16 of the film-like probe aligned with and superimposed on each other by using the cutout portions as the alignment references.
  • the second electrical connecting sections 17-1 to 17-6 on the film-like probe 16 side are respectively, independently and electrically connected to the first electrical connecting sections 15-1 to 15-6 on the film carrier 11 side.
  • conductive rubber members or the like may be inserted between the second electrical connecting sections 17-1 to 17-6 and the first electrical connecting sections 15-1 to 15-6.
  • a power source voltage V DD , GND potential, and electrical signals CS, TS and ⁇ supplied from the third electrical connecting sections 18-1 to 18-3, 18-5 18-6 can be supplied to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n by electrically connecting the second electrical connecting sections 17-1 to 17-3, 17-5 and 17-6 respectively, and the first electrical connecting sections 15-1 to 15-3, 15-5 and 15-6, respectively, to each other with the film carrier 11 and the film-like probe 16 superimposed on each other.
  • Output signals of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are output as an output signal OS from the second electrical connecting section 17-4.
  • the test is effected by connecting an IC tester, for example, to the third electrical connecting sections 18-1 to 18-6 and supplying a power source voltage V DD , GND potential, and electrical signals CS, TS and ⁇ to operate the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n.
  • the test starting state of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is set up by supplying the test control signal CS to the third electrical connecting section 18-2 while the power source voltage V DD and GND potential are applied to the third electrical connecting sections 18-1 and 18-6, respectively.
  • an input signal TS for test is supplied from the third electrical connecting section 18-3 and a clock signal ⁇ is supplied from the third electrical connecting section 18-5.
  • the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are supplied with the power source voltage V DD , GND potential, and electrical signals CS, TS and ⁇ for test from the third electrical connecting sections 18-1 to 18-3, 18-5 and 18-6, respectively, via the second electrical wiring sections 19-1 to 19-3, 19-5 and 19-6, respectively, the resistors 20-1 to 20-3, 20-5 and 20-6, respectively, the second electrical connecting sections 17-1 to 17-3, 17-5 and 17-6, respectively, the electrical connecting sections 15-1 to 15-3, 15-5 and 15-6, respectively, of the film carrier 11, the first electrical wiring sections 14-1 to 14-3, 14-5 and 14-6, respectively, and the inner leads 13, and then the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are operated.
  • An output signal OS generated from each of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n as the result of the above operation is output to the exterior via the inner lead 13, electrical wiring section 14-4 first electrical connecting section 15-4, second electrical connecting section 17-4 of the film-like probe 16, resistor 20-4, second electrical wiring section 19-4 and third electrical connecting section 18-4.
  • the quality of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is determined by checking the signal output from the third electrical connecting section 18-4 by use of an IC tester or the like.
  • the above-described method is effected for the function checking test.
  • the film carrier 11 and the film-like probe 16 are superimposed on each other and set into the Burn-In tester.
  • the power source voltage V DD , GND potential, and electrical signals CS, TS and ⁇ then are supplied to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n via the third electrical connecting sections 18-1 to 18-3, 18-5 and 18-6, respectively, so as to operate the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under the thermal load. In this case, it is not necessary to check the output signal OS output from the third electrical connecting section 18-4.
  • the Burn-In tester can be made simple in construction. Further, when the film carrier is inserted into the Burn-In tester, the film fixing portion is not necessarily cylindrical and it can be inserted in a desired form so that the Burn-In tester can be made smaller.
  • a common film-like probe can be used by standardizing positions in which the first electrical connection sections 15-1 to 15-6 on the side of the film carrier 11 having the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n mounted thereon are formed and positions in which the second and third electrical connecting sections 17-1 to 17-6 and 18-1 to 18-6 on the side of the film-like probe 16 are formed.
  • a single film-like probe is superimposed on the film carrier, but it is also possible to form the electrical wiring sections and electrical connecting sections on a plurality of film-like probes and superimposed the plurality of film-like probes on the film carrier.
  • This construction is particularly advantageous when the number of the electrical wiring sections and electrical connecting sections is increased in order to effect a complicated function checking test for the semiconductor integrated circuit devices.
  • the resistors 20-1 to 20-6 are used to suppress the influence of a damaged semiconductor integrated circuit device on the other semiconductor integrated circuit devices and to protect the other semiconductor integrated circuit devices from electrical damage when any one of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under test is damaged.
  • the resistors 20-1 to 20-6 are omitted, substantially the same effect can be obtained.
  • FIGS. 2A and 2B show a second embodiment of this invention in which a semiconductor integrated circuit device 22 for electrical characteristic test is mounted on the film-like probe 16 shown in FIG. 1B.
  • FIG. 2B portions which are the same as those of FIG. 1B are denoted by the same reference numerals and the explanation therefor is omitted.
  • the semiconductor integrated circuit device 22 for electrical characteristic test is mounted on the film-like probe 16 and a power source pad of the device 22 is connected to a third electrical connecting section 18-1 via a resistor 23-1, a signal input pad thereof for test control is connected to a third electrical connecting section 18-2 via a resistor 23-2, a signal output pad thereof for the test result is connected to a third electrical connecting section 18-4 via a third electrical wiring section 19-4a, clock signal input pad thereof is connected to a third electrical connecting section 18-5 via a resistor 23-5, and a ground pad thereof is connected to a third electrical connecting section 18-6 via a resistor 23-6.
  • Test signal output pads of the semiconductor integrated circuit device 22 are connected to one-side ends of fourth electrical wiring sections 24-1 to 24-n and 25-1 to 25-n and the other ends of the fourth electrical wiring sections 24-1 to 24-n and 25-1 to 25-n are respectively connected to fourth electrical connecting sections 17-3a and 17-4acorresponding to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n.
  • the fourth electrical wiring section 24-1 to 24-n and 25-1 to 25-n are respectively connected in parallel with the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n so as to permit a scan test or the like to be effected.
  • the test is effected with the film-like probe 16 superimposed on the film carrier 11 shown in FIG. 2A.
  • the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are supplied with a power source voltage V DD , GND potential, and electrical signals CS, TS and ⁇ from the exterior and a test signal from the semiconductor integrated circuit device 22.
  • Output signals of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n derived by the test operation are received by the semiconductor integrated circuit device 22.
  • the test result stored in the semiconductor integrated circuit device 22 is output from the third electrical connecting section 18-4 to the exterior via third electrical wiring section 19-4a and the function checking test for the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is completed.
  • a fifth electrical wiring section 19-4b in FIG. 2B is a signal line connected to another semiconductor integrated circuit device 22a for the electrical characteristic test, and for example, it is used to make an electrical connection between a plurality of semiconductor integrated circuit devices for the electrical characteristic test when the semiconductor integrated circuit devices are mounted on the film-like probe 16. That is, in a case where a single semiconductor integrated circuit device 22 for the electrical characteristic test is provided for a preset number of semiconductor integrated circuit devices 12 to make one block and a plurality of such blocks are provided, the semiconductor integrated circuit devices for the electrical characteristic test are series-connected via the fifth electrical wiring section 19-4b so as to output the test result to the exterior.
  • the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under thermal load are operated under the control of the semiconductor integrated circuit device 22 and the output signal may be disregarded.
  • the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n can be checked or controlled by supplying test signals from the semiconductor integrated circuit device 22 mounted on the film-like probe 16 to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n, the number of electrical signals supplied from the test device such as an IC tester may be suppressed to a minimum, and the test device can be significantly simplified in comparison with that of the former embodiment. In this case, the effects (A) to (F) can be maintained.
  • all of the test signals are supplied from the semiconductor integrated circuit device 22 for the electrical characteristic test to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n, but it is possible to supply some of the test signals from the semiconductor integrated circuit device 22 for the electrical characteristic test and supply the remaining test signals from the exterior.
  • a single film-like probe is used, but like the case shown in FIGS. 1A and 1B, it is also possible to separately mount the electrical wiring sections and electrical connecting sections on a plurality of film-like probes instead of mounting them on a single film-like probe and superimpose the plurality of film-like probes on the film carrier.
  • FIG. 3 shows still another embodiment of this invention in which a semiconductor integrated circuit device 22 for the electrical characteristic test shown in FIG. 2A is mounted on a film carrier 11.
  • the above structure is obtained by incorporating the structure of the film-like probe 16 shown in FIG. 2B into the structure of the film carrier 11 shown in FIG. 1A or 2A.
  • portions which are the same as those of FIGS. 2A and 2B are denoted by the same reference numerals and the explanation thereof is omitted.
  • a power source voltage V DD , GND potential, and electrical signals CS and ⁇ are directly supplied to first electrical connecting sections 18-1, 18-2 and 18-5 to 18-6 and second electrical connecting section 18-4, respectively, provided on the film carrier without superimposing the film carrier and the film-like probe on each other as in the former embodiments.
  • the semiconductor integrated circuit device 22 for the electrical characteristic test mounted on the film carrier 11 is supplied with the power source voltage V DD , GND potential, test control signal CS for starting the test and a clock signal ⁇ from a test device such as an IC tester via the electrical connecting sections 18-1, 18-2, 18-4, 18-5 and 18-6, first electrical wiring sections 19-1, 19-2, 19-4, 19-5, and 19-6, second electrical wiring section 19-4a, and resistors 23-1, 23-2, 23-5 and 23-6.
  • the semiconductor integrated circuit devices 12-1 to 12-n are supplied with the power source voltage V DD , GND potential and a clock signal ⁇ via the electrical connecting sections 18-1, 18-5 and 18-6, first electrical wiring sections 19-1, 19-5 and 19-6, and resistors 26-1 to 26-3. Further, test signals are supplied from the semiconductor integrated circuit device 22 to the semiconductor integrated circuit devices 12-1 to 12-n via the fourth electrical wiring sections 24-1 to 24-n and 25-1 to 25-n, respectively, and a test control signal is supplied from the semiconductor integrated circuit device 22 to the semiconductor integrated circuit devices 12-1 to 12-n via an electrical wiring 27.
  • the resistors 26-1 to 26-3 are used to suppress the influence of a defective semiconductor integrated circuit device on the other semiconductor integrated circuit devices, thus providing electrical protection for the semiconductor integrated circuit devices when any one of the semiconductor integrated circuit devices 12-1 to 12-n is damaged.
  • Output signals of the semiconductor integrated circuit devices 12-1 to 12-n are received by the semiconductor integrated circuit device 22.
  • An output signal OS of the semiconductor integrated circuit device 22 is output to the exterior via the second electrical wiring section 19-4a and second electrical connecting section 18-4.
  • a third electrical wiring section 19-4b is connected to another semiconductor integrated circuit device 22a for the electrical characteristic test, and when a plurality of semiconductor integrated circuit devices for the electrical characteristic test are mounted on the film carrier 11, it is used to connect the semiconductor integrated circuit devices to each other.
  • the semiconductor integrated circuit devices for the electrical characteristic test are series-connected via the third electrical wiring section 19-4b so as to output the test result to the exterior.
  • Cutout portions 28 formed on the four corners of the film carrier 11 represent the boundary of one block and formed to correspond to the electrical connecting sections 18 of a long continuous film carrier, and if the film carrier is cut apart at this portion, the electrical connecting sections 18 can be easily placed on the end portion of the film carrier 11.
  • test signals can be supplied from the semiconductor integrated circuit device 22 mounted on the film carrier 11 to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n, the number of electrical signals supplied from the test device such as an IC tester may be suppressed to a minimum, and the test device can be significantly simplified as in the embodiment shown in FIGS. 2A and 2B.
  • the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under thermal load are operated under the control of the semiconductor integrated circuit device 22, and the output signal may be disregarded.
  • a film carrier structure can be provided in which the electrical characteristic tests for a plurality of semiconductor integrated circuit devices can be simultaneously effected, time for the test can be reduced, the treatment thereof can be simplified and the efficiency of the electrical characteristic test can be enhanced.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)
  • Wire Bonding (AREA)

Abstract

A plurality of semiconductor integrated circuit devices are mounted on a film carrier. First electrical connecting sections and first electrical wiring sections for electrically connecting the first electrical connecting sections to the semiconductor integrated circuit devices are provided on the film carrier. Second and third electrical connecting sections and second electrical wiring sections are provided on a film-like probe for electrical characteristic test. The second electrical connecting sections are provided in position corresponding to the first electrical connecting sections of the film carrier. The third electrical connecting sections are used to supply electrical signals to the exterior or derive an electrical signal to the exterior and check the electrical signal. The second electrical wiring sections electrically connects the second and third electrical connecting sections to each other. When the test is effected, the film-like probe and the film carrier are superposed on each other so as to set the second electrical connecting sections of the film-like probe into contact with the first electrical connecting sections of the film carrier. The electrical characteristic test of the semiconductor integrated circuit devices are effected by supplying electrical signals necessary for the electrical characteristic test of the semiconductor integrated circuit devices from the exterior via the third electrical connecting sections or deriving the electrical signals to the exterior and checking the electrical signals.

Description

This is a division of application Ser. No. 07/742,426, filed Aug. 7, 1991, now U.S. Pat. No. 5,237,268.
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a semiconductor integrated circuit device film carrier system (or TAB), and more particularly to a film carrier structure capable of simplifying the electrical characteristic test of a semiconductor integrated circuit device.
2. Description of the Related Art
In a film carrier system, a semiconductor integrated circuit device (chip) is mounted on a film carrier (TAB tape). A group of terminals for effecting the electrical characteristic test are provided for each chip on the film carrier and inner leads bonded on the bonding pad of the chip are connected to the group of terminals. Sprocket holes are formed in both sides of the film carrier and used for tape feed in the automatic bonding operation.
The electrical characteristic tests such as the function checking test and current conducting test for detecting the initial defects called Burn-In are effected with respect to the semiconductor integrated circuit device mounted on the film carrier. The Burn-In in the semiconductor integrated circuit device film carrier system is described in U.S. Pat. Nos. 4,380,805, 4,386,389 and the like, for example.
The electrical characteristic test in this type of semiconductor integrated circuit device is generally effected in the following methods (A) and (B).
(A) First, the film carrier is wound around a cylindrical fixed portion provided in a Burn-In tester. Next, a probe connected to the Burn-In tester is brought into contact with the group of terminals for effecting the electrical characteristic test of each semiconductor integrated circuit device to supply electrical signals such as a clock signal and a power source voltage. Then, the Burn-In is effected by operating the semiconductor integrated circuit device with the thermal load applied thereto. At this time, since the length of the film carrier wound around the cylindrical fixed portion of the Burn-In tester is limited, the film carrier is cut apart depending on the scale of the Burn-In tester. After the Burn-In, the cut-apart film carriers are connected together and wound around a film carrier reel. Probes of a probe card connected to an IC tester are then brought into contact with the group of terminals for the electrical characteristic test provided on each semiconductor integrated circuit device to supply a power source voltage and electrical signals so as to separately and sequentially effect the tests for the functions of the semiconductor integrated circuit devices.
(B) The film carrier is cut apart for respective semiconductor integrated circuit devices and the divided film carrier type semiconductor integrated circuit devices are attached to a system carrier. The system carrier is inserted into the socket of the Burn-In board and set into the Burn-In tester, and electrical signals such as a clock signal and a power source voltage are supplied from the Burn-In tester via the test board. Then, the Burn-In is effected by operating the semiconductor integrated circuit device with the thermal load applied thereto. The Burn-In method is preferable to cope with an increased the number of terminals which is required for a semiconductor integrated circuit device using the film carrier. After this, an electrical signal for testing is supplied from the IC tester to the semiconductor integrated circuit device via the test board (or performance board) to effect the function test.
However, in the test method as described in (A), since it is necessary to separately supply an electrical signal for testing from the Burn-In tester to the semiconductor integrated circuit device, the Burn-In tester may be made complicated in construction and the size of the Burn-In tester may be increased since the film fixing portion of the Burn-In tester is cylindrical. Further, in the process of a function checking test after the Burn-In, the cut-apart film carriers must be connected together, and therefore the operation for the test becomes complicated and the efficiency is lowered. If the probes of the probe card are mis-aligned with respect to the group of terminals for the electrical characteristic test, the test cannot be effected, so that re-tests must be effected several times, making time for the test unnecessarily longer. Further, since the function checking tests are separately effected for the respective semiconductor integrated circuit devices, the efficiency is lowered.
In the case of the test method (B), since it is necessary to cut apart a plurality of semiconductor integrated circuit devices mounted on the long film carrier and insert and fix the individual semiconductor integrated circuit device in the socket of the Burn-In board, the treatment thereof is complicated and time for the Burn-In becomes long. Further, the system carrier is necessary. Even though the semiconductor integrated circuit devices subjected to the Burn-In by use of the method (B) are mounted on the film carrier, they are subjected to the test after being divided into individual sections. Therefore, the film carrier type semiconductor integrated circuit device cannot be easily automated.
As described above, with the conventional film carrier structure, since the respective semiconductor integrated circuit devices are separately operated at the time of electrical characteristic test, the efficiency of the electrical characteristic test is low and the test time becomes long.
SUMMARY OF THE INVENTION
An object of this invention is to provide a film carrier structure permitting the electrical characteristic tests for a plurality of semiconductor integrated circuit devices to be simultaneously effected, thereby making it possible to reduce the test time, simplify the treatment thereof and enhance the efficiency of the electrical characteristic test.
The above object can be attained by a film carrier structure comprising a film carrier; semiconductor integrated circuit devices mounted on the film carrier; first electrical connecting sections formed on the film carrier; first electrical wiring sections for electrically connecting the semiconductor integrated circuit devices to the first electrical connecting sections; and a film-like probe for supplying or deriving electrical signals necessary for the electrical characteristic test of the semiconductor integrated circuit devices and checking the electrical signal, the electrical characteristic test of the semiconductor integrated circuit devices being effected with the film-like probe superposed on the film carrier.
With the above construction, since an electrical signal necessary for the electrical characteristic test is supplied to or derived from the plurality of semiconductor integrated circuit devices via the film-like probe so as to check the electrical signal, the electrical characteristic tests for the plurality of semiconductor integrated circuit devices can be simultaneously effected, thereby making it possible to reduce time for the test. Further, since it is not necessary to divide the film carrier for the respective semiconductor integrated circuit devices, the treatment thereof can be simplified. As a result, a film carrier structure capable of enhancing the efficiency of the electrical characteristic test can be provided.
Additional objects and advantages of the invention will be set forth in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The objects and advantages of the invention may be realized and obtained by means of the instrumentalities and combinations particularly pointed out in the appended claims.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate presently preferred embodiments of the invention, and together with the general description given above and the detailed description of the preferred embodiments given below, serve to explain the principles of the invention.
FIG. 1A is a plan view of a film carrier on which semiconductor integrated circuit devices are mounted, for illustrating a film carrier structure according to a first embodiment of this invention;
FIG. 1B is a plan view of a film-like probe superimposed on the film carrier shown in FIG. 1A, for illustrating the film carrier structure according to the first embodiment of this invention;
FIG. 2A is a plan view of a film carrier on which semiconductor integrated circuit devices are mounted, for illustrating a film carrier structure according to a second embodiment of this invention;
FIG. 2B is a plan view of a film-like probe superimposed on the film carrier shown in FIG. 2A, for illustrating the film carrier structure according to the second embodiment of this invention; and
FIG. 3 is a plan view of a film carrier on which semiconductor integrated circuit devices are mounted, for illustrating a film carrier structure according to a third embodiment of this invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 1A is a schematic plan view of a film carrier on which semiconductor integrated circuit devices are mounted, and FIG. 1B is a schematic plan view of a film carrier (film-like probe) used for effecting the electrical characteristic test.
A film carrier 11 shown in FIG. 1A has a plurality of (n) semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n mounted thereon. Inner leads 13 of each of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are selectively connected to one end of first electrical wiring sections, of wirings, 14-1 to 14-6. The other ends of the wirings 14-1 to 14-6 are connected to first electrical connecting sections 15-1 to 15-6, respectively, used for the electrical characteristic test and formed of conductive material such as metal or conductive rubber. For example, the first electrical connecting section 15-1 is connected to the power source VDD pad of the semiconductor integrated circuit device 12-1 via the first electrical wiring section 14-1 and a corresponding one of the inner leads 13, the first electrical connecting section 15-2 is connected to a signal input pad for test control via the first electrical wiring section 14-2 and a corresponding one of the inner leads 13, the first electrical connecting section 15-3 is connected to a test signal input pad via the first electrical wiring section 14-3 and a corresponding one of the inner leads 13, the first electrical connecting section 15-4 is connected to a signal output pad for the test result via the first electrical wiring section 14-4 and a corresponding one of the inner leads 13, the first electrical connecting section 15-5 is connected to a clock signal input pad via the first electrical wiring section 14-5 and a corresponding one of the inner leads 13, and the first electrical connecting section 15-6 is connected to a ground GND pad via the first electrical wiring section 14-6 and a corresponding one of the inner leads 13.
Second electrical connecting sections 17-1 to 17-6 formed of conductive material such as metal or conductive rubber are provided on the main body 16 of the film-like probe shown in FIG. 1B in positions corresponding to the first electrical connecting sections 15-1 to 15-6, respectively, of the film carrier 11 for the electrical characteristic test. On the end portion of the main body 16, third electrical connecting sections 18-1 to 18-6 formed of conductive material such as metal or conductive rubber, for supplying a power source voltage, an electrical signal and the like are provided. The second electrical connecting sections 17-1 to 17-6 and the third electrical connecting sections 18-1 to 18-6, respectively, are connected to each other via second electrical wiring sections 19-1 to 19-6, respectively. Resistors 20-1 to 20-6 serving as electrical parts for suppressing the influence of a defective semiconductor integrated circuit device on the other semiconductor integrated circuit devices and thus providing electrical protection for the semiconductor integrated circuit devices when any one of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is damaged are respectively connected between the second electrical wiring sections 19-1 to 19-6, respectively, and the second electrical connecting sections 17-1 to 17-6, respectively. The third electrical connecting section 18-1 is supplied with a power source voltage VDD, the third electrical connecting section 18-2 is supplied with a signal CS for test control, the third electrical connecting section 18-3 is supplied with a test signal TS, output signals OS of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are output from the third electrical connecting section 18-4, the third electrical connecting section 18-5 is supplied with a clock signal φ, and a ground potential GND is applied to the third electrical connecting section 18-6.
Cutout portions 21 are formed as alignment marks in corresponding positions of the film carrier 11 and the main body 16 of the film-like probe. The electrical characteristic tests such as the Burn-In and function checking test are effected with the film carrier 11 and the main body 16 of the film-like probe aligned with and superimposed on each other by using the cutout portions as the alignment references. In this case, the second electrical connecting sections 17-1 to 17-6 on the film-like probe 16 side are respectively, independently and electrically connected to the first electrical connecting sections 15-1 to 15-6 on the film carrier 11 side. In this electrical connecting step, conductive rubber members or the like may be inserted between the second electrical connecting sections 17-1 to 17-6 and the first electrical connecting sections 15-1 to 15-6.
As described above, a power source voltage VDD, GND potential, and electrical signals CS, TS and φ supplied from the third electrical connecting sections 18-1 to 18-3, 18-5 18-6 can be supplied to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n by electrically connecting the second electrical connecting sections 17-1 to 17-3, 17-5 and 17-6 respectively, and the first electrical connecting sections 15-1 to 15-3, 15-5 and 15-6, respectively, to each other with the film carrier 11 and the film-like probe 16 superimposed on each other. Output signals of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are output as an output signal OS from the second electrical connecting section 17-4.
Next, the electrical characteristic test (particularly, the function checking test) is explained.
The test is effected by connecting an IC tester, for example, to the third electrical connecting sections 18-1 to 18-6 and supplying a power source voltage VDD, GND potential, and electrical signals CS, TS and φ to operate the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n. First, the test starting state of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is set up by supplying the test control signal CS to the third electrical connecting section 18-2 while the power source voltage VDD and GND potential are applied to the third electrical connecting sections 18-1 and 18-6, respectively. At this time, an input signal TS for test is supplied from the third electrical connecting section 18-3 and a clock signal φ is supplied from the third electrical connecting section 18-5. As a result, the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are supplied with the power source voltage VDD, GND potential, and electrical signals CS, TS and φ for test from the third electrical connecting sections 18-1 to 18-3, 18-5 and 18-6, respectively, via the second electrical wiring sections 19-1 to 19-3, 19-5 and 19-6, respectively, the resistors 20-1 to 20-3, 20-5 and 20-6, respectively, the second electrical connecting sections 17-1 to 17-3, 17-5 and 17-6, respectively, the electrical connecting sections 15-1 to 15-3, 15-5 and 15-6, respectively, of the film carrier 11, the first electrical wiring sections 14-1 to 14-3, 14-5 and 14-6, respectively, and the inner leads 13, and then the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are operated. An output signal OS generated from each of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n as the result of the above operation is output to the exterior via the inner lead 13, electrical wiring section 14-4 first electrical connecting section 15-4, second electrical connecting section 17-4 of the film-like probe 16, resistor 20-4, second electrical wiring section 19-4 and third electrical connecting section 18-4. The quality of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is determined by checking the signal output from the third electrical connecting section 18-4 by use of an IC tester or the like.
The above-described method is effected for the function checking test. Likewise, in the case of Burn-In, the film carrier 11 and the film-like probe 16 are superimposed on each other and set into the Burn-In tester. The power source voltage VDD, GND potential, and electrical signals CS, TS and φ then are supplied to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n via the third electrical connecting sections 18-1 to 18-3, 18-5 and 18-6, respectively, so as to operate the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under the thermal load. In this case, it is not necessary to check the output signal OS output from the third electrical connecting section 18-4.
when the electrical characteristic tests such as the Burn-In and function checking test are effected by using the film carrier structure as shown in FIG. 1A and superimposing the film-like probe as shown in FIG. 1B on the film carrier, the following effects (A) to (F) can be attained.
(A) Since the electrical characteristic tests can be effected by simultaneously operating a plurality of semiconductor integrated circuit devices, time and cost for the test can be significantly reduced.
(B) In the Burn-In process, since it is not necessary to supply a power source voltage and electrical signals to the semiconductor integrated circuit devices and since a power source voltage and electrical signals can be supplied to a plurality of semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n only by supplying the power source voltage and electrical signals to the third electrical connecting sections 18-1 to 18-6 which are collectively disposed in one place, the Burn-In tester can be made simple in construction. Further, when the film carrier is inserted into the Burn-In tester, the film fixing portion is not necessarily cylindrical and it can be inserted in a desired form so that the Burn-In tester can be made smaller.
(C) In the function checking test process after the Burn-In, it is not necessary to connect the cut-apart film carriers together and there is no possibility that mis-alignment occurs between a group of terminals for electrical characteristic tests and the probes of the probe card. Further, it is not necessary to mount the same on the system carrier and insert the individual semiconductor integrated circuit device into the socket of the Burn-In board so that the treatment thereof can be made simple and control for complicated treatment can be alleviated. Also, in this respect, the time required for the function checking test can be reduced.
(D) Since the film-like probe has less electrical parts and is highly reliable, it can be repeatedly used. Further, the test and Burn-In for various types of semiconductor integrated circuit devices mounted on various types of film carriers can be effected by a common device. A common film-like probe can be used by standardizing positions in which the first electrical connection sections 15-1 to 15-6 on the side of the film carrier 11 having the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n mounted thereon are formed and positions in which the second and third electrical connecting sections 17-1 to 17-6 and 18-1 to 18-6 on the side of the film-like probe 16 are formed.
(E) It is sufficient to control the film carrier 11 for each preset length, and the treatment thereof can be made simple if the number of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n mounted on the film carrier 11 which are tested at one time is previously determined.
(F) Since it is not necessary to use the system carrier, the cost for the system carrier can be omitted.
In the above embodiment, a single film-like probe is superimposed on the film carrier, but it is also possible to form the electrical wiring sections and electrical connecting sections on a plurality of film-like probes and superimposed the plurality of film-like probes on the film carrier. This construction is particularly advantageous when the number of the electrical wiring sections and electrical connecting sections is increased in order to effect a complicated function checking test for the semiconductor integrated circuit devices. Further, in the above embodiment, the resistors 20-1 to 20-6 are used to suppress the influence of a damaged semiconductor integrated circuit device on the other semiconductor integrated circuit devices and to protect the other semiconductor integrated circuit devices from electrical damage when any one of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under test is damaged. However, even if the resistors 20-1 to 20-6 are omitted, substantially the same effect can be obtained.
FIGS. 2A and 2B show a second embodiment of this invention in which a semiconductor integrated circuit device 22 for electrical characteristic test is mounted on the film-like probe 16 shown in FIG. 1B. In FIG. 2B, portions which are the same as those of FIG. 1B are denoted by the same reference numerals and the explanation therefor is omitted. That is, the semiconductor integrated circuit device 22 for electrical characteristic test is mounted on the film-like probe 16 and a power source pad of the device 22 is connected to a third electrical connecting section 18-1 via a resistor 23-1, a signal input pad thereof for test control is connected to a third electrical connecting section 18-2 via a resistor 23-2, a signal output pad thereof for the test result is connected to a third electrical connecting section 18-4 via a third electrical wiring section 19-4a, clock signal input pad thereof is connected to a third electrical connecting section 18-5 via a resistor 23-5, and a ground pad thereof is connected to a third electrical connecting section 18-6 via a resistor 23-6. Test signal output pads of the semiconductor integrated circuit device 22 are connected to one-side ends of fourth electrical wiring sections 24-1 to 24-n and 25-1 to 25-n and the other ends of the fourth electrical wiring sections 24-1 to 24-n and 25-1 to 25-n are respectively connected to fourth electrical connecting sections 17-3a and 17-4acorresponding to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n. The fourth electrical wiring section 24-1 to 24-n and 25-1 to 25-n are respectively connected in parallel with the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n so as to permit a scan test or the like to be effected.
The test is effected with the film-like probe 16 superimposed on the film carrier 11 shown in FIG. 2A. In this case, the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are supplied with a power source voltage VDD, GND potential, and electrical signals CS, TS and φ from the exterior and a test signal from the semiconductor integrated circuit device 22. Output signals of the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n derived by the test operation are received by the semiconductor integrated circuit device 22. After this, the test result stored in the semiconductor integrated circuit device 22 is output from the third electrical connecting section 18-4 to the exterior via third electrical wiring section 19-4a and the function checking test for the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n is completed.
A fifth electrical wiring section 19-4b in FIG. 2B is a signal line connected to another semiconductor integrated circuit device 22a for the electrical characteristic test, and for example, it is used to make an electrical connection between a plurality of semiconductor integrated circuit devices for the electrical characteristic test when the semiconductor integrated circuit devices are mounted on the film-like probe 16. That is, in a case where a single semiconductor integrated circuit device 22 for the electrical characteristic test is provided for a preset number of semiconductor integrated circuit devices 12 to make one block and a plurality of such blocks are provided, the semiconductor integrated circuit devices for the electrical characteristic test are series-connected via the fifth electrical wiring section 19-4b so as to output the test result to the exterior.
Like the case of the function checking test, in the case of Burn-In, the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under thermal load are operated under the control of the semiconductor integrated circuit device 22 and the output signal may be disregarded.
With the above construction, since the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n can be checked or controlled by supplying test signals from the semiconductor integrated circuit device 22 mounted on the film-like probe 16 to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n, the number of electrical signals supplied from the test device such as an IC tester may be suppressed to a minimum, and the test device can be significantly simplified in comparison with that of the former embodiment. In this case, the effects (A) to (F) can be maintained.
In the above embodiment, all of the test signals are supplied from the semiconductor integrated circuit device 22 for the electrical characteristic test to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n, but it is possible to supply some of the test signals from the semiconductor integrated circuit device 22 for the electrical characteristic test and supply the remaining test signals from the exterior. Further, in the above embodiment, a single film-like probe is used, but like the case shown in FIGS. 1A and 1B, it is also possible to separately mount the electrical wiring sections and electrical connecting sections on a plurality of film-like probes instead of mounting them on a single film-like probe and superimpose the plurality of film-like probes on the film carrier.
FIG. 3 shows still another embodiment of this invention in which a semiconductor integrated circuit device 22 for the electrical characteristic test shown in FIG. 2A is mounted on a film carrier 11. In other words, the above structure is obtained by incorporating the structure of the film-like probe 16 shown in FIG. 2B into the structure of the film carrier 11 shown in FIG. 1A or 2A. In FIG. 3, portions which are the same as those of FIGS. 2A and 2B are denoted by the same reference numerals and the explanation thereof is omitted.
When the above film carrier structure is tested, a power source voltage VDD, GND potential, and electrical signals CS and φ are directly supplied to first electrical connecting sections 18-1, 18-2 and 18-5 to 18-6 and second electrical connecting section 18-4, respectively, provided on the film carrier without superimposing the film carrier and the film-like probe on each other as in the former embodiments. That is, the semiconductor integrated circuit device 22 for the electrical characteristic test mounted on the film carrier 11 is supplied with the power source voltage VDD, GND potential, test control signal CS for starting the test and a clock signal φ from a test device such as an IC tester via the electrical connecting sections 18-1, 18-2, 18-4, 18-5 and 18-6, first electrical wiring sections 19-1, 19-2, 19-4, 19-5, and 19-6, second electrical wiring section 19-4a, and resistors 23-1, 23-2, 23-5 and 23-6. The semiconductor integrated circuit devices 12-1 to 12-n are supplied with the power source voltage VDD, GND potential and a clock signal φ via the electrical connecting sections 18-1, 18-5 and 18-6, first electrical wiring sections 19-1, 19-5 and 19-6, and resistors 26-1 to 26-3. Further, test signals are supplied from the semiconductor integrated circuit device 22 to the semiconductor integrated circuit devices 12-1 to 12-n via the fourth electrical wiring sections 24-1 to 24-n and 25-1 to 25-n, respectively, and a test control signal is supplied from the semiconductor integrated circuit device 22 to the semiconductor integrated circuit devices 12-1 to 12-n via an electrical wiring 27. The resistors 26-1 to 26-3 are used to suppress the influence of a defective semiconductor integrated circuit device on the other semiconductor integrated circuit devices, thus providing electrical protection for the semiconductor integrated circuit devices when any one of the semiconductor integrated circuit devices 12-1 to 12-n is damaged. Output signals of the semiconductor integrated circuit devices 12-1 to 12-n are received by the semiconductor integrated circuit device 22. An output signal OS of the semiconductor integrated circuit device 22 is output to the exterior via the second electrical wiring section 19-4a and second electrical connecting section 18-4.
In FIG. 3, a third electrical wiring section 19-4b is connected to another semiconductor integrated circuit device 22a for the electrical characteristic test, and when a plurality of semiconductor integrated circuit devices for the electrical characteristic test are mounted on the film carrier 11, it is used to connect the semiconductor integrated circuit devices to each other. In a case where each semiconductor integrated circuit device 22 for the electrical characteristic test is provided for a preset number of semiconductor integrated circuit devices 12 to make one block and a plurality of such blocks are provided, the semiconductor integrated circuit devices for the electrical characteristic test are series-connected via the third electrical wiring section 19-4b so as to output the test result to the exterior. Cutout portions 28 formed on the four corners of the film carrier 11 represent the boundary of one block and formed to correspond to the electrical connecting sections 18 of a long continuous film carrier, and if the film carrier is cut apart at this portion, the electrical connecting sections 18 can be easily placed on the end portion of the film carrier 11.
With this structure, since test signals can be supplied from the semiconductor integrated circuit device 22 mounted on the film carrier 11 to the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n, the number of electrical signals supplied from the test device such as an IC tester may be suppressed to a minimum, and the test device can be significantly simplified as in the embodiment shown in FIGS. 2A and 2B.
Like the case of the function checking test, in the case of Burn-In, the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n under thermal load are operated under the control of the semiconductor integrated circuit device 22, and the output signal may be disregarded.
In the embodiment of FIG. 3, when the semiconductor integrated circuit devices 12-1, 12-2, - - - , 12-n are sealed into a package, only the devices 12-1 to 12-n are cut apart from the film carrier 11 and used, and the semiconductor integrated circuit device 22 for electrical characteristic test is discarded. However, since the function checking device (IC tester) and Burn-In tester can be made simple in construction by using the above film carrier structure, use and discarding of the semiconductor integrated circuit device 22 may sufficiently pay for itself in other cost savings if an inexpensive semiconductor integrated circuit device is used.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details, and representative devices shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
As described above, according to this invention, a film carrier structure can be provided in which the electrical characteristic tests for a plurality of semiconductor integrated circuit devices can be simultaneously effected, time for the test can be reduced, the treatment thereof can be simplified and the efficiency of the electrical characteristic test can be enhanced.

Claims (21)

What is claimed is:
1. A system for performing an electrical characteristic test of a plurality of semiconductor integrated circuit devices comprising:
a film carrier on which the plurality of semiconductor integrated circuit devices are mounted;
a plurality of groups of first electrical connecting sections formed on said film carrier, each group of first electrical connecting sections corresponding to one of the semiconductor integrated circuit devices;
a plurality of groups of first electrical wiring sections formed on said film carrier, each group of first electrical wiring sections electrically connecting one of the semiconductor integrated circuit devices to the corresponding group of first electrical connecting sections;
a film-like probe for supplying and deriving electrical signals necessary for the electrical characteristic test, said film-like probe including a film;
a plurality of groups of second electrical connecting sections formed on the film-like probe, each group of second electrical connecting sections opposing a corresponding group of first electrical connecting sections on the film carrier when the film-like probe and film carrier are superimposed;
a single group of third electrical connecting sections formed on the film-like probe for supplying or deriving electrical signals to or from the film-like probe;
a single group of second electrical wiring sections formed on said film-like probe for electrically connecting each group of second electrical connecting sections to the third electrical connecting sections, each second electrical wiring section electrically connecting one of the third electrical connecting sections to a plurality of the second electrical connecting sections; and
a testing semiconductor integrated circuit device mounted on said film-like probe for performing the electrical characteristic test and electrically connected to said second electrical wiring sections for supplying an electrical signal to the plurality of semiconductor integrated circuit devices;
wherein the film-like probe is superimposed on the film carrier so as to bring each group of second electrical connecting sections of the film-like probe into contact with the corresponding group of first electrical connecting sections of the film carrier, thus effecting the electrical characteristic test of the semiconductor integrated circuit devices.
2. A system according to claim 1, wherein said testing semiconductor integrated circuit device simultaneously effects the control of a plurality of electrical characteristic tests for a plurality of the semiconductor integrated circuit devices.
3. A system according to claim 1, further comprising a plurality of electrical parts formed on the film-like probe, each second electrical wiring section being electrically connected to an electrical part disposed between that second electrical wiring section and the corresponding second electrical connecting section.
4. A system according to claim 3, wherein said electrical part includes a resistor.
5. A system according to claim 1, further comprising alignment marks formed in corresponding positions on said film carrier and said film-like probe.
6. A system according to claim 5, wherein said alignment marks include cutout portions.
7. A system according to claim 1, further comprising: a third electrical wiring section mounted on the film-like probe electrically connecting one of the third electrical connecting sections with the testing semiconductor integrated circuit device.
8. A system according to claim 1, further including a plurality of fourth electrical connecting sections formed on the film-like probe and electrically connected to the testing semiconductor integrated circuit device, each fourth electrical connecting section opposing a corresponding first electrical connecting section on the film carrier when the film-like probe and film carrier are superimposed to effect the electrical characteristic test of the semiconductor integrated circuit devices.
9. A system according to claim 8, further comprising a group of fourth electrical wiring sections mounted on the film-like probe for electrically connecting the testing semiconductor integrated circuit device with the fourth electrical connecting sections.
10. A system according to claim 1, further including a second testing semiconductor integrated circuit device mounted on the film-like probe and electrically connected to the first semiconductor integrated circuit device for performing the characteristic test.
11. A system according to claim 10, further including a fifth electrical wiring section formed on the film-like probe for electrically connecting the first and second testing semiconductor integrated circuit devices.
12. A system according to claim 1, further comprising a plurality of electrical parts, each part mounted on the film carrier between one of the second electrical wiring sections and the testing semiconductor integrated circuit device.
13. A system according to claim 12, wherein the electrical part includes a resistor.
14. A film carrier structure for performing an electrical characteristic test of a plurality of semiconductor integrated circuit devices comprising:
a film carrier;
a plurality of semiconductor integrated circuit devices mounted on said film carrier;
a testing semiconductor integrated circuit device mounted on said film carrier for controlling the electrical characteristic test of the plurality of semiconductor integrated circuit devices, the testing device at least partly supplying a signal required for the electrical characteristic test to the plurality of semiconductor integrated circuit devices and processing the result of the electrical characteristic test;
a first electrical connecting section formed on the film carrier for supplying an electrical signal to the plurality of semiconductor integrated circuit devices and the testing semiconductor integrated circuit device;
a first electrical wiring section formed on the film carrier for electrically connecting the first electrical connecting section and the plurality of semiconductor integrated circuit devices, and for electrically connecting the first electrical connecting section and the testing semiconductor integrated circuit device;
a second electrical connecting section formed on the film carrier for supplying an electrical signal for driving the plurality of semiconductor integrated circuit devices or a checking electrical signal to the testing semiconductor integrated circuit device;
a second electrical wiring section formed on the film carrier for electrically connecting the second electrical connecting section and the testing semiconductor integrated circuit device; and
a third electrical wiring section formed on the film carrier for electrically connecting the testing semiconductor integrated circuit device and the plurality of integrated circuit devices.
15. A film carrier structure according to claim 14, wherein the testing semiconductor integrated circuit device simultaneously effects the control of a plurality of electrical characteristic tests for a plurality of the semiconductor integrated circuit devices.
16. A film carrier structure according to claim 14, further comprising electrical parts provided between said first electrical wiring section and said plurality of semiconductor integrated circuit devices and between the first electrical wiring section and the testing semiconductor integrated circuit device for electrically protecting the plurality of semiconductor integrated circuit devices and the testing semiconductor integrated circuit device.
17. A film carrier structure according to claim 16, wherein each electrical part includes a resistor.
18. A film carrier structure according to claim 14, further comprising at least one mark formed on the film carrier in a position corresponding to said first and second electrical connecting sections.
19. A film carrier structure according to claim 18, wherein said mark includes a cutout portion.
20. A film carrier structure according to claim 14, further comprising a second testing semiconductor integrated circuit device mounted on the film carrier and a third electrical wiring section electrically connecting the first and second testing semiconductor integrated circuit devices.
21. A system for performing an electrical characteristic test of a plurality of semiconductor integrated circuit devices comprising:
a film carrier on which the plurality of semiconductor integrated circuit devices is mounted;
a film-like probe for supplying and deriving electrical signals necessary for the electrical characteristic test, the film-like probe including a film; and
a testing semiconductor integrated circuit device mounted on the film-like probe for performing the electrical characteristic test;
wherein the film-like probe is superimposed on the film carrier so as to electrically connect the film-like probe and the film carrier, thus effecting the electrical characteristic test of the plurality of semiconductor integrated circuit devices.
US08/100,252 1990-08-13 1993-08-02 System and carrier for testing semiconductor integrated circuit devices Expired - Lifetime US5396185A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/100,252 US5396185A (en) 1990-08-13 1993-08-02 System and carrier for testing semiconductor integrated circuit devices

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2214149A JPH07123133B2 (en) 1990-08-13 1990-08-13 Film carrier structure
JP2-214149 1990-08-13
US07/742,426 US5237268A (en) 1990-08-13 1991-08-07 Film carrier structure capable of simplifying test
US08/100,252 US5396185A (en) 1990-08-13 1993-08-02 System and carrier for testing semiconductor integrated circuit devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US07/742,426 Division US5237268A (en) 1990-08-13 1991-08-07 Film carrier structure capable of simplifying test

Publications (1)

Publication Number Publication Date
US5396185A true US5396185A (en) 1995-03-07

Family

ID=16651037

Family Applications (2)

Application Number Title Priority Date Filing Date
US07/742,426 Expired - Fee Related US5237268A (en) 1990-08-13 1991-08-07 Film carrier structure capable of simplifying test
US08/100,252 Expired - Lifetime US5396185A (en) 1990-08-13 1993-08-02 System and carrier for testing semiconductor integrated circuit devices

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US07/742,426 Expired - Fee Related US5237268A (en) 1990-08-13 1991-08-07 Film carrier structure capable of simplifying test

Country Status (2)

Country Link
US (2) US5237268A (en)
JP (1) JPH07123133B2 (en)

Cited By (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5578919A (en) * 1992-10-30 1996-11-26 Mitsubishi Denki Kabushiki Kaisha Method of testing semiconductor device and test apparatus for the same
US5623202A (en) * 1994-09-26 1997-04-22 United Microelectronics Corporation Testing multiple IC in parallel by a single IC tester
US5822191A (en) * 1994-08-04 1998-10-13 Sharp Kabushiki Kaisha Integrated circuit mounting tape
US5825171A (en) * 1995-11-09 1998-10-20 Samsung Electronics Co., Ltd. Universal burn-in board
US20050184742A1 (en) * 2004-02-25 2005-08-25 National Applied Research Laboratories Device monitor for RF and DC measurement
US20080188015A1 (en) * 2006-04-27 2008-08-07 Saruch Sangaunwong Testing and burn-in using a strip socket
US7572168B1 (en) 2006-04-13 2009-08-11 Utac Thai Limited Method and apparatus for high speed singulation
US20090209064A1 (en) * 2006-04-28 2009-08-20 Somchai Nonahasitthichai Lead frame land grid array
US7632373B2 (en) 2004-09-03 2009-12-15 Tyco Electronics Corporation Method of making electrical devices having an oxygen barrier coating
US20100067203A1 (en) * 2008-07-08 2010-03-18 T-Ray Science Inc. Apparatus for carrying photoconductive integrated circuits
US7790512B1 (en) 2007-11-06 2010-09-07 Utac Thai Limited Molded leadframe substrate semiconductor package
US20100230802A1 (en) * 2009-03-12 2010-09-16 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US20100244873A1 (en) * 2005-09-19 2010-09-30 Formfactor, Inc. Apparatus and method of testing singulated dies
US20100311208A1 (en) * 2008-05-22 2010-12-09 Utac Thai Limited Method and apparatus for no lead semiconductor package
US20100327432A1 (en) * 2006-09-26 2010-12-30 Utac Thai Limited Package with heat transfer
US20110018111A1 (en) * 2009-07-23 2011-01-27 Utac Thai Limited Leadframe feature to minimize flip-chip semiconductor die collapse during flip-chip reflow
US20110039371A1 (en) * 2008-09-04 2011-02-17 Utac Thai Limited Flip chip cavity package
US20110133319A1 (en) * 2009-12-04 2011-06-09 Utac Thai Limited Auxiliary leadframe member for stabilizing the bond wire process
US20110147931A1 (en) * 2006-04-28 2011-06-23 Utac Thai Limited Lead frame land grid array with routing connector trace under unit
US20110198752A1 (en) * 2006-04-28 2011-08-18 Utac Thai Limited Lead frame ball grid array with traces under die
US8013437B1 (en) 2006-09-26 2011-09-06 Utac Thai Limited Package with heat transfer
US20110221051A1 (en) * 2010-03-11 2011-09-15 Utac Thai Limited Leadframe based multi terminal ic package
US8334764B1 (en) 2008-12-17 2012-12-18 Utac Thai Limited Method and apparatus to prevent double semiconductor units in test socket
US8460970B1 (en) 2006-04-28 2013-06-11 Utac Thai Limited Lead frame ball grid array with traces under die having interlocking features
US8461694B1 (en) 2006-04-28 2013-06-11 Utac Thai Limited Lead frame ball grid array with traces under die having interlocking features
US8871571B2 (en) 2010-04-02 2014-10-28 Utac Thai Limited Apparatus for and methods of attaching heat slugs to package tops
US9000590B2 (en) 2012-05-10 2015-04-07 Utac Thai Limited Protruding terminals with internal routing interconnections semiconductor device
US9006034B1 (en) 2012-06-11 2015-04-14 Utac Thai Limited Post-mold for semiconductor package having exposed traces
US9082607B1 (en) 2006-12-14 2015-07-14 Utac Thai Limited Molded leadframe substrate semiconductor package
US9355940B1 (en) 2009-12-04 2016-05-31 Utac Thai Limited Auxiliary leadframe member for stabilizing the bond wire process
US9449905B2 (en) 2012-05-10 2016-09-20 Utac Thai Limited Plated terminals with routing interconnections semiconductor device
US9761435B1 (en) 2006-12-14 2017-09-12 Utac Thai Limited Flip chip cavity package
US9805955B1 (en) 2015-11-10 2017-10-31 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10242934B1 (en) 2014-05-07 2019-03-26 Utac Headquarters Pte Ltd. Semiconductor package with full plating on contact side surfaces and methods thereof
US10242953B1 (en) 2015-05-27 2019-03-26 Utac Headquarters PTE. Ltd Semiconductor package with plated metal shielding and a method thereof
US10276477B1 (en) 2016-05-20 2019-04-30 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple stacked leadframes and a method of manufacturing the same

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2665424B2 (en) * 1992-02-07 1997-10-22 タバイエスペック株式会社 Package transfer device and package test device
JPH0669306A (en) * 1992-08-18 1994-03-11 Sumitomo Kinzoku Ceramics:Kk Sheetlike ceramic package
US5481202A (en) * 1993-06-17 1996-01-02 Vlsi Technology, Inc. Optical scan and alignment of devices under test
US5467020A (en) * 1994-03-29 1995-11-14 International Business Machines Corporation Testing fixture and method for circuit traces on a flexible substrate
JPH1197494A (en) * 1997-09-18 1999-04-09 Hitachi Ltd Semiconductor device and its manufacture
US6603323B1 (en) * 2000-07-10 2003-08-05 Formfactor, Inc. Closed-grid bus architecture for wafer interconnect structure
JP2003068806A (en) * 2001-08-29 2003-03-07 Hitachi Ltd Semiconductor device for manufacturing method therefor
KR100518546B1 (en) * 2002-12-13 2005-10-04 삼성전자주식회사 Test board for testing IC package and tester calibration method using the same
US10101361B2 (en) * 2013-11-13 2018-10-16 Texas Instruments Incorporated Method for testing semiconductor devices

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3493858A (en) * 1966-01-14 1970-02-03 Ibm Inflatable probe apparatus for uniformly contacting and testing microcircuits
US3838984A (en) * 1973-04-16 1974-10-01 Sperry Rand Corp Flexible carrier and interconnect for uncased ic chips
US4380805A (en) * 1980-09-08 1983-04-19 Mostek Corporation Tape burn-in circuit
US4386389A (en) * 1981-09-08 1983-05-31 Mostek Corporation Single layer burn-in tape for integrated circuit
US4701781A (en) * 1984-07-05 1987-10-20 National Semiconductor Corporation Pre-testable semiconductor die package
US4705606A (en) * 1985-01-31 1987-11-10 Gould Inc. Thin-film electrical connections for integrated circuits
US4808769A (en) * 1986-09-25 1989-02-28 Kabushiki Kaisha Toshiba Film carrier and bonding method using the film carrier
US4949155A (en) * 1987-07-14 1990-08-14 Sharp Kabushiki Kaisha Tape carrier for semiconductor chips
US5008614A (en) * 1988-10-11 1991-04-16 Hewlett-Packard Company TAB frame and process of testing same

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5457968A (en) * 1977-10-18 1979-05-10 Nec Corp Electrical testing unit of semiconductor device and its production
JPS5599734A (en) * 1979-01-26 1980-07-30 Hitachi Ltd Pattern-sheet for characteristic test of semiconductor element
JPH0245949A (en) * 1988-08-06 1990-02-15 Seiko Epson Corp Continuity test method for semiconductor device

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3493858A (en) * 1966-01-14 1970-02-03 Ibm Inflatable probe apparatus for uniformly contacting and testing microcircuits
US3838984A (en) * 1973-04-16 1974-10-01 Sperry Rand Corp Flexible carrier and interconnect for uncased ic chips
US4380805A (en) * 1980-09-08 1983-04-19 Mostek Corporation Tape burn-in circuit
US4386389A (en) * 1981-09-08 1983-05-31 Mostek Corporation Single layer burn-in tape for integrated circuit
US4701781A (en) * 1984-07-05 1987-10-20 National Semiconductor Corporation Pre-testable semiconductor die package
US4705606A (en) * 1985-01-31 1987-11-10 Gould Inc. Thin-film electrical connections for integrated circuits
US4808769A (en) * 1986-09-25 1989-02-28 Kabushiki Kaisha Toshiba Film carrier and bonding method using the film carrier
US4949155A (en) * 1987-07-14 1990-08-14 Sharp Kabushiki Kaisha Tape carrier for semiconductor chips
US5008614A (en) * 1988-10-11 1991-04-16 Hewlett-Packard Company TAB frame and process of testing same

Cited By (81)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5578919A (en) * 1992-10-30 1996-11-26 Mitsubishi Denki Kabushiki Kaisha Method of testing semiconductor device and test apparatus for the same
US5822191A (en) * 1994-08-04 1998-10-13 Sharp Kabushiki Kaisha Integrated circuit mounting tape
US5623202A (en) * 1994-09-26 1997-04-22 United Microelectronics Corporation Testing multiple IC in parallel by a single IC tester
US5825171A (en) * 1995-11-09 1998-10-20 Samsung Electronics Co., Ltd. Universal burn-in board
US20050184742A1 (en) * 2004-02-25 2005-08-25 National Applied Research Laboratories Device monitor for RF and DC measurement
US7632373B2 (en) 2004-09-03 2009-12-15 Tyco Electronics Corporation Method of making electrical devices having an oxygen barrier coating
US20100244873A1 (en) * 2005-09-19 2010-09-30 Formfactor, Inc. Apparatus and method of testing singulated dies
US8513969B2 (en) * 2005-09-19 2013-08-20 Formfactor, Inc. Apparatus and method of testing singulated dies
US7572168B1 (en) 2006-04-13 2009-08-11 Utac Thai Limited Method and apparatus for high speed singulation
US7696772B2 (en) 2006-04-27 2010-04-13 Ns Electronics Bangkok Ltd Strip socket for testing and burn-in having recessed portions with material that extends across a bottom surface of the corresponding semiconductor device
US20080211072A1 (en) * 2006-04-27 2008-09-04 Saruch Sangaunwong Testing and burn-in using a strip socket
US20080188015A1 (en) * 2006-04-27 2008-08-07 Saruch Sangaunwong Testing and burn-in using a strip socket
US7656173B1 (en) * 2006-04-27 2010-02-02 Utac Thai Limited Strip socket having a recessed portions in the base to accept bottom surface of packaged semiconductor devices mounted on a leadframe for testing and burn-in
US8461694B1 (en) 2006-04-28 2013-06-11 Utac Thai Limited Lead frame ball grid array with traces under die having interlocking features
US8685794B2 (en) 2006-04-28 2014-04-01 Utac Thai Limited Lead frame land grid array with routing connector trace under unit
US8492906B2 (en) 2006-04-28 2013-07-23 Utac Thai Limited Lead frame ball grid array with traces under die
US8487451B2 (en) 2006-04-28 2013-07-16 Utac Thai Limited Lead frame land grid array with routing connector trace under unit
US20100127363A1 (en) * 2006-04-28 2010-05-27 Utac Thai Limited Very extremely thin semiconductor package
US9099317B2 (en) 2006-04-28 2015-08-04 Utac Thai Limited Method for forming lead frame land grid array
US8460970B1 (en) 2006-04-28 2013-06-11 Utac Thai Limited Lead frame ball grid array with traces under die having interlocking features
US20090209064A1 (en) * 2006-04-28 2009-08-20 Somchai Nonahasitthichai Lead frame land grid array
US8652879B2 (en) 2006-04-28 2014-02-18 Utac Thai Limited Lead frame ball grid array with traces under die
US8704381B2 (en) 2006-04-28 2014-04-22 Utac Thai Limited Very extremely thin semiconductor package
US20110147931A1 (en) * 2006-04-28 2011-06-23 Utac Thai Limited Lead frame land grid array with routing connector trace under unit
US20110198752A1 (en) * 2006-04-28 2011-08-18 Utac Thai Limited Lead frame ball grid array with traces under die
US8310060B1 (en) 2006-04-28 2012-11-13 Utac Thai Limited Lead frame land grid array
US8575762B2 (en) 2006-04-28 2013-11-05 Utac Thai Limited Very extremely thin semiconductor package
US8125077B2 (en) 2006-09-26 2012-02-28 Utac Thai Limited Package with heat transfer
US20100327432A1 (en) * 2006-09-26 2010-12-30 Utac Thai Limited Package with heat transfer
US8013437B1 (en) 2006-09-26 2011-09-06 Utac Thai Limited Package with heat transfer
US9761435B1 (en) 2006-12-14 2017-09-12 Utac Thai Limited Flip chip cavity package
US9093486B2 (en) 2006-12-14 2015-07-28 Utac Thai Limited Molded leadframe substrate semiconductor package
US9082607B1 (en) 2006-12-14 2015-07-14 Utac Thai Limited Molded leadframe substrate semiconductor package
US9196470B1 (en) 2006-12-14 2015-11-24 Utac Thai Limited Molded leadframe substrate semiconductor package
US9711343B1 (en) 2006-12-14 2017-07-18 Utac Thai Limited Molded leadframe substrate semiconductor package
US9099294B1 (en) 2006-12-14 2015-08-04 Utac Thai Limited Molded leadframe substrate semiconductor package
US9899208B2 (en) 2006-12-14 2018-02-20 Utac Thai Limited Molded leadframe substrate semiconductor package
US8338922B1 (en) 2007-11-06 2012-12-25 Utac Thai Limited Molded leadframe substrate semiconductor package
US7790512B1 (en) 2007-11-06 2010-09-07 Utac Thai Limited Molded leadframe substrate semiconductor package
US8071426B2 (en) 2008-05-22 2011-12-06 Utac Thai Limited Method and apparatus for no lead semiconductor package
US8063470B1 (en) 2008-05-22 2011-11-22 Utac Thai Limited Method and apparatus for no lead semiconductor package
US20100311208A1 (en) * 2008-05-22 2010-12-09 Utac Thai Limited Method and apparatus for no lead semiconductor package
US20100067203A1 (en) * 2008-07-08 2010-03-18 T-Ray Science Inc. Apparatus for carrying photoconductive integrated circuits
US20110039371A1 (en) * 2008-09-04 2011-02-17 Utac Thai Limited Flip chip cavity package
US9947605B2 (en) 2008-09-04 2018-04-17 UTAC Headquarters Pte. Ltd. Flip chip cavity package
US8334764B1 (en) 2008-12-17 2012-12-18 Utac Thai Limited Method and apparatus to prevent double semiconductor units in test socket
US8569877B2 (en) 2009-03-12 2013-10-29 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US8431443B2 (en) 2009-03-12 2013-04-30 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US8367476B2 (en) 2009-03-12 2013-02-05 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US20100230802A1 (en) * 2009-03-12 2010-09-16 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US20100233854A1 (en) * 2009-03-12 2010-09-16 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US20110232693A1 (en) * 2009-03-12 2011-09-29 Utac Thai Limited Metallic solderability preservation coating on metal part of semiconductor package to prevent oxide
US20110018111A1 (en) * 2009-07-23 2011-01-27 Utac Thai Limited Leadframe feature to minimize flip-chip semiconductor die collapse during flip-chip reflow
US9449900B2 (en) 2009-07-23 2016-09-20 UTAC Headquarters Pte. Ltd. Leadframe feature to minimize flip-chip semiconductor die collapse during flip-chip reflow
US8368189B2 (en) 2009-12-04 2013-02-05 Utac Thai Limited Auxiliary leadframe member for stabilizing the bond wire process
US20110133319A1 (en) * 2009-12-04 2011-06-09 Utac Thai Limited Auxiliary leadframe member for stabilizing the bond wire process
US9355940B1 (en) 2009-12-04 2016-05-31 Utac Thai Limited Auxiliary leadframe member for stabilizing the bond wire process
US20110221051A1 (en) * 2010-03-11 2011-09-15 Utac Thai Limited Leadframe based multi terminal ic package
US8722461B2 (en) 2010-03-11 2014-05-13 Utac Thai Limited Leadframe based multi terminal IC package
US8575732B2 (en) 2010-03-11 2013-11-05 Utac Thai Limited Leadframe based multi terminal IC package
US8871571B2 (en) 2010-04-02 2014-10-28 Utac Thai Limited Apparatus for and methods of attaching heat slugs to package tops
US9922913B2 (en) 2012-05-10 2018-03-20 Utac Thai Limited Plated terminals with routing interconnections semiconductor device
US9000590B2 (en) 2012-05-10 2015-04-07 Utac Thai Limited Protruding terminals with internal routing interconnections semiconductor device
US9029198B2 (en) 2012-05-10 2015-05-12 Utac Thai Limited Methods of manufacturing semiconductor devices including terminals with internal routing interconnections
US9449905B2 (en) 2012-05-10 2016-09-20 Utac Thai Limited Plated terminals with routing interconnections semiconductor device
US9922914B2 (en) 2012-05-10 2018-03-20 Utac Thai Limited Plated terminals with routing interconnections semiconductor device
US9972563B2 (en) 2012-05-10 2018-05-15 UTAC Headquarters Pte. Ltd. Plated terminals with routing interconnections semiconductor device
US9006034B1 (en) 2012-06-11 2015-04-14 Utac Thai Limited Post-mold for semiconductor package having exposed traces
US9397031B2 (en) 2012-06-11 2016-07-19 Utac Thai Limited Post-mold for semiconductor package having exposed traces
US10242934B1 (en) 2014-05-07 2019-03-26 Utac Headquarters Pte Ltd. Semiconductor package with full plating on contact side surfaces and methods thereof
US10269686B1 (en) 2015-05-27 2019-04-23 UTAC Headquarters PTE, LTD. Method of improving adhesion between molding compounds and an apparatus thereof
US10242953B1 (en) 2015-05-27 2019-03-26 Utac Headquarters PTE. Ltd Semiconductor package with plated metal shielding and a method thereof
US9917038B1 (en) 2015-11-10 2018-03-13 Utac Headquarters Pte Ltd Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10096490B2 (en) 2015-11-10 2018-10-09 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10163658B2 (en) 2015-11-10 2018-12-25 UTAC Headquarters PTE, LTD. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10032645B1 (en) 2015-11-10 2018-07-24 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US9922843B1 (en) 2015-11-10 2018-03-20 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US9805955B1 (en) 2015-11-10 2017-10-31 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10325782B2 (en) 2015-11-10 2019-06-18 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10734247B2 (en) 2015-11-10 2020-08-04 Utac Headquarters PTE. Ltd Semiconductor package with multiple molding routing layers and a method of manufacturing the same
US10276477B1 (en) 2016-05-20 2019-04-30 UTAC Headquarters Pte. Ltd. Semiconductor package with multiple stacked leadframes and a method of manufacturing the same

Also Published As

Publication number Publication date
US5237268A (en) 1993-08-17
JPH07123133B2 (en) 1995-12-25
JPH0496344A (en) 1992-03-27

Similar Documents

Publication Publication Date Title
US5396185A (en) System and carrier for testing semiconductor integrated circuit devices
JP2991440B2 (en) Power line test method for integrated circuits
US6762486B2 (en) Test circuit and multi-chip package type semiconductor device having the test circuit
US4967142A (en) Electronic module comprising a first substrate element with a functional part, and a second substrate element for testing an interconnection function, socket, substrate element and electronic apparatus therefor
US5453991A (en) Integrated circuit device with internal inspection circuitry
US4812742A (en) Integrated circuit package having a removable test region for testing for shorts and opens
KR100192575B1 (en) Universal burn-in board
CN110556363A (en) Thin film type package and display device having the same
US20070001705A1 (en) Integrated circuit and circuit board
EP0414378B1 (en) An adapter for integrated circuit elements and a method using the adapter for testing assembled elements
US20030214008A1 (en) Semiconductor integrated circuit with shortened pad pitch
US6181146B1 (en) Burn-in board
US7960982B2 (en) Supply current based testing of CMOS output stages
US5393991A (en) Hybrid integrated circuit device having burn-in testing means
JPH08179011A (en) Pin testing circuit for semiconductor test device
US6819161B2 (en) Structure for temporarily isolating a die from a common conductor to facilitate wafer level testing
JP3495835B2 (en) Semiconductor integrated circuit device and inspection method thereof
JPH07159483A (en) Integrated circuit device and its testing method
KR100471780B1 (en) Tape carrier package with three-color data output
KR960013757B1 (en) Integrated circuit device
KR100505661B1 (en) System for semiconductor test and method for operating the same
US6773934B2 (en) Method for releasable contact-connection of a plurality of integrated semiconductor modules on a wafer
KR100470989B1 (en) Verification Probe Card
JP2952909B2 (en) Test method for semiconductor integrated circuit and its package
JPH05341014A (en) Semiconductor module mono-body, semiconductor module device, and method for testing

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: APPLICATION UNDERGOING PREEXAM PROCESSING

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12