US4430743A - Fast start-up system for transversal equalizers - Google Patents
Fast start-up system for transversal equalizers Download PDFInfo
- Publication number
- US4430743A US4430743A US06/321,101 US32110181A US4430743A US 4430743 A US4430743 A US 4430743A US 32110181 A US32110181 A US 32110181A US 4430743 A US4430743 A US 4430743A
- Authority
- US
- United States
- Prior art keywords
- values
- sequence
- fourier transform
- phase
- discrete fourier
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03012—Arrangements for removing intersymbol interference operating in the time domain
- H04L25/03114—Arrangements for removing intersymbol interference operating in the time domain non-adaptive, i.e. not adjustable, manually adjustable, or adjustable only during the reception of special signals
- H04L25/03133—Arrangements for removing intersymbol interference operating in the time domain non-adaptive, i.e. not adjustable, manually adjustable, or adjustable only during the reception of special signals with a non-recursive structure
Definitions
- This invention relates to automatic equalizers for compensating distorting data transmission channels and more particularly to rapid initial adjustment of such equalizers with respect to channel characteristics.
- the equalizer generally consists of a transversal filter with adjustable tap coefficients.
- the optimum tap gains can theoretically be calculated from a system of simultaneous equations. Automatic equalizers solve these equations by iterative algorithms, which lead to results of sufficient precision for practical use after a finite number of iterations. After initial adjustment, the receiver associated with the equalizer is ready for data reception.
- the efficiency of a data transmission system relative to start-up time may be defined as
- T M and T S are respectively message time and start-up time.
- T S 250 miliseconds to start up.
- High-speed data sets themselves often require longer absolute start-up times because more sophisticated carrier and timing control as well as equalizer control are required. In this example 95 percents of the connection time for the message is needed for start up, while only 5 percents is used for actual information transfer.
- An object of the invention is to provide a fast start-up system for transversal equalizers which can overcome the above drawbacks and shorten the start-up time.
- a fast start-up system for a transversal equalizer comprising means provided in a transmitter for generating a periodic symbol sequence with a period L, the auto correlation function of said sequence being completely 0 except for its center; means for generating and transmitting a test signal based upon said generated symbol sequence; means provided in a receiver for generating the same symbol sequence as that generated in the transmitter in a proper phase relation thereto according to a received signal; means for calculating the correlation between L sampled values obtained by sampling the received test signal at the symbol interval and a sequence obtained by recirculating said periodic symbol sequence for each of consecutive M shifted phases; means for calculating the correlation between L sampled values obtained by sampling the received test signal at the symbol interval with a phase differring from the phase of said first-mentioned sampled values by an amount corresponding to one half of the symbol interval and a sequence obtained by recirculating said periodic symbol sequence for each of M' consecutive shifted phases; means for multiplying said calculated M+M' correlation values by
- FIG. 1 is a block diagram showing an embodiment of the invention
- FIGS. 2 to 6 are block diagrams showing essential portions of the embodiment of FIG. 1;
- FIGS. 7A to 7M are waveform diagrams for explaining the operation of the embodiment of the invention.
- thin lines represent time-serial binary or analog signal lines and thick lines represent parallel binary signal lines.
- the construction according to the invention comprises a first section for removing phase disturbances caused by the transmission channel, such as frequency offsets and carrier phase jitters, from the input signal, a second section for estimating the impulse response of the transmission channel from the input signal removed of the transmission channel phase disturbances, and a third section for controlling the tap coefficients of a transversal filter constituting an equalizer according to the estimated impulse response.
- phase disturbances caused by the transmission channel such as frequency offsets and carrier phase jitters
- a periodic symbol sequence a 0 , a 1 , . . . , a L-1 , a 0 , a 1 , . . . with a period L equal to or longer than the ratio between the significant duration of impulse response and the symbol interval is transmitted.
- phase variation term in equation (2) can be removed under the following conditions as will be described below:
- phase rotation is effected in the reverse direction by an amount corresponding to the extracted phase variation term.
- phase term h p is constant and does not constitute any obstruction to the adjustment of an automatic equalizer.
- condition (3) can be met by assigning the afore-mentioned values of ⁇ and ⁇ to all the other M sequences and quadratic residue sequences.
- the second section according to the invention i.e., means for estimating the impulse response from sampled values free from phase variation
- the vector R represents L measured values containing information about the impulse response sampled values.
- M ( ⁇ L) impulse response sampled values from the measured values a least square method is well known. According to this method, since R can be expressed, from equation (1), as
- the estimation of the impulse response on the basis of equation (10) can thus be done very simply by generating a periodic symbol sequence on the receiving side and taking the inner product of its recirculated sequence and L received sampled values. If the phase of the symbol sequence generated on the receiving side is deviated, however, it is necessary to generate a symbol sequence at a proper phase or return the estimated response to the proper position through the detection of the amount of the recirculated shift, because the estimated impulse response is obtained through the recirculation.
- the number of measurement values is L, i.e., the value of one period of the symbol sequence
- estimation under a similar principle may be obtained by setting the number to an integral multiple of L. In this case, the precision of estimation can be improved by extending the training period.
- the principle of the third section according to the invention i.e., means for setting the optimum value of the tap gain of the transversal automatic equalizer without being affected by the sampling phase.
- the purpose of the equalizer is to provide, ##EQU8## where -( ⁇ /T) ⁇ ( ⁇ /T) and E( ⁇ ) is the characteristic of the equalizer.
- T tap interval of the transversal automatic equalizer
- the invention aims to provide means for setting the initial value of the transversal automatic equalizer tap gain by avoiding such a situation.
- the estimation of equation (11) is done for H and H' which is out of phase relative to H by T/2, and a vector H T/2 is obtained by interleaving the individual elements.
- the vector R' used instead of R in equation (11) includes as a component the element given as
- Nq( ⁇ i ) is the Nyquist characteristic.
- the tap interval of the transversal equalizer should be shorter than 1/B, for instance, T/2.
- the optimization of the tap gain can be obtained through the inverse Fourier transform of N values resulting from dividing Nq( ⁇ i ) by the i-th value of the estimated transmission channel characteristic.
- a real and an imaginary part of a demodulated signal obtained as a result of product demodulation of a quadrature amplitude modulated signal in a demodulator circuit, not shown, are applied to terminals 1 and 2, respectively.
- the real and imaginary parts of the signal are sampled by sample/hold circuits 3 and 4, respectively.
- the sampled signals are converted through respective analog-to-digital (A/D) converters 5 and 6 into corresponding digital signals.
- A/D analog-to-digital
- the fast start-up system comprises a phase compensation network 7 for removing from the digital signals the phase disturbance such as frequency offsets and carrier phase jitters introduced into the digital signals in the transmission line, a fast learn network 8 for estimating the impulse response of the transmission line from the digital signals removed of the phase disturbances, and an equalization control network 9 for controlling the tap coefficient of a transversal filter constituting an equalizer 10 according to the estimated impulse response.
- a phase compensation network 7 for removing from the digital signals the phase disturbance such as frequency offsets and carrier phase jitters introduced into the digital signals in the transmission line
- a fast learn network 8 for estimating the impulse response of the transmission line from the digital signals removed of the phase disturbances
- an equalization control network 9 for controlling the tap coefficient of a transversal filter constituting an equalizer 10 according to the estimated impulse response.
- the phase compensation network 7 materializing the first section in the principle underlying the invention will be described with reference to FIGS. 2 and 7A to 7H. In the description below, processing of the real part of signal is discussed, and it is to be understood that a similar processing is made for the imaginary part of signal.
- the outputs of the A/D converters 5 and 6 shown in FIG. 1 are fed to a peak detector 13 which will be described later in detail. When the peak detector 13 detects the peak with ⁇ T/2 accuracy in the impulse response carrying the first symbol a 0 appearing at the outputs of the A/D converters 5 and 6, it generates a trigger pulse.
- the output (FIG.
- the contents of the shift register 11 are shifted out and also recirculated under the control of L in-frame pulses generated from the pulse generator 16.
- the pulse output of the pulse generator 16 is also directed to a symbol generator 14 (to be described later in detail), and symbols (FIG. 7F) for one period are sequentially generated according to L in-frame pulses.
- Each shift-out output (FIG. 7E) of the shift register 11 and each generated symbol are multiplied by a multiplier 12, and the results are accumulated (FIG. 7G) in an accumulator 15 which is cleared by the frame pulse at the symbol rate.
- the symbol generator 14 is initialized such that it generates the sequence a.sub. 0, a 1 , . . .
- the result of accumulation is ⁇ i in the equation (4).
- the result of accumulation is coupled at the symbol rate to a phase detector 17 in a phase detector section 170.
- the phase angle of ⁇ i is calculated in the circuit 17 from the real and imaginary parts of the accumulation result, and the result of calculation is fed to a ROM 18 to generate complex numbers each consisting of a cosine real part and a minus sine imaginary part, i.e., exp (-j arg ⁇ i ) at the symbol rate.
- exp (-j arg ⁇ i ) is held.
- the output of the phase detector 170 is multiplied in multipliers 19 and 20 by the outputs of the A/D converters 5 and 6 for every period T/2.
- the outputs of the multipliers 19 and 20 are added together in an adder 21.
- the output of the adder is held for the period T/2.
- the network 8 for estimating the impulse response which corresponds to the second section in the principle underlying the invention, will now be described with reference to FIGS. 3 and 7I to 7M.
- the output of the adder 21 (FIG. 2) is multiplied in a multiplier 40 by a symbol generated from a symbol generator 44.
- the symbol generator 44 is driven by a frame pulse synchronized to the frame pulse from the pulse generator 16 (FIG. 2) and 2L in-frame pulses (FIG. 7J) generated from a pulse generator 45 and multiplies one output (in the period T/2) of the adder 21 by L symbols (FIG. 7K).
- the output of the multiplier 40 is added in an adder 41 to the output of an 2L-stage shift register 42, which shifts out under the control of L pulses (FIG. 7I) generated from the pulse generator 45 during the period T/2.
- the output of the adder 41 is shifted into a shift register 42.
- the contents of the shift register 42 are held cleared while a timer 46 is providing a reset pulse output.
- the timer 46 continues to provide the reset pulse until a predetermined period of time has elapsed from the appearance of the trigger signal from the aforementioned peak detector 13 (FIG. 2), and after the lapse of a period LT from the deactivation of delivery of the reset pulse, it transmits a signal to the pulse generator 45 to stop the generation of pulses.
- the timer 46 discontinues the provision of the reset pulse, the initial state of the symbol generator 44 is set to a predetermined value.
- 2 L accumulators each constituted by the adder 41 and shift register 42 calculate H in the equation (11) and H' which is out of phase relative to H by T/2.
- the contents of the shift register 42 are L times h L , h L-1 , . . . , h L- (M-1), h L-1/2 , h L-3/2 , . . . , h L- (M-1)-1/2 (FIG. 7M).
- An attenuator 43 multiplies the contents of the shift register 42 by a value corresponding to 1/L.
- the equalization control or tap coefficient control network 9 realizing the third portion of the principle underlying the invention will be described with reference to FIG. 4.
- the output of the attenuator (FIG. 3) is fed in the form expressed by the equation (16) to a memory section of a high rate Fourier transform processor 47.
- the processor 47 provides Fourier transform for N points, N being a power of 2 greater than 2L, and inserts 0 for N-2L points.
- a divider 48 divides N Nyquist characteristic values stored in memory by the corresponding processor outputs. The result of division corresponds to the frequency characteristic that is to be realized by the equalizer.
- the result of division is returned by a high speed inverse Fourier converter 49 to a time region.
- the numerical value returned to the time region is directly supplied as the optimum complex values W 1 , . . . , W k , where k is the number of taps, of tap gain of the transversal automatic equalizer 10 which is constituted by a delay line tapped at an interval of T/2.
- the impulse response of the transmission channel is estimated in the network 8 from the test signal free from phase variations that is provided from the phase compensation network 7, and the equalization control network 9 determines the optimum value of the filter coefficient of the equalization network 10 according to the estimated impulse response.
- FIg. 5 shows a block diagram showing an example of the peak detector 13 shown in FIG. 2.
- the outputs of the A/D converters 5 and 6 are fed to a transversal filter 90, which includes a (2L-1)-stage shift register 22 for shifting in for every period T/2 and means for weighting the odd number order outputs of the shift register by a symbol sequence a 0 to a L-1 .
- the output of the transversal filter 90 is noise before the arrival of the first test signal energy at the receiving terminal and, after the arrival of the test signal, assumes sequential impulse response precursors h 0 , h 1/2 , h 1 , . . . , h p inclusive of phase rotation.
- the output of the transversal filter 90 is fed to an absolute value calculator 25, which calculates the sum of the squares of the real and imaginary parts and provides the square of the absolute value thereof. This value is compared to a comparator 28 with a value stored in a register 29. If the compared output of the absolute value calculator 29 is greater, the contents of the register 28 are renewed with that value. If the output of the absolute value calculator 25 is less, a trigger pulse is gated through a gate 31 to the outside. The gate 31 is driven by the output of a comparator 27, which generates a trigger signal when the output of the absolute value calculator 25 exceeds a threshold higher than the noise level, and is held open for a definite period (for instance LT).
- FIG. 6 shows an example of the symbol sequence generator 14 in case when the period is 15.
- Flip-flops 32, 33, 34 and 35 are set to an initial state of 1 and are driven by the clock generated from the clock generator 16 (FIG. 2) mentioned before.
- the outputs of the flip-flops 34 and 35 are coupled to an exclusive OR gate 36, and the exclusive OR output therefrom is fed back to the flip-flop 32 while it is also fed to an adder 37, to which a reference voltage generated from a reference voltage generator 38 is also supplied.
- the output of the adder is multiplied by a constant in an amplifier 39.
- the output of the amplifier 39 corresponds to ⁇ and ⁇ in the equation (7).
- test signal suited to the transmission line is generated according to the output signal of an amplifier 39 provided on the transmitting side.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Filters That Use Time-Delay Elements (AREA)
Abstract
Description
ε=T.sub.M /(T.sub.M +T.sub.S),
ρ.sub.i =Lh.sub.p exp (jφ.sub.i) (5)
γ.sub.i =S.sub.i exp (-jargρ.sub.i) (6)
αααβααββαβα.beta.βββ ##EQU5##
0001001100101111
R=AH+N (8) ##EQU6## MT: significant duration of impulse response (MT≦LT) and <M>=M modulo L. Thus, the estimated value H of H is given as
H=[A*A].sup.-1 A*R (10)
H=1/L A*R (11)
E(ω)=F[H].sup.-1 (15)
γ.sub.i+1/2 =S.sub.i+1/2 exp (-jargρi)
H(T/2)=(h.sub.L, h.sub.L-1/2, h.sub.L-1, h.sub.L-3/2 . . . , h.sub.L-(M-1), h.sub.L-(M-1/2)) (16)
F[H.sub.T/2 ]=H(ωi)e.sup.jωiτ (18)
H(ω.sub.i)e.sup.jω i·E(ω.sub.i)=Nq(ω.sub.i) (19)
Claims (2)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP55-161534 | 1980-11-17 | ||
JP16153480A JPS5784632A (en) | 1980-11-17 | 1980-11-17 | Data transmission device |
JP55-174198 | 1980-12-10 | ||
JP55174198A JPS5797736A (en) | 1980-12-10 | 1980-12-10 | Phase compensator |
Publications (1)
Publication Number | Publication Date |
---|---|
US4430743A true US4430743A (en) | 1984-02-07 |
Family
ID=26487631
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/321,101 Expired - Lifetime US4430743A (en) | 1980-11-17 | 1981-11-13 | Fast start-up system for transversal equalizers |
Country Status (5)
Country | Link |
---|---|
US (1) | US4430743A (en) |
EP (1) | EP0052362B1 (en) |
BR (1) | BR8107464A (en) |
CA (1) | CA1171470A (en) |
DE (1) | DE3168697D1 (en) |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4547889A (en) * | 1982-06-11 | 1985-10-15 | Consiglio Nazionale Delle Ricerche | Auto-orthogonalizing system of equalization adapted to a range of discrete frequencies and equalizer which activates the system |
US4561100A (en) * | 1981-01-20 | 1985-12-24 | Sanyo Electric Co., Ltd. | Digital signal receiver |
US4571733A (en) * | 1981-12-28 | 1986-02-18 | Fujitsu Limited | Automatic equalization device and method of starting-up the same |
US4593161A (en) * | 1983-06-30 | 1986-06-03 | International Business Machines Corp. | Method of initializing a filter in an echo canceller and communication system using said method |
US4811097A (en) * | 1987-10-29 | 1989-03-07 | Videotek, Inc. | Video signal processor |
WO1991017607A1 (en) * | 1990-05-01 | 1991-11-14 | Dancall Radio A/S | A method of equalization in a receiver of signals having passed a transmission channel |
US5168507A (en) * | 1986-08-07 | 1992-12-01 | International Mobile Machines Corporation | Automatic adaptive equalizer |
US5434883A (en) * | 1991-01-23 | 1995-07-18 | Fujitsu Limited | Adaptive equalizers |
US5642381A (en) * | 1993-04-26 | 1997-06-24 | Kabushiki Kaisha Toshiba | Signal equalizer |
US5657358A (en) | 1985-03-20 | 1997-08-12 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or plurality of RF channels |
US5778029A (en) * | 1993-05-13 | 1998-07-07 | Lockheed Martin Aerospace Corporation | Signal conditioner with symbol addressed lookup table producing values which compensate linear and non-linear distortion using transversal filter |
US5842137A (en) * | 1986-08-07 | 1998-11-24 | Interdigital Technology Corporation | Subscriber unit for wireless digital telephone system |
US5852604A (en) | 1993-09-30 | 1998-12-22 | Interdigital Technology Corporation | Modularly clustered radiotelephone system |
US6018317A (en) * | 1995-06-02 | 2000-01-25 | Trw Inc. | Cochannel signal processing system |
US6088389A (en) * | 1997-05-13 | 2000-07-11 | Lucent Technologies, Inc. | System and method for training a plurality of equalizers and a modem employing the system or method |
US6377683B1 (en) | 1998-05-29 | 2002-04-23 | 3Com Corporation | Low complexity frequency domain echo canceller for DMT transceivers |
US6507585B1 (en) | 1998-05-27 | 2003-01-14 | 3Com Corporation | Multi-carrier LAN adapter device using frequency domain equalizer |
US6603811B1 (en) | 1998-05-29 | 2003-08-05 | 3Com Corporation | Low complexity frequency domain equalizer having fast re-lock |
US6704317B1 (en) | 1998-05-27 | 2004-03-09 | 3Com Corporation | Multi-carrier LAN modem server |
US6891887B1 (en) | 1998-05-27 | 2005-05-10 | 3Com Corporation | Multi-carrier LAN adapter device using interpolative equalizer |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0270706B1 (en) * | 1982-06-14 | 1993-03-24 | Telecommunications Radioelectriques Et Telephoniques T.R.T. | Method of reducing the convergence time of an echo canceller |
FR2528643A1 (en) * | 1982-06-14 | 1983-12-16 | Trt Telecom Radio Electr | METHOD FOR REDUCING THE CONVERGENCE TIME OF AN ECHO CANCER AND DEVICE USED FOR CARRYING OUT SAID METHOD |
GB2128456A (en) * | 1982-10-01 | 1984-04-26 | Standard Telephones Cables Ltd | Improvements in or relating to data transmission and receiving systems |
FR2541837A1 (en) * | 1983-02-25 | 1984-08-31 | Trt Telecom Radio Electr | METHOD FOR REDUCING THE CONVERGENCE TIME OF AN ECHO CANCER AND DEVICE FOR CARRYING OUT SAID METHOD |
FR2556530B1 (en) * | 1983-10-28 | 1986-04-04 | Telediffusion Fse | ECHO CORRECTION DEVICE, ESPECIALLY FOR A DATA BROADCASTING SYSTEM |
JP2508298B2 (en) * | 1989-10-18 | 1996-06-19 | 日本電気株式会社 | Digital signal receiving system and receiving apparatus |
DE69120594T2 (en) * | 1990-04-26 | 1997-01-09 | Fujitsu Ltd | Waveform equalizer with neural network |
JP2605566B2 (en) * | 1992-12-25 | 1997-04-30 | 日本電気株式会社 | Adaptive equalizer |
US6185251B1 (en) | 1998-03-27 | 2001-02-06 | Telefonaktiebolaget Lm Ericsson | Equalizer for use in multi-carrier modulation systems |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3715666A (en) * | 1971-03-30 | 1973-02-06 | Bell Telephone Labor Inc | Fast start-up system for transversal equalizers |
US3935535A (en) * | 1974-09-09 | 1976-01-27 | Hycom Incorporated | Fast equalization acquisition for automatic adaptive digital modem |
US4047013A (en) * | 1975-07-09 | 1977-09-06 | International Business Machines Corporation | Method and apparatus for fast determination of initial transversal equalizer coefficient values |
FR2337465A1 (en) * | 1975-12-30 | 1977-07-29 | Ibm France | METHOD AND DEVICE FOR DETERMINING THE INITIAL VALUES OF THE COEFFICIENTS OF A COMPLEX TRANSVERSAL EQUALIZER |
US4027258A (en) * | 1976-06-01 | 1977-05-31 | Xerox Corporation | Time domain automatic equalizer with frequency domain control |
FR2358061A1 (en) * | 1976-07-08 | 1978-02-03 | Ibm France | EQUALIZATION METHOD AND DEVICE USING THE FOURIER TRANSFORM |
-
1981
- 1981-11-13 US US06/321,101 patent/US4430743A/en not_active Expired - Lifetime
- 1981-11-14 EP EP81109695A patent/EP0052362B1/en not_active Expired
- 1981-11-14 DE DE8181109695T patent/DE3168697D1/en not_active Expired
- 1981-11-17 BR BR8107464A patent/BR8107464A/en not_active IP Right Cessation
- 1981-11-17 CA CA000390250A patent/CA1171470A/en not_active Expired
Cited By (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4561100A (en) * | 1981-01-20 | 1985-12-24 | Sanyo Electric Co., Ltd. | Digital signal receiver |
US4571733A (en) * | 1981-12-28 | 1986-02-18 | Fujitsu Limited | Automatic equalization device and method of starting-up the same |
US4547889A (en) * | 1982-06-11 | 1985-10-15 | Consiglio Nazionale Delle Ricerche | Auto-orthogonalizing system of equalization adapted to a range of discrete frequencies and equalizer which activates the system |
US4593161A (en) * | 1983-06-30 | 1986-06-03 | International Business Machines Corp. | Method of initializing a filter in an echo canceller and communication system using said method |
US20050025101A1 (en) * | 1985-03-20 | 2005-02-03 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US20050018636A1 (en) * | 1985-03-20 | 2005-01-27 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US6393002B1 (en) | 1985-03-20 | 2002-05-21 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US6771667B2 (en) | 1985-03-20 | 2004-08-03 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US6014374A (en) | 1985-03-20 | 2000-01-11 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US5657358A (en) | 1985-03-20 | 1997-08-12 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or plurality of RF channels |
US5687194A (en) * | 1985-03-20 | 1997-11-11 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US5734678A (en) | 1985-03-20 | 1998-03-31 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US6282180B1 (en) | 1985-03-20 | 2001-08-28 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US20050025094A1 (en) * | 1985-03-20 | 2005-02-03 | Interdigital Technology Corporation | Subscriber RF telephone system for providing multiple speech and/or data signals simultaneously over either a single or a plurality of RF channels |
US5842137A (en) * | 1986-08-07 | 1998-11-24 | Interdigital Technology Corporation | Subscriber unit for wireless digital telephone system |
US5168507A (en) * | 1986-08-07 | 1992-12-01 | International Mobile Machines Corporation | Automatic adaptive equalizer |
US4811097A (en) * | 1987-10-29 | 1989-03-07 | Videotek, Inc. | Video signal processor |
WO1991017607A1 (en) * | 1990-05-01 | 1991-11-14 | Dancall Radio A/S | A method of equalization in a receiver of signals having passed a transmission channel |
US5434883A (en) * | 1991-01-23 | 1995-07-18 | Fujitsu Limited | Adaptive equalizers |
US5642381A (en) * | 1993-04-26 | 1997-06-24 | Kabushiki Kaisha Toshiba | Signal equalizer |
US5835531A (en) * | 1993-04-26 | 1998-11-10 | Kabushiki Kaisha Toshiba | Signal equalizer |
US5778029A (en) * | 1993-05-13 | 1998-07-07 | Lockheed Martin Aerospace Corporation | Signal conditioner with symbol addressed lookup table producing values which compensate linear and non-linear distortion using transversal filter |
US5852604A (en) | 1993-09-30 | 1998-12-22 | Interdigital Technology Corporation | Modularly clustered radiotelephone system |
US6496488B1 (en) | 1993-09-30 | 2002-12-17 | Interdigital Technology Corporation | Modularly clustered radiotelephone system |
US20030076802A1 (en) * | 1993-09-30 | 2003-04-24 | Interdigital Technology Corporation | Modularly clustered radiotelephone system |
US6208630B1 (en) | 1993-09-30 | 2001-03-27 | Interdigital Technology Corporation | Modulary clustered radiotelephone system |
US20070274258A1 (en) * | 1993-09-30 | 2007-11-29 | Interdigital Technology Corporation | Radiotelephone apparatus and method |
US6018317A (en) * | 1995-06-02 | 2000-01-25 | Trw Inc. | Cochannel signal processing system |
US6088389A (en) * | 1997-05-13 | 2000-07-11 | Lucent Technologies, Inc. | System and method for training a plurality of equalizers and a modem employing the system or method |
US6507585B1 (en) | 1998-05-27 | 2003-01-14 | 3Com Corporation | Multi-carrier LAN adapter device using frequency domain equalizer |
US6704317B1 (en) | 1998-05-27 | 2004-03-09 | 3Com Corporation | Multi-carrier LAN modem server |
US6891887B1 (en) | 1998-05-27 | 2005-05-10 | 3Com Corporation | Multi-carrier LAN adapter device using interpolative equalizer |
US6603811B1 (en) | 1998-05-29 | 2003-08-05 | 3Com Corporation | Low complexity frequency domain equalizer having fast re-lock |
US6377683B1 (en) | 1998-05-29 | 2002-04-23 | 3Com Corporation | Low complexity frequency domain echo canceller for DMT transceivers |
Also Published As
Publication number | Publication date |
---|---|
EP0052362B1 (en) | 1985-01-30 |
CA1171470A (en) | 1984-07-24 |
EP0052362A1 (en) | 1982-05-26 |
DE3168697D1 (en) | 1985-03-14 |
BR8107464A (en) | 1982-08-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4430743A (en) | Fast start-up system for transversal equalizers | |
US4789994A (en) | Adaptive equalizer using precursor error signal for convergence control | |
US5048060A (en) | Digital signal receiving circuit with means for controlling a baud rate sampling phase by a power of sampled signals | |
EP0998785B1 (en) | Adaptively equalized burst receiver and method for upstream broadband data | |
US5870438A (en) | Fast resynchronization system for high-speed data transmission | |
US3524169A (en) | Impulse response correction system | |
US4285061A (en) | Equalizer sample loading in voiceband data sets | |
US5369668A (en) | Fast response matched filter receiver with decision feedback equalizer | |
US4262360A (en) | Method and device for detecting a pseudo-random sequence of carrier phase changes of 0° and 180° in a data receiver | |
GB1505139A (en) | Ultrafast adaptive digital modem | |
US4542514A (en) | Method of measuring quality of a signal received by a receiver of a two-dimensional linear modulation data communication system | |
US5150380A (en) | Receiver capable of removing both intersymbol interference and frequency offset | |
JPH0317424B2 (en) | ||
JP2847298B2 (en) | Digital control method and circuit for frequency and / or phase of scan clock pulse | |
US4597089A (en) | Single pulse fast learn modem | |
US4539689A (en) | Fast learn digital adaptive equalizer | |
EP0529585A2 (en) | Channel impulse response estimator for MLSE receiver for rapidly changing channels | |
US5995572A (en) | Method for measuring frequency shift in digital communications using synchronization sequence and channel step response | |
CA1246707A (en) | Apparatus for cancelling periodic carrier phase jitters | |
US4745625A (en) | Transition detector | |
US4969163A (en) | Timing control for Modem receivers | |
JP6975760B2 (en) | Autocorrelator and receiver | |
JP3306736B2 (en) | Frequency offset compensation circuit | |
US5278867A (en) | Receiver system for processing signals received on diversity channels | |
US5790600A (en) | Method of compensating differences in group propagation times between the analog filters of a transmitter and between those of a receiver for signals in phase quadrature corresponding compensation apparatus and a corresponding transmission system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NIPPON ELECTRIC CO LTD 33-1 SHIBA GOCHOME MINATO-K Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:WATANABE, KOJIRO;REEL/FRAME:003958/0341 Effective date: 19811102 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, PL 96-517 (ORIGINAL EVENT CODE: M170); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, PL 96-517 (ORIGINAL EVENT CODE: M171); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M185); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |