US4413403A - Method of producing semiconductor devices - Google Patents

Method of producing semiconductor devices Download PDF

Info

Publication number
US4413403A
US4413403A US06/351,407 US35140782A US4413403A US 4413403 A US4413403 A US 4413403A US 35140782 A US35140782 A US 35140782A US 4413403 A US4413403 A US 4413403A
Authority
US
United States
Prior art keywords
film
poly
oxide film
forming
silicon nitride
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/351,407
Inventor
Shoji Ariizumi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Tokyo Shibaura Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tokyo Shibaura Electric Co Ltd filed Critical Tokyo Shibaura Electric Co Ltd
Application granted granted Critical
Publication of US4413403A publication Critical patent/US4413403A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics

Definitions

  • This invention relates to a method of producing semiconductor devices, particularly, to improvements in the method of forming the electrodes and wiring layers of semiconductor devices.
  • FIGS. 1 and 3 are plan views showing the construction of a conventional MOS type field effect transistor.
  • FIG. 2 is a cross sectional view along line II--II of FIG. 1 and FIG. 4 shows the cross section along line IV--IV of FIG. 3.
  • a conventional MOS type field effect transistor comprises, for example, a silicon substrate 3 and an insulation film 4, e.g. silicon oxide film, formed on the surface of the substrate 3. Further, a diffusion layer 1 acting as the source or drain region of the transistor is formed in the substrate 3. In general, a contact hole 5 is formed in the insulation film 4 for providing an electrode 2 consisting of, for example, aluminum in direct contact with the diffusion layer 1.
  • reference numeral 6 shown in FIG. 2 denotes a gate oxide film of the transistor. It is seen that a gate electrode 7 consisting of, for example, polycrystalline silicon, hereinafter referred to as "poly-Si,” is formed on the gate oxide film 6. Further, a field oxide film 8 is formed as shown in the drawing.
  • the area required for forming a single contact hole is determined by (a+b+c) ⁇ W, where "a” is the distance between the mutually facing edges of gate electrode 7 and the contact hole 5, “b” is the distance between the mutually facing edges of the contact hole 5 and the field oxide film 8, "c” is the width of the contact hole 5, and “W” is the gate width.
  • the insulation film 4 is formed relatively thick, e.g., about 5000 ⁇ to 1 ⁇ thick. It follows that the wall of the insulation film 4 defining the contact hole 5 is inclined as shown in FIG. 2, leading to increases in distances "a” and "b” mentioned above.
  • the conventional transistor necessitates a large area for forming a contact hole, resulting in that it is difficult to enhance the integration degree of semiconductor elements in the production of an IC, an LSI, etc.
  • FIGS. 3 and 4 collectively show another kind of conventional MOS type field effect transistor.
  • a first poly-Si layer consisting of a gate 10 and a wiring layer 11 is covered with an insulation film 12 such as a silicon oxide film.
  • the insulation film 12 is provided with a contact hole 13 and, then, a second poly-Si layer 14 acting as a conductive layer is formed on the insulation film 12 so as to bring the second poly-Si layer 14 into direct contact with the first poly-Si layer, i.e., the gate 10 and the wiring layer 11.
  • the first insulation film covering the first poly-Si layer is covered with a second poly-Si layer and, then, with a second insulation film, followed by providing the first and second insulation films with contact holes.
  • a metal wiring layer is formed in a manner to fill the contact holes, thereby connecting the first and second poly-Si layers.
  • the first poly-Si layer should be formed in a manner to provide a sufficient room against deviation in the step of mask-aligning to form the contact hole 13.
  • the conventional method necessitates a large area for forming a contact hole.
  • the required area is further enlarged for avoiding the gate-conductive layer connection above the gate.
  • An object of this invention is to provide a method of producing a semiconductor device which does not comprise forming a contact hole for effecting the connection between wiring layers or between a wiring layer and an electrode (referred to as holeless contact process) as well as a semiconductor device produced by this method.
  • the method of this invention permits markedly decreasing the area required for effecting the connection mentioned above, rendering it possible to enhance prominently the integration degree of the semiconductor elements.
  • a method of producing a semiconductor device comprising the steps of:
  • the conductive film mentioned above consists of poly-Si, molybdenum silicide or a metal such as aluminum.
  • the wall of the insulation film defining a contact hole is inclined as described previously.
  • the prior art is accompanied by deviation of mask-aligning to form a contact hole.
  • the method of the present invention is free from these difficulties.
  • the method of this invention quite differs from the prior art in the manner of bringing a conductive layer into contact with a contact-forming portion of the poly-Si film constituting the electrode and wiring layer of the device.
  • the silicon nitride film positioned on the contact-forming portion is left unremoved and the semiconductor substrate is oxidized so as to form an oxide film convering the exposed surfaces of the substrate and poly-Si film.
  • the method of this invention permits markedly decreasing the required area of a contact portion compared with the prior art.
  • the poly-Si film should preferably be about 5000 ⁇ thick and the oxide film formed by thermal oxidation of the substrate surface should preferably be at least 2000 ⁇ thick.
  • a thin silicon oxide film may be formed between the poly-Si film and the silicon nitride film for absorbing the difference in thermal expansion coefficient between the poly-Si film and the nitride film.
  • the poly-Si film, silicon nitride film and silicon oxide film may be formed and selectively removed by ordinary methods.
  • FIG. 1 is a plan view showing the electrode portion of a conventional MOS type field effect transistor
  • FIG. 2 is a cross sectional view along line II--II of FIG. 1;
  • FIG. 3 is a plan view showing the electrode and wiring portions of a conventional MOS type field effect transistor
  • FIG. 4 is a cross sectional view along line IV--IV of FIG. 3;
  • FIGS. 5-1 to 5-6 are cross sectional views collectively showing how to produce a MOS type field effect transistor according to one embodiment of this invention
  • FIG. 6 is a plan view showing the electrode portion of a MOS type field effect transistor produced according to one embodiment of this invention.
  • FIG. 7 is a cross sectional view along line VII--VII of FIG. 6;
  • FIGS. 8-1 to 8-6 are cross sectional views collectively showing how to produce a MOS type field effect transistor according to another embodiment of this invention.
  • FIG. 9 is a plan view of the MOS type field effect transistor produced by the method shown in FIGS. 8-1 to 8-6.
  • FIGS. 5-1 to 5-6 collectively show how to produce a MOS type field effect transistor according to one embodiment of this invention.
  • a field oxide film 22 is selectively formed on one main surface of a silicon semiconductor substrate 21 of one conductivity type, e.g., P-type, followed by forming a silicon oxide film 23 having a thickness of 500 to 1500 ⁇ in the region surrounded by the field oxide film 22 as shown in FIG. 5-1.
  • the silicon oxide film 23 is selectively removed by PEP (Photo Engraving Process) and Etching method so as to form contact holes 24, 25, followed by forming a poly-Si film 26 and a silicon nitride film 27 on the entire surface of the substrate 21 as shown in FIG. 5-2.
  • PEP Photo Engraving Process
  • the poly-Si film 26 is doped with an impurity of, for example, N-type which is opposite to the conductivity type of the substrate. It is possible to diffuse an impurity into an undoped poly-Si film formed in advance so as to provide the doped poly-Si film.
  • the silicon nitride film 27 and the poly-Si film 26 are successively removed selectively by Photo Engraving Process and Etching method, etc. in a manner to provide a pattern of the electrode and wiring layer as shown in FIG. 5-3.
  • the contact holes 24, 25 formed previously are filled with laminates S 1 , S 2 , respectively, such that the patterned underneath poly-Si layers 26 1 , 26 2 of the laminates are in direct contact with the substrate 21.
  • a laminate S 3 is formed on a part of the silicon oxide film 23 such that the patterned underneath poly-Si layer 26 3 is in direct contact with the silicon oxide film 23.
  • openings 28, 28 are formed on both sides of the laminate S 3 .
  • the remaining silicon nitride film is further removed selectively as shown in FIG. 5-4. It is seen that silicon nitride films 27 1 , 27 3 constituting the upper layers of the laminates S 1 , S 3 , respectively, and a silicon nitride film 27 2 positioned above the field oxide film 22 are left unremoved. Incidentally, the remaining silicon nitride films are removed later and the resultant contact-forming portions are filled with a conductive layer. It follows that the shapes and sizes of the silicon nitride films 27 1 , 27 2 , 27 3 which are left unremoved in this step should be controlled in accordance with the shapes and sizes of the contact-forming portion mentioned above.
  • the silicon oxide film 23 exposed by the openings 28, 28 is removed for forming openings 29, 29 selectively exposing the surface of the substrate 21 (see FIG. 5-4).
  • the unremoved portion of the silicon oxide film 23 constitutes a gate oxide film 30.
  • the selective removal of the silicon oxide film 23 may be carried out before the selective removal of the silicon nitride film.
  • An impurity of a conductivity type opposite to that of the substrate 21 is diffused through the openings 29, 29 into the substrate by an ordinary diffusion technique or ion implanation technique so as to form a source region 31 and a drain region 32 as shown in FIG. 5-5.
  • the poly-Si film 26 2 is exposed in the diffusion step unlike the poly-Si films 26 1 and 26 3 which are covered with the silicon nitride films 27 1 and 27 3 as seen from FIG. 5-4. It follows that the impurity is diffused into the substrate through the poly-Si film 26 2 as well (see the drain region 32 of FIG. 5-5). Further, the impurity doped in the poly-Si film 26 1 is also diffused into the substrate by the heat in the diffusion step, etc. However, the impurity doped in the poly-Si film 26 3 is not diffused into the substrate because the gate oxide film 30 is disposed between the substrate surface and the poly-Si film 26 3 .
  • the substrate surface is oxidized so as to form a silicon oxide film 33 covering the exposed surface of the substrate and the exposed surface of the poly-Si film 26 2 as shown in FIG. 5-5.
  • the silicon oxide film 33 also covers the exposed side faces of the poly-Si films 26 1 and 26 3 .
  • the oxidation is carried out at about 1000° to 1100° C. under an atmosphere of dry oxygen, wet oxygen or steam, thereby forming a silicon oxide film having a thickness of at least about 2000 ⁇ . Needless to say, a silicon oxide film is hardly formed on the surfaces of the silicon nitride films 27 1 , 27 2 , 27 3 .
  • the silicon nitride films 27 1 , 27 2 , 27 3 are removed so as to expose the surfaces of the poly-Si films 26 1 , 26 2 , 26 3 and, then electrodes 34, 35, 36 and a wiring layer consisting of, for example, aluminum or poly-Si are formed by an ordinary method in direct contact with the exposed surfaces of the poly-Si films via the contact-forming portions as shown in FIG. 5-6, thereby obtaining a desired product of a field effect transistor.
  • FIGS. 6 and 7 are intended to explain the merit of of field effect transistor produced by the method of this invention. It is seen that a source or drain region 41 is connected to an electrode 47 via an intermediate contact layer of a poly-Si film 44. It is important to note that the side wall of a silicon oxide film 43 surrounding the intermediate contact layer of the poly-Si film 44 is substantially perpendicular to the substrate surface. It follows that the distance (a') between the mutually facing edges of the poly-Si film 44 and a poly-Si film 46 formed on a gate oxide film 45 is markedly smaller than the corresponding distance (a) (see FIG. 1) of the conventional device. It should also be noted that the poly-Si film 44 is formed in close proximity to a field oxide film 49.
  • the distance (b') between the mutually facing edges of the poly-Si film 44 and the field oxide film 49 is substantially zero.
  • the method of this invention permits making the width (c') of the intermediate contact layer of the poly-Si film 44 much smaller than the width (c) for the conventional device.
  • the gate width W was 20 ⁇ for each of the prior art and this invention, the area in question was 140 ⁇ 2 in this invention in contrast to 260 ⁇ 2 for the prior art, i.e., this invention achieved about 46% reduction in the area required for forming a single electrode.
  • the method of the invention permits markedly enhancing the integration degree of semiconductor elements.
  • the poly-Si films 26 1 and 26 2 are disposed between the electrode 34 and the source region 31 and between the electrode 35 and the drain region 32, respectively, as shown in FIG. 5-6.
  • the particular construction is effective for preventing the electrode metal, e.g., aluminum, from spiking the source or drain region so as to form an alloy.
  • the alloying is a difficulty accompanying a conventional N-channel MOS type field effect transistor.
  • a mask in the step of forming the contact-forming portion exposing the poly-Si film, i.e., self-alignment.
  • a contact hole is formed in an insulation layer by using a mask in the prior art for mounting an electrode to the diffusion layer.
  • An additional merit of this invention is that it is possible to mount the electrode 48 directly to the poly-Si film 46 in the gate region by self-alignment technique as shown in FIGS. 6 and 7.
  • the method of this invention is markedly advantageous over the prior art in integration degree of semiconductor elements.
  • the invented method permits prominently enhancing the degree of freedom in pattern and layout of the device.
  • a contact-forming portion is provided by simply removing the silicon nitride film remaining on the poly-Si film in the gate region, leading to a high reliability of the produced semiconductor device.
  • the gate electrode 36 is formed on the poly-Si film 26 3 as shown in FIG. 5-6.
  • the gate electrode is brought into contact with a wiring layer in a region other than the gate oxide film 30.
  • FIGS. 8-1 to 8-6 collectively show how to produce a MOS type field effect transistor according to another embodiment of this invention.
  • the transistor comprises a double wiring layers formed of poly-Si.
  • a field oxide film 52 about 1 ⁇ thick is formed selectively on one main surface of a silicon semiconductor substrate 51 of one conductivity type, e.g., P-type, followed by forming a silicon oxide film 53 about 500 to 1500 ⁇ thick in the region surrounded by the field oxide film 52 as shown in FIG. 8-1.
  • a buried contact is formed by an ordinary method after forming the silicon oxide film 53, the buried contact is not shown in the drawing.
  • a poly-Si film 54, a thin silicon oxide film 55 and a silicon nitride film 56 are formed successively on the entire surface of the substrate 51 as shown in FIG. 8-2.
  • the thin silicon oxide film 55 disposed between the poly-Si film 54 and the silicon nitride film 56 is doped with an impurity equal to that diffused later into the substrate for forming the source and drain regions.
  • impurities can be used as far as the conductivity type thereof is the same.
  • the silicon nitride film 56, the silicon oxide film 55 and the poly-Si film 54 are selectively removed successively by Photo Engraving Process and Etching method as shown in FIG. 8-3. It is seen that a patterned laminate consisting of a poly-Si film 54 1 , a silicon oxide film 55 1 and a silicon nitride film 56 1 remains on the silicon oxide film 53 and another laminate consisting of a poly-Si film 54 2 , a silicon oxide film 55 2 and a silicon nitride film 56 2 on the field oxide film. Then, the silicon nitride films and the silicon oxide films included in the above-noted laminates as well as the silicon oxide film 53 in contact with the substrate 51 are selectively removed as shown in FIG. 8-4.
  • the silicon nitride films are removed first except a contact-forming portion in which a second poly-Si film is formed later, namely, the remaining portions of the silicon nitride films are removed later for forming therein the second poly-Si film.
  • the silicon nitride film 56 1 shown in FIG. 8-3 is also removed selectively in this step, though the removed portion can not be recognized in FIG. 8-4 because FIGS. 8-1 to 8-6 are cross sectional views.
  • the silicon nitride film 56 2 shown in FIG. 8-3 is selectively removed in this step in the direction perpendicular to the cross section shown in the drawing, too.
  • the exposed portions of the silicon oxide films 55 1 , 55 2 and 53 are etched away by an etchant such as hydrofluoric acid or NH 4 F.
  • the silicon oxide film 53 may be selectively removed first, followed by selectively removing the silicon nitride films 56 1 , 56 2 and, then, the underneath silicon oxide films 55 1 , 55 2 .
  • a gate oxide film 53 1 is formed beneath the poly-Si film 54 1 as shown in FIG. 8-4.
  • a laminate of a silicon oxide film 57 1 i.e., a remaining portion of the film 55 1 shown in FIG. 8-3, and the silicon nitride film 58 1 is formed on the poly-Si film 54 1 .
  • a laminate of a silicon oxide film 57 2 i.e., a remaining portion of the film 55 2 shown in FIG. 8-3, and the silicon nitride film 58 2 is formed on the poly-Si film 54 2 .
  • the substrate surface is exposed on both sides of the gate oxide film 53 1 .
  • an impurity of, for example, N-type is diffused into the substrate through the exposed surfaces thereof by an ordinary diffusion technique or ion implantation technique so as to form source and drain regions.
  • the entire substrate is subjected to thermal oxidation so as to form a silicon oxide film 59 covering the exposed surfaces of the substrate and the exposed surfaces of the poly-Si films 54 1 and 54 2 as shown in FIG. 8-5.
  • the remaining silicon nitride films 58 1 , 58 2 and the underneath silicon oxide films 57 1 , 57 2 are removed so as to provide the contact-forming portion 60 1 , 60 2 exposing the poly-Si films 54 1 , 54 2 , respectively (see FIG. 8-6).
  • the silicon oxide films 57 1 , 57 2 are sufficiently thinner than the silicon oxide film 59, rendering it possible to remove the films 57 1 , 57 2 with major portion of the film 59 unremoved by controlling the etching time.
  • a second poly-Si film is formed on the entired surface and, then, selectively removed so as to produce a desired transistor provided with a second poly-Si layer 61 connecting the poly-Si films 54 1 and 54 2 via the contact-forming portions 60 1 and 60 2 as shown in FIG. 8-6.
  • the second poly-Si layer may be made to perform the function of a resistor or an active element.
  • FIG. 9 is a plan view of the field effect transistor shown in FIG. 8-6.
  • the contact-forming portions 60 1 and 60 2 filled by the second poly-Si film 61 for connection to the first poly-Si films 54 1 and 54 2 are automatically positioned within the widths of the poly-Si films 54 1 and 54 2 . It follows that room for dealing with deviation of mask-aligning need not be provided for bringing the second poly-Si film into contact with the first poly-Si films. Further, the second poly-Si film 61 is brought into contact with the first poly-Si film 54 1 in the gate region, not above the field oxide film. The obvious conclusion is that this invention permits prominently enhancing the integration degree of semiconductor elements and degree of freedom in pattern and layout compared with the prior art shown in FIGS. 1 and 3.

Abstract

Disclosed is a method of producing semiconductor devices, comprising forming a laminate of a lower poly-Si film and an upper silicon nitride film on the substrate surface in a manner to provide a pattern of electrodes and wiring layer, removing the patterned silicon nitride film except the region in which a conductive layer is brought into contact with the underneath poly-Si film later, subjecting the substrate surface region to thermal oxidation so as to form a silicon oxide film covering the exposed surface of the substrate and the exposed surface of the poly-Si film, and removing the remaining silicon nitride film.

Description

This is a division of application Ser. No. 087,813, filed Oct. 24, 1979, now abandoned.
BACKGROUND OF THE INVENTION
This invention relates to a method of producing semiconductor devices, particularly, to improvements in the method of forming the electrodes and wiring layers of semiconductor devices.
It is a matter of serious concern in this field to enhance the integration degree of semiconductor elements. However, the construction of conventional semiconductor devices leaves room for further improvements in the integration degree as described in the following with reference to FIGS. 1 to 4. Specifically, each of FIGS. 1 and 3 is a plan view showing the construction of a conventional MOS type field effect transistor. FIG. 2 is a cross sectional view along line II--II of FIG. 1 and FIG. 4 shows the cross section along line IV--IV of FIG. 3.
As shown in FIGS. 1 and 2, a conventional MOS type field effect transistor comprises, for example, a silicon substrate 3 and an insulation film 4, e.g. silicon oxide film, formed on the surface of the substrate 3. Further, a diffusion layer 1 acting as the source or drain region of the transistor is formed in the substrate 3. In general, a contact hole 5 is formed in the insulation film 4 for providing an electrode 2 consisting of, for example, aluminum in direct contact with the diffusion layer 1. Incidentally, reference numeral 6 shown in FIG. 2 denotes a gate oxide film of the transistor. It is seen that a gate electrode 7 consisting of, for example, polycrystalline silicon, hereinafter referred to as "poly-Si," is formed on the gate oxide film 6. Further, a field oxide film 8 is formed as shown in the drawing.
In the conventional MOS type field effect transistor shown in FIGS. 1 and 2, the area required for forming a single contact hole is determined by (a+b+c)×W, where "a" is the distance between the mutually facing edges of gate electrode 7 and the contact hole 5, "b" is the distance between the mutually facing edges of the contact hole 5 and the field oxide film 8, "c" is the width of the contact hole 5, and "W" is the gate width. In general, the insulation film 4 is formed relatively thick, e.g., about 5000 Å to 1μ thick. It follows that the wall of the insulation film 4 defining the contact hole 5 is inclined as shown in FIG. 2, leading to increases in distances "a" and "b" mentioned above. Further, it is difficult to make the contact hole 5 sufficiently small, namely, distance "c" mentioned above is inevitably made large. In other words, the conventional transistor necessitates a large area for forming a contact hole, resulting in that it is difficult to enhance the integration degree of semiconductor elements in the production of an IC, an LSI, etc.
FIGS. 3 and 4 collectively show another kind of conventional MOS type field effect transistor. In this case, a first poly-Si layer consisting of a gate 10 and a wiring layer 11 is covered with an insulation film 12 such as a silicon oxide film. As shown in the drawing, the insulation film 12 is provided with a contact hole 13 and, then, a second poly-Si layer 14 acting as a conductive layer is formed on the insulation film 12 so as to bring the second poly-Si layer 14 into direct contact with the first poly-Si layer, i.e., the gate 10 and the wiring layer 11. Alternatively, the first insulation film covering the first poly-Si layer is covered with a second poly-Si layer and, then, with a second insulation film, followed by providing the first and second insulation films with contact holes. In this case, a metal wiring layer is formed in a manner to fill the contact holes, thereby connecting the first and second poly-Si layers. In such arts, however, the first poly-Si layer should be formed in a manner to provide a sufficient room against deviation in the step of mask-aligning to form the contact hole 13. In addition, it is substantially impossible to provide the contact hole 13 above the gate 10 in view of the required room making up for the mask deviation mentioned above. As a result, it was customary to provide a contact hole above a field oxide film for connecting a conductive layer to the gate 10 as shown in FIG. 4.
To reiterate, the conventional method necessitates a large area for forming a contact hole. In addition, the required area is further enlarged for avoiding the gate-conductive layer connection above the gate.
SUMMARY OF THE INVENTION
An object of this invention is to provide a method of producing a semiconductor device which does not comprise forming a contact hole for effecting the connection between wiring layers or between a wiring layer and an electrode (referred to as holeless contact process) as well as a semiconductor device produced by this method. The method of this invention permits markedly decreasing the area required for effecting the connection mentioned above, rendering it possible to enhance prominently the integration degree of the semiconductor elements.
According to this invention, there is provided a method of producing a semiconductor device, comprising the steps of:
forming a poly-Si film on one main surface of a silicon semiconductor substrate;
forming a silicon nitride film on the poly-Si film;
removing the silicon nitride film except the pattern in which a contact-forming portion of at least one of a source and a drain if formed later;
selectively removing the poly-Si film in a manner to form a pattern of at least one of a source electrode and a drain electrode;
oxidizing the substrate surface so as to form an oxide film covering the exposed portion of the substrate and exposed portion of the poly-Si film;
removing the silicon nitride film remaining on the poly-Si film; and
forming a conductive layer in contact with the exposed surface of the poly-Si film.
The method according to another embodiment of this invention essentially comprises the steps of:
(1) forming a poly-Si film on one main surface of a silicon semiconductor substrate;
(2) forming a silicon nitride film on the poly-Si film;
(3) selectively removing the silicon nitride and poly-Si films in a manner to form a pattern of the electrodes and wiring layer;
(4) removing the patterned silicon nitride film except the contact-forming portion in which a conductive layer is brought into contact with the underneath poly-Si film layer;
(5) oxidizing the substrate surface so as to form an oxide film covering the exposed surface of the substrate and the exposed surface of the poly-Si film;
(6) removing the silicon nitride film remaining on the poly-Si film; and
(7) forming the conductive film in direct contact with the exposed surface of the poly-Si film.
The conductive film mentioned above consists of poly-Si, molybdenum silicide or a metal such as aluminum.
In the prior art, the wall of the insulation film defining a contact hole is inclined as described previously. In addition, the prior art is accompanied by deviation of mask-aligning to form a contact hole. However, the method of the present invention is free from these difficulties. Specifically, the method of this invention quite differs from the prior art in the manner of bringing a conductive layer into contact with a contact-forming portion of the poly-Si film constituting the electrode and wiring layer of the device. In this invention, the silicon nitride film positioned on the contact-forming portion is left unremoved and the semiconductor substrate is oxidized so as to form an oxide film convering the exposed surfaces of the substrate and poly-Si film. Then, the remaining silicon nitride film is removed so as to expose the poly-Si film positioned beneath the nitride film. Naturally, a conductive layer formed later is brought into contact with the exposed surface of the poly-Si film (contact-forming portion). Clearly, the method of this invention permits markedly decreasing the required area of a contact portion compared with the prior art.
In this invention, the poly-Si film should preferably be about 5000 Å thick and the oxide film formed by thermal oxidation of the substrate surface should preferably be at least 2000 Å thick. Further, a thin silicon oxide film may be formed between the poly-Si film and the silicon nitride film for absorbing the difference in thermal expansion coefficient between the poly-Si film and the nitride film. The poly-Si film, silicon nitride film and silicon oxide film may be formed and selectively removed by ordinary methods.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a plan view showing the electrode portion of a conventional MOS type field effect transistor;
FIG. 2 is a cross sectional view along line II--II of FIG. 1;
FIG. 3 is a plan view showing the electrode and wiring portions of a conventional MOS type field effect transistor;
FIG. 4 is a cross sectional view along line IV--IV of FIG. 3;
FIGS. 5-1 to 5-6 are cross sectional views collectively showing how to produce a MOS type field effect transistor according to one embodiment of this invention;
FIG. 6 is a plan view showing the electrode portion of a MOS type field effect transistor produced according to one embodiment of this invention;
FIG. 7 is a cross sectional view along line VII--VII of FIG. 6;
FIGS. 8-1 to 8-6 are cross sectional views collectively showing how to produce a MOS type field effect transistor according to another embodiment of this invention; and
FIG. 9 is a plan view of the MOS type field effect transistor produced by the method shown in FIGS. 8-1 to 8-6.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIGS. 5-1 to 5-6 collectively show how to produce a MOS type field effect transistor according to one embodiment of this invention. In this first step, a field oxide film 22 is selectively formed on one main surface of a silicon semiconductor substrate 21 of one conductivity type, e.g., P-type, followed by forming a silicon oxide film 23 having a thickness of 500 to 1500 Å in the region surrounded by the field oxide film 22 as shown in FIG. 5-1. The silicon oxide film 23 is selectively removed by PEP (Photo Engraving Process) and Etching method so as to form contact holes 24, 25, followed by forming a poly-Si film 26 and a silicon nitride film 27 on the entire surface of the substrate 21 as shown in FIG. 5-2. Ordinary methods such as chemical vapor deposition may be employed for forming these films 26, 27. The poly-Si film 26 is doped with an impurity of, for example, N-type which is opposite to the conductivity type of the substrate. It is possible to diffuse an impurity into an undoped poly-Si film formed in advance so as to provide the doped poly-Si film.
Then, the silicon nitride film 27 and the poly-Si film 26 are successively removed selectively by Photo Engraving Process and Etching method, etc. in a manner to provide a pattern of the electrode and wiring layer as shown in FIG. 5-3. It is seen that the contact holes 24, 25 formed previously are filled with laminates S1, S2, respectively, such that the patterned underneath poly-Si layers 261, 262 of the laminates are in direct contact with the substrate 21. Further, a laminate S3 is formed on a part of the silicon oxide film 23 such that the patterned underneath poly-Si layer 263 is in direct contact with the silicon oxide film 23. Still further, openings 28, 28 are formed on both sides of the laminate S3.
The remaining silicon nitride film is further removed selectively as shown in FIG. 5-4. It is seen that silicon nitride films 271, 273 constituting the upper layers of the laminates S1, S3, respectively, and a silicon nitride film 272 positioned above the field oxide film 22 are left unremoved. Incidentally, the remaining silicon nitride films are removed later and the resultant contact-forming portions are filled with a conductive layer. It follows that the shapes and sizes of the silicon nitride films 271, 272, 273 which are left unremoved in this step should be controlled in accordance with the shapes and sizes of the contact-forming portion mentioned above. After the selective removal of the silicon nitride film, the silicon oxide film 23 exposed by the openings 28, 28 is removed for forming openings 29, 29 selectively exposing the surface of the substrate 21 (see FIG. 5-4). The unremoved portion of the silicon oxide film 23 constitutes a gate oxide film 30. Of course, the selective removal of the silicon oxide film 23 may be carried out before the selective removal of the silicon nitride film.
An impurity of a conductivity type opposite to that of the substrate 21 is diffused through the openings 29, 29 into the substrate by an ordinary diffusion technique or ion implanation technique so as to form a source region 31 and a drain region 32 as shown in FIG. 5-5. It is important to note that the poly-Si film 262 is exposed in the diffusion step unlike the poly- Si films 261 and 263 which are covered with the silicon nitride films 271 and 273 as seen from FIG. 5-4. It follows that the impurity is diffused into the substrate through the poly-Si film 262 as well (see the drain region 32 of FIG. 5-5). Further, the impurity doped in the poly-Si film 261 is also diffused into the substrate by the heat in the diffusion step, etc. However, the impurity doped in the poly-Si film 263 is not diffused into the substrate because the gate oxide film 30 is disposed between the substrate surface and the poly-Si film 263.
After the impurity diffusion, the substrate surface is oxidized so as to form a silicon oxide film 33 covering the exposed surface of the substrate and the exposed surface of the poly-Si film 262 as shown in FIG. 5-5. Naturally, the silicon oxide film 33 also covers the exposed side faces of the poly- Si films 261 and 263. The oxidation is carried out at about 1000° to 1100° C. under an atmosphere of dry oxygen, wet oxygen or steam, thereby forming a silicon oxide film having a thickness of at least about 2000Å. Needless to say, a silicon oxide film is hardly formed on the surfaces of the silicon nitride films 271, 272, 273.
Finally, the silicon nitride films 271, 272, 273 are removed so as to expose the surfaces of the poly- Si films 261, 262, 263 and, then electrodes 34, 35, 36 and a wiring layer consisting of, for example, aluminum or poly-Si are formed by an ordinary method in direct contact with the exposed surfaces of the poly-Si films via the contact-forming portions as shown in FIG. 5-6, thereby obtaining a desired product of a field effect transistor.
FIGS. 6 and 7 are intended to explain the merit of of field effect transistor produced by the method of this invention. It is seen that a source or drain region 41 is connected to an electrode 47 via an intermediate contact layer of a poly-Si film 44. It is important to note that the side wall of a silicon oxide film 43 surrounding the intermediate contact layer of the poly-Si film 44 is substantially perpendicular to the substrate surface. It follows that the distance (a') between the mutually facing edges of the poly-Si film 44 and a poly-Si film 46 formed on a gate oxide film 45 is markedly smaller than the corresponding distance (a) (see FIG. 1) of the conventional device. It should also be noted that the poly-Si film 44 is formed in close proximity to a field oxide film 49. In other words, the distance (b') between the mutually facing edges of the poly-Si film 44 and the field oxide film 49 is substantially zero. Further, the method of this invention permits making the width (c') of the intermediate contact layer of the poly-Si film 44 much smaller than the width (c) for the conventional device. To be brief, the relationship of (a>a', b'=0, c>c') is established, leading to a marked reduction in the area required for forming a single electrode. Specifically, the values of a=4μ, b=3μ and c=6μ for the conventional device were reduced to a'=3μ, b'=0, and c'=4μ in this invention. Since the gate width W was 20μ for each of the prior art and this invention, the area in question was 140μ2 in this invention in contrast to 260μ2 for the prior art, i.e., this invention achieved about 46% reduction in the area required for forming a single electrode. Clearly, the method of the invention permits markedly enhancing the integration degree of semiconductor elements.
It should also be noted that the poly- Si films 261 and 262 are disposed between the electrode 34 and the source region 31 and between the electrode 35 and the drain region 32, respectively, as shown in FIG. 5-6. The particular construction is effective for preventing the electrode metal, e.g., aluminum, from spiking the source or drain region so as to form an alloy. Incidentally, the alloying is a difficulty accompanying a conventional N-channel MOS type field effect transistor.
Further, it is unnecessary in this invention to use a mask in the step of forming the contact-forming portion exposing the poly-Si film, i.e., self-alignment. In contrast, a contact hole is formed in an insulation layer by using a mask in the prior art for mounting an electrode to the diffusion layer.
An additional merit of this invention is that it is possible to mount the electrode 48 directly to the poly-Si film 46 in the gate region by self-alignment technique as shown in FIGS. 6 and 7. In the prior art, however, it is substantially impossible to mount the electrode or wiring layer in direct contact with the poly-Si film included in the gate region of the field effect transistor as shown in FIGS. 3 and 4. It follows that the method of this invention is markedly advantageous over the prior art in integration degree of semiconductor elements. In addition, the invented method permits prominently enhancing the degree of freedom in pattern and layout of the device. It should also be noted that a contact-forming portion is provided by simply removing the silicon nitride film remaining on the poly-Si film in the gate region, leading to a high reliability of the produced semiconductor device.
In the embodiment described above, the gate electrode 36 is formed on the poly-Si film 263 as shown in FIG. 5-6. However, it is possible to mount an aluminum gate electrode in direct contact with the gate oxide film 30. In this case, the gate electrode is brought into contact with a wiring layer in a region other than the gate oxide film 30.
FIGS. 8-1 to 8-6 collectively show how to produce a MOS type field effect transistor according to another embodiment of this invention. In this embodiment, the transistor comprises a double wiring layers formed of poly-Si.
In the first step, a field oxide film 52 about 1μ thick is formed selectively on one main surface of a silicon semiconductor substrate 51 of one conductivity type, e.g., P-type, followed by forming a silicon oxide film 53 about 500 to 1500Å thick in the region surrounded by the field oxide film 52 as shown in FIG. 8-1. Although a buried contact is formed by an ordinary method after forming the silicon oxide film 53, the buried contact is not shown in the drawing. Then, a poly-Si film 54, a thin silicon oxide film 55 and a silicon nitride film 56 are formed successively on the entire surface of the substrate 51 as shown in FIG. 8-2. Incidentally, it is of course possible to omit the thin silicon oxide film 55 disposed between the poly-Si film 54 and the silicon nitride film 56. It should also be noted that the poly-Si film 54 is doped with an impurity equal to that diffused later into the substrate for forming the source and drain regions. Of course, different impurities can be used as far as the conductivity type thereof is the same.
The silicon nitride film 56, the silicon oxide film 55 and the poly-Si film 54 are selectively removed successively by Photo Engraving Process and Etching method as shown in FIG. 8-3. It is seen that a patterned laminate consisting of a poly-Si film 541, a silicon oxide film 551 and a silicon nitride film 561 remains on the silicon oxide film 53 and another laminate consisting of a poly-Si film 542, a silicon oxide film 552 and a silicon nitride film 562 on the field oxide film. Then, the silicon nitride films and the silicon oxide films included in the above-noted laminates as well as the silicon oxide film 53 in contact with the substrate 51 are selectively removed as shown in FIG. 8-4. Specifically, the silicon nitride films are removed first except a contact-forming portion in which a second poly-Si film is formed later, namely, the remaining portions of the silicon nitride films are removed later for forming therein the second poly-Si film. It should be noted that the silicon nitride film 561 shown in FIG. 8-3 is also removed selectively in this step, though the removed portion can not be recognized in FIG. 8-4 because FIGS. 8-1 to 8-6 are cross sectional views. Likewise, the silicon nitride film 562 shown in FIG. 8-3 is selectively removed in this step in the direction perpendicular to the cross section shown in the drawing, too. In other words, reference numerals 581 and 582 shown in FIG. 8-4 denote the remaining portions of the silicon nitride films 561 and 562 shown in FIG. 8-3, respectively. After the selective removal of the silicon nitride films, the exposed portions of the silicon oxide films 551, 552 and 53 are etched away by an etchant such as hydrofluoric acid or NH4 F. Incidentally, the silicon oxide film 53 may be selectively removed first, followed by selectively removing the silicon nitride films 561, 562 and, then, the underneath silicon oxide films 551, 552. By these operations, a gate oxide film 531 is formed beneath the poly-Si film 541 as shown in FIG. 8-4. On the other hand, a laminate of a silicon oxide film 571, i.e., a remaining portion of the film 551 shown in FIG. 8-3, and the silicon nitride film 581 is formed on the poly-Si film 541. Likewise, a laminate of a silicon oxide film 572, i.e., a remaining portion of the film 552 shown in FIG. 8-3, and the silicon nitride film 582 is formed on the poly-Si film 542. Further, the substrate surface is exposed on both sides of the gate oxide film 531.
Then, an impurity of, for example, N-type is diffused into the substrate through the exposed surfaces thereof by an ordinary diffusion technique or ion implantation technique so as to form source and drain regions. After the impurity diffusion, the entire substrate is subjected to thermal oxidation so as to form a silicon oxide film 59 covering the exposed surfaces of the substrate and the exposed surfaces of the poly- Si films 541 and 542 as shown in FIG. 8-5. Then, the remaining silicon nitride films 581, 582 and the underneath silicon oxide films 571, 572 are removed so as to provide the contact-forming portion 601, 602 exposing the poly- Si films 541, 542, respectively (see FIG. 8-6). Incidentally, the silicon oxide films 571, 572 are sufficiently thinner than the silicon oxide film 59, rendering it possible to remove the films 571, 572 with major portion of the film 59 unremoved by controlling the etching time. Finally, a second poly-Si film is formed on the entired surface and, then, selectively removed so as to produce a desired transistor provided with a second poly-Si layer 61 connecting the poly- Si films 541 and 542 via the contact-forming portions 601 and 602 as shown in FIG. 8-6. Incidentally, the second poly-Si layer may be made to perform the function of a resistor or an active element.
FIG. 9 is a plan view of the field effect transistor shown in FIG. 8-6. As apparent from FIG. 9, the contact-forming portions 601 and 602 filled by the second poly-Si film 61 for connection to the first poly- Si films 541 and 542 are automatically positioned within the widths of the poly- Si films 541 and 542. It follows that room for dealing with deviation of mask-aligning need not be provided for bringing the second poly-Si film into contact with the first poly-Si films. Further, the second poly-Si film 61 is brought into contact with the first poly-Si film 541 in the gate region, not above the field oxide film. The obvious conclusion is that this invention permits prominently enhancing the integration degree of semiconductor elements and degree of freedom in pattern and layout compared with the prior art shown in FIGS. 1 and 3.
Needless to say, the technical idea of this invention is not restricted to the embodiment described herein. It is possible to provide various modifications within the technical scope of this invention.

Claims (3)

What is claimed is:
1. A method of producing a semiconductor device, comprising the steps of:
(1) forming a silicon oxide film on one main surface of a silicon semiconductor substrate of one conductivity type;
(2) selectively removing the silicon oxide film so as to provide openings partly exposing the surface of the substrate;
(3) forming a poly-Si film of the opposite conductivity type on the entire surface of the substrate by the chemical vapor deposition method;
(4) forming a silicon nitride film on the poly-Si film;
(5) selectively removing the silicon nitride film and the poly-Si film successively in a manner to form a pattern of the electrodes and wiring layers;
(6) removing the patterned silicon nitride film except the contact-forming portion in which a conductive layer is brought into contact with the underlying poly-Si film layer;
(7) selectively removing the exposed portion of the silicon oxide film so as to provide openings through which an impurity is diffused into the substrate for forming source and drain regions, the unremoved portion of the silicon oxide film constituting a gate oxide film;
(8) oxidizing the entire surface of the substrate so as to form a silicon oxide film covering the exposed portion of the substrate and the exposed portion of the poly-Si film;
(9) removing the remaining silicon nitride film to form the contact-forming portion; and
(10) forming the conductive layer in contact with the poly-Si film via the contact-forming portion.
2. The method according to claim 1, further comprising the steps of:
forming a thin silicon oxide film between the poly-Si film and the silicon nitride film, and
removing the thin silicon oxide film after removal of the silicon nitride film remaining on the poly-Si film.
3. The method according to claim 1, wherein the conductive layer consists of poly-Si, molybdenum silicide or aluminum.
US06/351,407 1978-10-31 1982-02-23 Method of producing semiconductor devices Expired - Lifetime US4413403A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP53-134246 1978-10-31
JP13424678A JPS5561037A (en) 1978-10-31 1978-10-31 Preparation of semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US06087813 Division 1979-10-24

Publications (1)

Publication Number Publication Date
US4413403A true US4413403A (en) 1983-11-08

Family

ID=15123803

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/351,407 Expired - Lifetime US4413403A (en) 1978-10-31 1982-02-23 Method of producing semiconductor devices

Country Status (2)

Country Link
US (1) US4413403A (en)
JP (1) JPS5561037A (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4488348A (en) * 1983-06-15 1984-12-18 Hewlett-Packard Company Method for making a self-aligned vertically stacked gate MOS device
US4514233A (en) * 1982-08-25 1985-04-30 Tokyo Shibaura Denki Kabushiki Kaisha Method of making improved aluminum metallization in self-aligned polysilicon gate technology
US4536943A (en) * 1982-05-21 1985-08-27 Tokyo Shibaura Denki Kabushiki Kaisha Method of manufacturing a FET
US5030588A (en) * 1988-04-05 1991-07-09 Seiko Instruments Inc. Method of making semiconductor device with film resistor
US5053349A (en) * 1988-06-16 1991-10-01 Kabushiki Kaisha Toshiba Method for interconnecting semiconductor devices
US5081218A (en) * 1990-02-08 1992-01-14 The Dow Chemical Company Halogenated copolycarbonates having improved end group selectivity and resistance to degradation
US5106772A (en) * 1990-01-09 1992-04-21 Intel Corporation Method for improving the electrical erase characteristics of floating gate memory cells by immediately depositing a protective polysilicon layer following growth of the tunnel or gate oxide
US5164338A (en) * 1988-04-28 1992-11-17 U.S. Philips Corporation Method of manufacturing a polycrystalline semiconductor resistance layer of silicon on a silicon body and silicon pressure sensor having such a resistance layer
US5198386A (en) * 1992-06-08 1993-03-30 Micron Technology, Inc. Method of making stacked capacitors for DRAM cell

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5612557A (en) * 1986-10-27 1997-03-18 Seiko Epson Corporation Semiconductor device having an inter-layer insulating film disposed between two wiring layers
JPH01157571A (en) * 1988-11-18 1989-06-20 Seiko Epson Corp Manufacture of semiconductor device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4072545A (en) * 1974-12-03 1978-02-07 International Business Machines Corp. Raised source and drain igfet device fabrication
US4180826A (en) * 1978-05-19 1979-12-25 Intel Corporation MOS double polysilicon read-only memory and cell
US4231051A (en) * 1978-06-06 1980-10-28 Rockwell International Corporation Process for producing minimal geometry devices for VSLI applications utilizing self-aligned gates and self-aligned contacts, and resultant structures
US4253229A (en) * 1978-04-27 1981-03-03 Xerox Corporation Self-aligned narrow gate MESFET process
US4282647A (en) * 1978-04-04 1981-08-11 Standard Microsystems Corporation Method of fabricating high density refractory metal gate MOS integrated circuits utilizing the gate as a selective diffusion and oxidation mask

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS52153383A (en) * 1976-06-15 1977-12-20 Matsushita Electric Ind Co Ltd Preparation of semiconductor device
JPS5943832B2 (en) * 1976-06-15 1984-10-24 松下電器産業株式会社 Manufacturing method of semiconductor device
JPS6041470B2 (en) * 1976-06-15 1985-09-17 松下電器産業株式会社 Manufacturing method of semiconductor device
JPS6038876B2 (en) * 1976-07-02 1985-09-03 日本電信電話株式会社 Manufacturing method of semiconductor device having MIS transistor

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4072545A (en) * 1974-12-03 1978-02-07 International Business Machines Corp. Raised source and drain igfet device fabrication
US4282647A (en) * 1978-04-04 1981-08-11 Standard Microsystems Corporation Method of fabricating high density refractory metal gate MOS integrated circuits utilizing the gate as a selective diffusion and oxidation mask
US4253229A (en) * 1978-04-27 1981-03-03 Xerox Corporation Self-aligned narrow gate MESFET process
US4180826A (en) * 1978-05-19 1979-12-25 Intel Corporation MOS double polysilicon read-only memory and cell
US4231051A (en) * 1978-06-06 1980-10-28 Rockwell International Corporation Process for producing minimal geometry devices for VSLI applications utilizing self-aligned gates and self-aligned contacts, and resultant structures

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4536943A (en) * 1982-05-21 1985-08-27 Tokyo Shibaura Denki Kabushiki Kaisha Method of manufacturing a FET
US4514233A (en) * 1982-08-25 1985-04-30 Tokyo Shibaura Denki Kabushiki Kaisha Method of making improved aluminum metallization in self-aligned polysilicon gate technology
US4488348A (en) * 1983-06-15 1984-12-18 Hewlett-Packard Company Method for making a self-aligned vertically stacked gate MOS device
US5030588A (en) * 1988-04-05 1991-07-09 Seiko Instruments Inc. Method of making semiconductor device with film resistor
US5164338A (en) * 1988-04-28 1992-11-17 U.S. Philips Corporation Method of manufacturing a polycrystalline semiconductor resistance layer of silicon on a silicon body and silicon pressure sensor having such a resistance layer
US5053349A (en) * 1988-06-16 1991-10-01 Kabushiki Kaisha Toshiba Method for interconnecting semiconductor devices
US5106772A (en) * 1990-01-09 1992-04-21 Intel Corporation Method for improving the electrical erase characteristics of floating gate memory cells by immediately depositing a protective polysilicon layer following growth of the tunnel or gate oxide
US5081218A (en) * 1990-02-08 1992-01-14 The Dow Chemical Company Halogenated copolycarbonates having improved end group selectivity and resistance to degradation
US5198386A (en) * 1992-06-08 1993-03-30 Micron Technology, Inc. Method of making stacked capacitors for DRAM cell

Also Published As

Publication number Publication date
JPS5561037A (en) 1980-05-08

Similar Documents

Publication Publication Date Title
US5093273A (en) Method of manufacturing a semiconductor device
US4306915A (en) Method of making electrode wiring regions and impurity doped regions self-aligned therefrom
JPH0430189B2 (en)
US4376336A (en) Method for fabricating a semiconductor device
US4413403A (en) Method of producing semiconductor devices
US4939154A (en) Method of fabricating an insulated gate semiconductor device having a self-aligned gate
US4737831A (en) Semiconductor device with self-aligned gate structure and manufacturing process thereof
JPH05243373A (en) Method for manufacturing integrated circuit chip
JPH05206451A (en) Mosfet and its manufacture
JPS6243547B2 (en)
JPH04348077A (en) Thin-film transistor
JPS60124967A (en) Integrated circuit structure
US4219925A (en) Method of manufacturing a device in a silicon wafer
JP2544937B2 (en) Semiconductor device and manufacturing method thereof
US6025646A (en) Vertical MOSFET having penetrating wiring layers
US3967364A (en) Method of manufacturing semiconductor devices
US4317276A (en) Method of manufacturing an insulated gate field-effect transistor therefore in a silicon wafer
JPS608636B2 (en) Manufacturing method of semiconductor device
JPH0127589B2 (en)
JPS58222574A (en) Semiconductor device and manufacture thereof
US5221634A (en) Method of making semiconductor device employing self diffusion of dopant from contact member for augmenting electrical connection to doped region in substrate
JPS6259463B2 (en)
JPS6161268B2 (en)
JPH023303B2 (en)
JP2753849B2 (en) Semiconductor device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, PL 96-517 (ORIGINAL EVENT CODE: M170); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, PL 96-517 (ORIGINAL EVENT CODE: M171); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M185); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12